

#### **FEATURES CONNECTION DIAGRAMS**

**AC PERFORMANCE Small Signal Bandwidth: 80 MHz**  $(A_v = -1)$ **Slew Rate: 450 V/s Full Power Bandwidth: 6.8 MHz at 20 V p-p,**  $R_L$  = 500  $\Omega$ **Fast Settling: for 10 V Step: 110 ns to 0.01%, 80 ns to 0.1% Differential Gain: <0.01% @ 4.4 MHz Differential Phase: <0.028 @ 4.4 MHz Total Harmonic Distortion (THD): 0.0005% @ 100 kHz Open-Loop Transimpedance: 200 M**- **Input Voltage Noise: 2 nV/**√**Hz**

#### **DC PERFORMANCE**

**Input Offset Voltage: 75 V max (B Grade) Input Offset Drift: 3.5 V/C max (B Grade) Quiescent Supply Current: 6.5 mA max**

#### **APPLICATIONS**

**High Speed DAC Buffers Multiflash ADC Error Amplifiers Flash ADC Buffers Coaxial Cable Drivers High Performance Audio Circuitry Available in Plastic Mini-DIP, Hermetic Cerdip, and Plastic SOIC (A) Package MIL-STD-883B Part Available**

#### **PRODUCT DESCRIPTION**

The AD846 is a monolithic, very high speed operational amplifier offering high performance. Although technically classed as a current-feedback or transimpedance amplifier, it may be used in much the same way as traditional op amps while providing significant performance benefits. Employing Analog Devices' junction isolated complementary bipolar (CB) process, the AD846 achieves true "12-bit" (0.01%) precision on critical ac and dc parameters, a level of performance unmatched by amplifiers fabricated using either the dielectrically isolated (DI) or other bipolar processes.

The AD846 offers significant advantages over conventional high speed operational amplifiers. It maintains a nearly constant bandwidth and settling time to 0.01% over a wide range of closed-loop gains. This makes the AD846 ideal for amplifying the residue in multiple-pass analog-to-digital converters.

Other advantages include: low input errors and high open-loop transresistance (200 MΩ) into a 500 Ω load, ensuring true 12-bit dc accuracy for closed-loop gains from –1 to gains greater than –100. This combination of ac and dc performance makes the AD846 an excellent choice for buffering precision high speed DACs and flash ADCs.

#### REV. C

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices.

# **450 V/s, Precision, Current-Feedback Op Amp**

# **AD846**





#### **SOIC (R) Package**



The AD846 is available in three performance grades. The AD846A and AD846B are rated over the industrial temperature range of –40°C to +85°C. The AD846S is rated over the full military temperature range of  $-55^{\circ}$ C to  $+125^{\circ}$ C and is available processed to MIL-STD-883B, Rev C.

The AD846 is available in two types of 8-lead packages: plastic mini-DIP and hermetic cerdip. The AD846AR-16 is available in the 16-lead SOIC package. "A" and "S" grade chips are also available.

#### **PRODUCT HIGHLIGHTS**

- 1. The AD846 achieves settling times of 110 ns to 0.01% for gains of  $-1$  to  $-10$ , with a 450 V/ $\mu$ s slew rate, while consuming only 5 mA of supply current.
- 2. For closed-loop gains of  $-1$  to  $-100$ , the high speed performance of the AD846 is achieved without sacrificing full 12-bit dc precision.
- 3. The AD846 is well suited to line driver and video buffer applications where the properties of low distortion and high slew rate are required.

**One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A. Tel: 781/329-4700 World Wide Web Site: http://www.analog.com Fax: 781/326-8703 © Analog Devices, Inc., 2000**

# **AD846–SPECIFICATIONS (@ +25C and 15 V dc, unless otherwise noted)**



### **AD846**



#### **NOTES**

<sup>1</sup>Input Offset Voltage Specifications are guaranteed after 5 minutes at  $T_A$  = +25°C.

<sup>2</sup>Test Conditions:  $+V_S = 15$  V,  $-V_S = 5$  V to 18 V and  $+V_S = 5$  V to 18 V,  $-V_S = 15$  V.

<sup>3</sup>Bias Current Specifications are guaranteed maximum after 5 minutes at  $T_A = +25^{\circ}$ C.

 ${}^{4}$ FPBW = Slew Rate/2  $\pi$  V<sub>PEAK</sub>.

<sup>5</sup>Total Harmonic Distortion.

All min and max specifications are guaranteed. Specifications shown in **boldface** are tested on all production units at final electrical test. Results from those tests are used to calculate outgoing quality levels.

Specifications subject to change without notice.

#### **ABSOLUTE MAXIMUM RATINGS<sup>1</sup>**



#### **NOTES**

<sup>1</sup>Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; the functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

 $^2$ Maximum internal power dissipation is specified so that  $T_J$  does not exceed +175°C at an ambient temperature of +25°C, derate cerdip (Q) package at 8.7 mW/°C and plastic (N) package at 10 mW/°C.

Plastic Package:  $\theta_{IA} = 100^{\circ}$ C/Watt,  $\theta_{IC} = 33^{\circ}$ C/W.

Cerdip Package:  $\theta_{JA} = 110^{\circ}$ C/Watt,  $\theta_{JC} = 30^{\circ}$ C/W.

SOIC Package:  $\theta_{JA} = 100^{\circ}$ C/Watt,  $\theta_{JC} = 33^{\circ}$ C/W.

#### **ORDERING GUIDE**



**NOTES** 

<sup>1</sup>"A" and "S" grade chips are also available.

 $2N =$  Plastic DIP Package; Q = Cerdip Package, R = SOIC Package

#### **METALIZATION PHOTOGRAPH**

Dimensions shown in inches and (mm). Consult factory for latest dimensions.



**AD846 – Typical Characteristics**







Figure 2. Output Voltage Swing vs. Supply



Figure 3. Quiescent Current vs. Supply Voltage



Figure 4. Quiescent Supply Current vs. Temperature



Figure 7. Open-Loop Transimpedance vs. Supply



Figure 5. Output Voltage Swing vs. Resistive Load



Figure 8. Positive Input Bias Current vs. Common-Mode Voltage



Figure 6. Large Signal Frequency Response



Figure 9. Negative Input Bias Current vs. Common-Mode Voltage



REV. C

# **AD846 – Typical Characteristics , Inverting Gain of 1**





 $50<sub>n</sub>$ Ś

Figure 19a. Inverting Amplifier, Gain of 1





Figure 20. Normalized Output Amplitude vs. Frequency vs. Load



Figure 21. Phase Shift vs. Frequency



Figure 22. Total Harmonic Distortion vs. Frequency



Figure 23. Settling Time vs. Step Size



10 OUTPUT IMPEDANCE - 12  $\pm$  15 VOLT SUPPLIES  $\overline{1}$  $0.1$  $0.01$ **10k** 100 **1M** 10M 100M **FREQUENCY - Hz** Figure 25. Output Impedance

95 90  $R_L = 500\Omega$ <br>± 15V SUPPLIES -3 dB BANDWIDTH - MHz 85 80 75 70  $rac{1}{60}$  $-40 - 20$  $0 + 20 + 40 + 60 + 80 + 100 + 120 + 140$ TEMPERATURE - °C Figure 26. –3 dB Bandwidth

vs. Temperature



vs. Frequency

100

## **AD846 Typical Characteristics, Inverting Gain of 10 –**



\*PLUS 2pF SCOPE<br>PROBE CAPACITANCE



ę  $\mathbf{o}$ 5001) LOAD NORMALIZED OUTPUT AMPLITUDE - $-3$ **50Ω LOAD**  $-6$  $± 15$  VOLT SUPPLIES – 9 - 12  $-15$  $-18$ 100M 100k **1M 10M INPUT FREQUENCY - Hz** 

Figure 27a. Inverting Amplifier, Gain of 10



Figure 28. Normalized Output Amplitude vs. Frequency vs. Load



Figure 32. 3 dB Bandwidth vs. Supply Voltage

Figure 34. –3 dB Bandwidth vs. Temperature

vs. Frequency

## **AD846**

#### **POWER SUPPLY CONSIDERATIONS**

The power supply connections to the AD846 must maintain a low impedance to ground over a bandwidth of 40 MHz or more. This is especially important when driving a significant resistive or capacitive load, since all current delivered to the load comes from the power supplies. Multiple high quality bypass capacitors are recommended for each power supply line in any critical application. A 0.1 µF ceramic and a 2.2 µF electrolytic capacitor as shown in Figure 35 placed as close as possible to the amplifier (with short lead lengths to power supply common) will assure adequate high frequency bypassing, in most applications. A minimum bypass capacitance of  $0.1 \mu$ F should be used for any application.



Figure 35. Recommended Power Supply Bypassing

#### **THEORY OF OPERATION**

The AD846 differs from conventional operational amplifiers in that it is a transimpedance device rather than a conventional voltage amplifier. Figure 36 is a simplified schematic of the AD846. The input stage consists of a pair of transistors, Q1 and Q2, which are biased by two diode-connected transistors, Q3 and Q4. Transistors Q1 and Q2 have their emitters connected together, and this common point functions as the inverting input of the amplifier. Correspondingly, the common connection of the two biasing diodes acts as the noninverting input.



Figure 36. AD846 Simplified Schematic

When operated as a closed-loop amplifier, feedback error current,  $I_{IN}$ : flows into the inverting input terminal and is conveyed via current mirrors (transistors Q5, Q6, Q7, and Q8) to the compensation capacitor,  $C_{COMP}$ . The voltage developed across  $C<sub>COMP</sub>$  is buffered by the output stage, consisting of transistors Q9–Q12.



Figure 37. Overload Recovery Test Circuit



Figure 38. Overload Recovery Time Photo

Because the input error signal developed is in the form of a current, not a voltage, the AD846 differs from conventional operational amplifiers. This also means that, unlike most operational amplifiers which rely on negative feedback to produce a "virtual ground" at the inverting input terminal, this terminal explicitly has a low impedance.

A unique circuit approach allows the AD846 to realize an openloop transimpedance of close to 200 MΩ. This is nearly three orders of magnitude greater than that of any other operational transimpedance amplifier and results in extremely high levels of dc precision.

As an example, the output voltage gain error is approximately equal to the value of the feedback resistor divided by the value of the open-loop transimpedance of the amplifier. That is, when using a 1 kΩ feedback resistor, this error is one part in 200,000. For a transimpedance amplifier with 1  $\text{M}\Omega$  transimpedance, this error is only one part in 1000; such an amplifier would barely be able to achieve 10-bit precision.

Figure 39 is a simplified three-terminal model for the AD846. Figure 40 is a simplified three-terminal model for a conventional voltage op amp. The action of current feedback serves to modify the behavior of the amplifier under closed-loop conditions. The feedback resistor,  $R_F$ , is somewhat analogous to the input stage transconductance of a conventional voltage amplifier; and therefore, if the value of  $R_F$  is held constant, the closed-loop bandwidth also remains virtually constant, independent of closed-loop voltage gain.



Figure 39. AD846 Three-Terminal Model



Figure 40. Op Amp Three-Terminal Model

A more detailed examination of the closed-loop transfer function of the AD846 results in the following equation:

$$
Closed-Loop Gain G(s) = \frac{-R_F}{\left(1 + C_{COMP}\left[R_F + \left(1 + \frac{R_F}{R_S}\right)R_{IN}\right)\right)}
$$

Compare this to the equation for a conventional op amp:

$$
Closed-Loop Gain G(s) = \frac{-R_F}{\left(1 + \frac{C_{COMP}}{g_M}\left(1 + \frac{R_F}{R_S}\right)s\right)}
$$

where:  $C_{\text{COMP}}$  is the internal compensation capacitor of the amplifier;  $g_M$  is the input stage transconductance of the amplifier.

In the case of the voltage amplifier, the closed-loop bandwidth decreases directly with increasing values of  $(1 + R_F/R_S)$ , the closed-loop gain. However, for the transimpedance amplifier, the situation is different. At low gains, where  $(1 + R_F/R_S) R_{IN}$  is small compared to  $R_F$ , the closed-loop bandwidth is controlled by the internal compensation capacitance of 7 pF and the value of  $R_F$ , and not by the closed-loop gain. At higher gains, where (1) +  $R_F/R_S$ )  $R_{IN}$  is much larger than  $R_F$ , the behavior is that of a conventional operational amplifier in which the input stage transconductance is equal to the inverting terminal input impedance of the transimpedance amplifier ( $R_{IN}$  = 50  $\Omega$ ).

A simple equation can, therefore, be used to determine the bandwidth of an amplifier employing the AD846 in the inverting configuration.

$$
3 dB\ Bandwidth = \frac{23}{R_F + 0.05\left(1 + G\right)}
$$

where: The *3 dB bandwidth* is in MHz

*G* is the closed-loop inverting gain of the AD846

 $R_F$  is the feedback resistance in kΩ.

NOTE: This equation applies only for values of  $R_F$  between 10 kΩ and 100 kΩ, and for R<sub>LOAD</sub> greater than 500 Ω. For R<sub>F</sub> = 1 kΩ the bandwidth should be estimated from Figure 41.

Figure 41 illustrates the closed-loop voltage gain vs. frequency of the AD846 for various values of feedback resistor. For comparison purposes, the characteristic of a conventional amplifier having an 80 MHz unity gain bandwidth is also shown.



Figure 41. Closed-Loop Voltage Gain vs. Bandwidth for Various Values of  $R_F$ 

For the case where  $R_F = 1 \text{ k}\Omega$  and  $R_S = 100 \Omega$  (closed-loop gain of –10), the closed-loop bandwidth is approximately 28 MHz. It should also be noted that the use of a capacitor to shunt  $R_F$ , a normal practice for stabilizing conventional op amps, will cause this amplifier to become unstable because the closed-loop bandwidth will increase beyond the stable operating frequency.

A similar approach can be taken to calculate the noise performance of the amplifier. A simplified noise model is shown in Figure 42.

The equivalent mean-square output noise voltage spectral density will equal:

$$
V_{ON}^{2} = (R_{F} I_{NN})^{2} + \left(1 + \frac{R_{F}}{R_{S}}\right)^{2} \left[V_{N}^{2} + \left(R_{P} I_{NP}\right)^{2} + 4 \ kT R_{P}\right]
$$
  
+ 4 kT R\_{F} \left(\frac{R\_{F}}{R\_{S}} + 1\right)

### **AD846**

Where:

- $R_p$  is the external resistance placed in series with the noninverting input
- *R<sup>F</sup>* is the feedback resistor
- *R<sup>S</sup>* is the source resistor
- *INN* is the noise current in the inverting input
- *INP* is the noise current in the noninverting input
- $V_N$  is the input noise voltage.

Typical values for these parameters ( $\omega$ ) 1 kHz) in pA $\sqrt{Hz}$  are:  $I_{NN} = 20$ ,  $I_{PN} = 6$ ,  $V_N = 2$ .

Or, referring to the signal input, the equivalent mean-square input voltage noise is:

$$
V_{IN}^2 = (R_F I_{NN})^2 + \left(1 + \frac{R_S}{R_F}\right)^2 \left[V_N^2 + (R_P I_{NP})^2 + 4 k T R_P\right]
$$
  
+ 4 k T R<sub>S</sub>  $\left(1 + \frac{R_S}{R_F}\right)$ 

Resistor  $R<sub>P</sub>$  is required for both inverting and noninverting (follower) operation, to insure stable operation. The amplifier's noninverting input current (flowing through R<sub>P</sub> of 100 Ω) will typically add less than 300 µV to the AD846's input offset voltage. This can be trimmed-out using the optional network shown in Figure 44. The following table gives recommended values for R<sub>p</sub>.





Figure 42. Op Amp Simplified Noise Model

#### **NONINVERTING GAIN OPERATION**

The AD846 can be used as a noninverting amplifier or voltage follower, operating at gains between 1 and 200. A minimum value of  $R_F$  equal to 1 kΩ should be employed. For low gains (1 to 2), the input signal should be applied to the AD846's noninverting input through a 100  $\Omega$  series resistor; this will help reduce peaking. The best transient response will occur when the amplifier's output level is below 5 V peak to peak.

At closed-loop gains of 3 or more, the input resistor is not required unless peak signals greater than 3 V will be applied. The amplifier's bandwidth can be determined by using the inverting amplifier's bandwidth equation or from Figure 41. For example, at a gain of + 10 ( $R_F = 1$  kΩ,  $R_S = 100 \Omega$ ) the bandwidth of the AD846 will be approximately 33 MHz; at a gain of +100,

 $(R_F = 1 \text{ k}\Omega, R_S = 10 \Omega)$  it will be 4 MHz. At gains of 3 or greater, a small capacitor  $(2 pF-5 pF)$  connected across the feedback resistor will help reduce overshoot; but when operating at noninverting gains below 3, this same capacitance will cause instability.



Figure 43. AD846 Noninverting Amplifier Configuration

#### **USING THE COMPENSATION PIN OF THE AD846**

Additional compensation may be provided for the AD846 by applying an external capacitance between Pin 5 and analog ground (Figure 44). The nominal value of the AD846's internal compensation capacitor is 7 pF. For a given value of feedback resistance  $(R_F)$ , any added external capacitance reduces the amplifier's slew rate and bandwidth proportionally.



Figure 44. AD846 Inverting Amplifier Showing External Compensation Connection,  $R_P$  and Optional  $V_{OS}$  Trim

In addition to providing for external compensation, Pin 5 may be used to clamp the output of the amplifier, as shown in Figure 45. The output can be clamped anywhere within the output range (approximately  $\pm 10$  V) of the amplifier. The input should also be clamped as a precaution against damaging the amplifier's input transistors.



Figure 45. AD846 Used as a Clamped Amplifier

This compensation node may also be used as an additional output terminal as in the precision transconductance amplifier application of Figure 46.



Figure 46. A Precision Transconductance Amplifier

The AD846 can be used in either the inverting transconductance mode as shown in Figure 46, or in a noninverting mode with  $R_S$  grounded and  $V_{IN}$  applied to the noninverting terminal. The current output is essentially constant over a compliance range of  $\pm 10$  V at the compensation node. The output current (from Pin 5) is limited to about  $\pm 1$  mA due to internal saturation. Under these circumstances the normal output pin provides a buffered version of the compensation node output voltage. Output load impedance of 500  $\Omega$  or greater will not affect the accuracy of the transconductance conversion.

#### **THE AD846 IN A 2 MHz, 12-BIT SUBRANGING A/D CONVERTER CIRCUIT**

The combination of fast settling times at high gains and low dc errors make the AD846 ideal for use as an error amplifier in high speed, 12-bit subranging A-D applications. In the circuit of Figure 47, an AD842 serves as an input amplifier. First pass conversion is accomplished, in a straightforward manner, determining the top 7 bits. The latch then holds these top 7 bits which are applied to a 7 bit, 12-bit accurate DAC and also to the highest 7 bits of the adder (note that a sample-and-hold should be used ahead of this converter to minimize errors due to its 500 ns acquisition time). In the second pass, the input switches S1 and S2 and S3 are set to state 2. The DAC output is then subtracted from the input signal and the resulting difference is then amplified by an AD846 gain of 32 follower. This gain, together with a 1/64th scale offset, insures a unipolar residue which can be converted by the flash A-D. Conversion is accomplished via switches S1, S2 and S3 in state 1. Switch S1 connects the input signal of the AD846 residue amplifier to ground which minimized overload recovery time.



Figure 47. Block Diagram of a 2 MHz, 12-Bit Subranging A/D Converter

#### **THE AD846 AS AN OPEN-LOOP LEVEL SHIFTER**

The AD846 can also be used for open-loop level shifting. As shown in Figure 48, resistor  $R_S$  is used to develop an input current which is proportional to the input voltage,  $V_{\text{IN}}$ . This current flows from the compensation node (Pin 5) developing a voltage across resistor  $R_C$  ( $R_C$  is equal in value to resistor  $R_S$ ) which, rather than being grounded, has one end tied to reference voltage V2. The voltage appearing at Pin 5 is, therefore, voltage  $V_{IN}$ plus voltage V2 and will directly follow changes in  $V_{IN}$ . By scaling resistor  $R_C$ , a level shift with voltage gain can be produced.

In addition, the normal voltage output at Pin 6 is approximately equal to the voltage at Pin 5 thus providing a low impedance, buffered output for the level shifter.



Figure 48. AD846 Connected as a Level Shift Amplifier

#### **THE AD846 AS A HIGH SPEED DAC BUFFER**

The AD846 will enable the AD568 12-bit DAC to develop a 10 V output step which settles to within 0.025 percent of itsfinal value in about 100 ns. This AD846/AD568 combination is shown in the circuit of Figure 49. Correct power supply decoupling is essential: a 2.2 µF tantalum capacitor connected in parallel with a  $0.1 \mu$ F to  $0.01 \mu$ F ceramic disc capacitor is usually sufficient. These should be placed as close to the power supply pins as possible. Also, a ground plane should be employed; this ensure that there is a low impedance signal path to ground which allows the fastest possible output settling. In 12-bit systems with the AD846 operating at gains of 10 or less, inadequate supply decoupling can cause the output settling to degrade from 100 ns to as much as 300 ns, with a 10 V output step applied.



Figure 49. The AD846 Serving as a DAC Buffer

#### **OUTLINE DIMENSIONS**

Dimensions shown in inches and (mm).



**Cerdip (Q) Package**



**R-16 Package**

