

# DS90LV047A 3V LVDS Quad CMOS Differential Line Driver

## **General Description**

The DS90LV047A is a quad CMOS flow-through differential line driver designed for applications requiring ultra low power dissipation and high data rates. The device is designed to support data rates in excess of 400 Mbps (200 MHz) utilizing Low Voltage Differential Signaling (LVDS) technology.

The DS90LV047A accepts low voltage TTL/CMOS input levels and translates them to low voltage (350 mV) differential output signals. In addition, the driver supports a TRI-STATE<sup>®</sup> function that may be used to disable the output stage, disabling the load current, and thus dropping the device to an ultra low idle power state of 13 mW typical. The DS90LV047A has a flow-through pinout for easy PCB layout.

The EN and EN\* inputs are ANDed together and control the TRI-STATE outputs. The enables are common to all four drivers. The DS90LV047A and companion line receiver (DS90LV048A) provide a new alternative to high power psuedo-ECL devices for high speed point-to-point interface applications.

## **Features**

- >400 Mbps (200 MHz) switching rates
- Flow-through pinout simplifies PCB layout
- 300 ps typical differential skew
- 400 ps maximum differential skew
- 1.7 ns maximum propagation delay
- 3.3V power supply design
- ±350 mV differential signaling
- Low power dissipation (13mW at 3.3V static)
- Interoperable with existing 5V LVDS receivers
- High impedance on LVDS outputs on power down
- Conforms to TIA/EIA-644 LVDS Standard
- Industrial operating temperature range (-40°C to +85°C)
- Available in surface mount (SOIC) and low profile TSSOP package

# **Connection Diagram**





## **Truth Table**

| ENABLES                                    |           | INPUT           | OUTPUTS           |                   |  |
|--------------------------------------------|-----------|-----------------|-------------------|-------------------|--|
| EN                                         | EN*       | D <sub>IN</sub> | D <sub>OUT+</sub> | D <sub>OUT-</sub> |  |
| Н                                          | L or Open | L               | L                 | Н                 |  |
|                                            |           | Н               | Н                 | L                 |  |
| All other combinations of<br>ENABLE inputs |           | х               | Z                 | Z                 |  |

TRI-STATE® is a registered trademark of National Semiconductor Corporation.

© 2003 National Semiconductor Corporation





DS90LV047A 3V LVDS Quad CMOS Differential Line Driver

DS100887

## Absolute Maximum Ratings (Note 1)

DS90LV047A

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

| Supply Voltage (V <sub>CC</sub> )                       | -0.3V to +4V                      |
|---------------------------------------------------------|-----------------------------------|
| Input Voltage (D <sub>IN</sub> )                        | -0.3V to (V <sub>CC</sub> + 0.3V) |
| Enable Input Voltage (EN,                               |                                   |
| EN*)                                                    | –0.3V to (V <sub>CC</sub> + 0.3V) |
| Output Voltage (D <sub>OUT+</sub> , D <sub>OUT-</sub> ) | -0.3V to +3.9V                    |
| Short Circuit Duration                                  |                                   |
| (D <sub>OUT+</sub> , D <sub>OUT</sub> )                 | Continuous                        |
| Maximum Package Power Dissip                            | pation @ +25°C                    |
| M Package                                               | 1088 mW                           |
| MTC Package                                             | 866 mW                            |
| Derate M Package                                        | 8.5 mW/°C above +25°C             |
| Derate MTC Package                                      | 6.9 mW/°C above +25°C             |

| Storage Temperature Range | –65°C to +150°C |
|---------------------------|-----------------|
| Lead Temperature Range    |                 |
| Soldering (4 sec.)        | +260°C          |
| Maximum Junction          |                 |
| Temperature               | +150°C          |
| ESD Rating (Note 10)      |                 |
| (HBM, 1.5 kΩ, 100 pF)     | $\ge$ 10 kV     |
| (EIAJ, 0 Ω, 200 pF)       | ≥ 1200 V        |

# Recommended Operating Conditions

|                               | Min  | Тур  | Max  | Units |
|-------------------------------|------|------|------|-------|
| Supply Voltage ( $V_{CC}$ )   | +3.0 | +3.3 | +3.6 | V     |
| Operating Free Air            |      |      |      |       |
| Temperature (T <sub>A</sub> ) | -40  | +25  | +85  | °C    |

## **Electrical Characteristics**

Over supply voltage and operating temperature ranges, unless otherwise specified. (Notes 2, 3, 4)

| Symbol           | Parameter                                                                  | Conditions                                                                               | Pin                                    | Min   | Тур  | Мах             | Units |
|------------------|----------------------------------------------------------------------------|------------------------------------------------------------------------------------------|----------------------------------------|-------|------|-----------------|-------|
| V <sub>OD1</sub> | Differential Output Voltage                                                | $R_L = 100\Omega \ (Figure \ 1)$                                                         | D <sub>OUT-</sub>                      | 250   | 310  | 450             | mV    |
| $\Delta V_{OD1}$ | Change in Magnitude of V <sub>OD1</sub> for<br>Complementary Output States |                                                                                          | D <sub>OUT+</sub>                      |       | 1    | 35              | lmVl  |
| V <sub>os</sub>  | Offset Voltage                                                             |                                                                                          |                                        | 1.125 | 1.17 | 1.375           | V     |
| $\Delta V_{OS}$  | Change in Magnitude of V <sub>OS</sub> for<br>Complementary Output States  |                                                                                          |                                        |       | 1    | 25              | lmVl  |
| V <sub>OH</sub>  | Output High Voltage                                                        |                                                                                          |                                        |       | 1.33 | 1.6             | V     |
| V <sub>OL</sub>  | Output Low Voltage                                                         |                                                                                          |                                        | 0.90  | 1.02 |                 | V     |
| V <sub>IH</sub>  | Input High Voltage                                                         |                                                                                          | D <sub>IN</sub> ,                      | 2.0   |      | V <sub>cc</sub> | V     |
| V <sub>IL</sub>  | Input Low Voltage                                                          |                                                                                          | EN,                                    | GND   |      | 0.8             | V     |
| I <sub>IH</sub>  | Input High Current                                                         | $V_{IN} = V_{CC}$ or 2.5V                                                                | EN*                                    | -10   | 2    | +10             | μA    |
| I <sub>IL</sub>  | Input Low Current                                                          | $V_{IN} = GND \text{ or } 0.4V$                                                          | ]                                      | -10   | -2   | +10             | μA    |
| V <sub>CL</sub>  | Input Clamp Voltage                                                        | $I_{CL} = -18 \text{ mA}$                                                                | ]                                      | -1.5  | -0.8 |                 | V     |
| I <sub>os</sub>  | Output Short Circuit Current<br>(Note 11)                                  | ENABLED,<br>$D_{IN} = V_{CC}, D_{OUT+} = 0V \text{ or}$<br>$D_{IN} = GND, D_{OUT-} = 0V$ | D <sub>OUT-</sub><br>D <sub>OUT+</sub> |       | -4.2 | -9.0            | mA    |
| I <sub>OSD</sub> | Differential Output Short Circuit<br>Current (Note 11)                     | ENABLED, $V_{OD} = 0V$                                                                   |                                        |       | -4.2 | -9.0            | mA    |
| I <sub>OFF</sub> | Power-off Leakage                                                          | $V_{OUT} = 0V \text{ or } 3.6V, V_{CC} = 0V$<br>or Open                                  | -                                      | -20   | ±1   | +20             | μΑ    |
| l <sub>oz</sub>  | Output TRI-STATE Current                                                   | EN = 0.8V and EN* = 2.0V $V_{OUT}$ = 0V or $V_{CC}$                                      |                                        | -10   | ±1   | +10             | μA    |
| I <sub>cc</sub>  | No Load Supply current Drivers<br>Enabled                                  | $D_{IN} = V_{CC}$ or GND                                                                 | V <sub>cc</sub>                        |       | 4.0  | 8.0             | mA    |
| I <sub>CCL</sub> | Loaded Supply Current Drivers<br>Enabled                                   | $R_L = 100\Omega$ All Channels, $D_{IN} = V_{CC}$ or GND (all inputs)                    | 1                                      |       | 20   | 30              | mA    |
| I <sub>CCZ</sub> | No Load Supply Current Drivers<br>Disabled                                 | $D_{IN} = V_{CC}$ or GND, EN = GND,<br>EN* = $V_{CC}$                                    |                                        |       | 2.2  | 6.0             | mA    |

www.national.com

DS90LV047A

## **Switching Characteristics**

| $V_{CC} = +3.3V \pm 10\%$ , $T_A = -40^{\circ}C$ to $+85^{\circ}C$ (Notes 3, 9, 12) |                                                                              |                                            |     |     |     |       |
|-------------------------------------------------------------------------------------|------------------------------------------------------------------------------|--------------------------------------------|-----|-----|-----|-------|
| Symbol                                                                              | Parameter                                                                    | Conditions                                 | Min | Тур | Max | Units |
| t <sub>PHLD</sub>                                                                   | Differential Propagation Delay High to Low                                   | $R_{L} = 100\Omega, C_{L} = 15 \text{ pF}$ | 0.5 | 0.9 | 1.7 | ns    |
| t <sub>PLHD</sub>                                                                   | Differential Propagation Delay Low to High                                   | (Figure 2 and Figure 3)                    | 0.5 | 1.2 | 1.7 | ns    |
| t <sub>SKD1</sub>                                                                   | Differential Pulse Skew It <sub>PHLD</sub> – t <sub>PLHD</sub> I<br>(Note 5) |                                            | 0   | 0.3 | 0.4 | ns    |
| t <sub>SKD2</sub>                                                                   | Channel-to-Channel Skew (Note 6)                                             |                                            | 0   | 0.4 | 0.5 | ns    |
| t <sub>SKD3</sub>                                                                   | Differential Part to Part Skew (Note 7)                                      |                                            | 0   |     | 1.0 | ns    |
| t <sub>SKD4</sub>                                                                   | Differential Part to Part Skew (Note 8)                                      |                                            | 0   |     | 1.2 | ns    |
| t <sub>TLH</sub>                                                                    | Rise Time                                                                    |                                            |     | 0.5 | 1.5 | ns    |
| t <sub>THL</sub>                                                                    | Fall Time                                                                    |                                            |     | 0.5 | 1.5 | ns    |
| t <sub>PHZ</sub>                                                                    | Disable Time High to Z                                                       | $R_{L} = 100\Omega, C_{L} = 15 \text{ pF}$ |     | 2   | 5   | ns    |
| t <sub>PLZ</sub>                                                                    | Disable Time Low to Z                                                        | (Figure 4 and Figure 5)                    |     | 2   | 5   | ns    |
| t <sub>PZH</sub>                                                                    | Enable Time Z to High                                                        |                                            |     | 3   | 7   | ns    |
| t <sub>PZL</sub>                                                                    | Enable Time Z to Low                                                         |                                            |     | 3   | 7   | ns    |
| f <sub>MAX</sub>                                                                    | Maximum Operating Frequency (Note 14)                                        |                                            | 200 | 250 |     | MHz   |

Note 1: "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. They are not meant to imply that the devices should be operated at these limits. The table of "Electrical Characteristics" specifies conditions of device operation.

Note 2: Current into device pins is defined as positive. Current out of device pins is defined as negative. All voltages are referenced to ground except:  $V_{OD1}$  and  $\Delta V_{OD1}$ .

Note 3: All typicals are given for:  $V_{CC}$  = +3.3V,  $T_A$  = +25°C.

Note 4: The DS90LV047A is a current mode device and only functions within datasheet specifications when a resistive load is applied to the driver outputs typical range is (90Ω to 110Ω).

Note 5:  $t_{SKD1}$   $|t_{PHLD} - t_{PLHD}|$  is the magnitude difference in differential propagation delay time between the positive going edge and the negative going edge of the same channel.

Note 6: t<sub>SKD2</sub> is the Differential Channel-to-Channel Skew of any event on the same device.

Note 7:  $t_{SKD3}$ , Differential Part to Part Skew, is defined as the difference between the minimum and maximum specified differential propagation delays. This specification applies to devices at the same  $V_{CC}$  and within 5°C of each other within the operating temperature range.

Note 8: t<sub>SKD4</sub>, part to part skew, is the differential channel-to-channel skew of any event between devices. This specification applies to devices over recommended operating temperature and voltage ranges, and across process distribution. t<sub>SKD4</sub> is defined as IMax – MinI differential propagation delay.

Note 9: Generator waveform for all tests unless otherwise specified: f = 1 MHz,  $Z_0 = 50\Omega$ ,  $t_r \le 1$  ns, and  $t_f \le 1$  ns.

Note 10: ESD Ratings:

HBM (1.5 k\Omega, 100 pF)  $\geq$  10 kV

EIAJ (0 Ω, 200 pF) ≥ 1200 V

Note 11: Output short circuit current (I<sub>OS</sub>) is specified as magnitude only, minus sign indicates direction only.

**Note 12:** C<sub>L</sub> includes probe and jig capacitance.

Note 13: All input voltages are for one channel unless otherwise specified. Other inputs are set to GND.

Note 14:  $f_{MAX}$  generator input conditions:  $t_r = t_f < 1$  ns (0% to 100%), 50% duty cycle, 0V to 3V. Output Criteria: duty cycle = 45%/55%, VOD > 250mV, all channels switching.

## **Parameter Measurement Information**



FIGURE 1. Driver  $V_{OD}$  and  $V_{OS}$  Test Circuit

## Parameter Measurement Information (Continued)



FIGURE 2. Driver Propagation Delay and Transition Time Test Circuit



FIGURE 3. Driver Propagation Delay and Transition Time Waveforms



www.national.com



#### **Applications Information**

General application guidelines and hints for LVDS drivers and receivers may be found in the following application notes: LVDS Owner's Manual (lit #550062-001), AN808, AN977, AN971, AN916, AN805, AN903.

LVDS drivers and receivers are intended to be primarily used in an uncomplicated point-to-point configuration as is shown in Figure 6. This configuration provides a clean signaling environment for the fast edge rates of the drivers. The receiver is connected to the driver through a balanced media which may be a standard twisted pair cable, a parallel pair cable, or simply PCB traces. Typically, the characteristic differential impedance of the media is in the range of  $100\Omega$ . A termination resistor of  $100\Omega$  (selected to match the media), and is located as close to the receiver input pins as possible. The termination resistor converts the driver output current (current mode) into a voltage that is detected by the receiver. Other configurations are possible such as a multi-receiver configuration, but the effects of a mid-stream connector(s), cable stub(s), and other impedance discontinuities as well as ground shifting, noise margin limits, and total termination loading must be taken into account.

The DS90LV047A differential line driver is a balanced current source design. A current mode driver, generally speak-

ing has a high output impedance and supplies a constant current for a range of loads (a voltage mode driver on the other hand supplies a constant voltage for a range of loads). Current is switched through the load in one direction to produce a logic state and in the other direction to produce the other logic state. The output current is typically 3.1 mA. a minimum of 2.5 mA, and a maximum of 4.5 mA. The current mode driver requires(as discussed above) that a resistive termination be employed to terminate the signal and to complete the loop as shown in Figure 6. AC or unterminated configurations are not allowed. The 3.1 mA loop current will develop a differential voltage of 310mV across the  $100\Omega$ termination resistor which the receiver detects with a 250mV minimum differential noise margin, (driven signal minus receiver threshold (250mV - 100mV = 150mV)). The signal is centered around +1.2V (Driver Offset, V<sub>OS</sub>) with respect to ground as shown in Figure 7. Note that the steady-state voltage (V<sub>SS</sub>) peak-to-peak swing is twice the differential voltage (V<sub>OD</sub>) and is typically 620mV.

The current mode driver provides substantial benefits over voltage mode drivers, such as an RS-422 driver. Its quiescent current remains relatively flat versus switching frequency. Whereas the RS-422 voltage mode driver increases exponentially in most case between 20 MHz–50 MHz. This DS90LV047A

## Typical Application (Continued)

is due to the overlap current that flows between the rails of the device when the internal gates switch. Whereas the current mode driver switches a fixed current between its output without any substantial overlap current. This is similar to some ECL and PECL devices, but without the heavy static I<sub>CC</sub> requirements of the ECL/PECL designs. LVDS requires > 80% less current than similar PECL devices. AC specifications for the driver are a tenfold improvement over other existing RS-422 drivers.

The TRI-STATE function allows the driver outputs to be disabled, thus obtaining an even lower power state when the transmission of data is not required.

The DS90LV047A has a flow-through pinout that allows for easy PCB layout. The LVDS signals on one side of the device easily allows for matching electrical lengths of the differential pair trace lines between the driver and the receiver as well as allowing the trace lines to be close together to couple noise as common-mode. Noise isolation is achieved with the LVDS signals on one side of the device and the TTL signals on the other side.

#### POWER DECOUPLING RECOMMENDATIONS

Bypass capacitors must be used on power pins. Use high frequency ceramic (surface mount is recommended)  $0.1\mu$ F and  $0.001\mu$ F capacitors in parallel at the power supply pin with the smallest value capacitor closest to the device supply pin. Additional scattered capacitors over the printed circuit board will improve decoupling. Multiple vias should be used to connect the decoupling capacitors to the power planes. A  $10\mu$ F (35V) or greater solid tantalum capacitor should be connected at the power entry point on the printed circuit board between the supply and ground.

#### PC BOARD CONSIDERATIONS

Use at least 4 PCB layers (top to bottom); LVDS signals, ground, power, TTL signals.

Isolate TTL signals from LVDS signals, otherwise the TTL may couple onto the LVDS lines. It is best to put TTL and LVDS signals on different layers which are isolated by a power/ground plane(s).

Keep drivers and receivers as close to the (LVDS port side) connectors as possible.

#### DIFFERENTIAL TRACES

Use controlled impedance traces which match the differential impedance of your transmission medium (ie. cable) and termination resistor. Run the differential pair trace lines as close together as possible as soon as they leave the IC (stubs should be < 10mm long). This will help eliminate reflections and ensure noise is coupled as common-mode. In fact, we have seen that differential signals which are 1mm apart radiate far less noise than traces 3mm apart since magnetic field cancellation is much better with the closer traces. In addition, noise induced on the differential lines is much more likely to appear as common-mode which is rejected by the receiver.

Match electrical lengths between traces to reduce skew. Skew between the signals of a pair means a phase difference between signals which destroys the magnetic field cancellation benefits of differential signals and EMI will result. (Note the velocity of propagation, v = c/Er where c (the speed of light) = 0.2997mm/ps or 0.0118 in/ps). Do not rely solely on the autoroute function for differential traces. Carefully review dimensions to match differential impedance and

www.national.com

provide isolation for the differential lines. Minimize the number or vias and other discontinuities on the line.

Avoid 90° turns (these cause impedance discontinuities). Use arcs or  $45^{\circ}$  bevels.

Within a pair of traces, the distance between the two traces should be minimized to maintain common-mode rejection of the receivers. On the printed circuit board, this distance should remain constant to avoid discontinuities in differential impedance. Minor violations at connection points are allowable.

#### TERMINATION

Use a termination resistor which best matches the differential impedance or your transmission line. The resistor should be between  $90\Omega$  and  $130\Omega$ . Remember that the current mode outputs need the termination resistor to generate the differential voltage. LVDS will not work without resistor termination. Typically, connecting a single resistor across the pair at the receiver end will suffice.

Surface mount 1% to 2% resistors are best. PCB stubs, component lead, and the distance from the termination to the receiver inputs should be minimized. The distance between the termination resistor and the receiver should be < 10mm (12mm MAX).

#### PROBING LVDS TRANSMISSION LINES

Always use high impedance (>  $100k\Omega$ ), low capacitance (< 2 pF) scope probes with a wide bandwidth (1 GHz) scope. Improper probing will give deceiving results.

#### CABLES AND CONNECTORS, GENERAL COMMENTS

When choosing cable and connectors for LVDS it is important to remember:

Use controlled impedance media. The cables and connectors you use should have a matched differential impedance of about  $100\Omega$ . They should not introduce major impedance discontinuities.

Balanced cables (e.g. twisted pair) are usually better than unbalanced cables (ribbon cable, simple coax.) for noise reduction and signal quality. Balanced cables tend to generate less EMI due to field canceling effects and also tend to pick up electromagnetic radiation a common-mode (not differential mode) noise which is rejected by the receiver.

For cable distances < 0.5M, most cables can be made to work effectively. For distances  $0.5M \le d \le 10M$ , CAT 3 (category 3) twisted pair cable works well, is readily available and relatively inexpensive.

#### LVDS FAIL-SAFE

This section addresses the common concern of fail-safe biasing of LVDS interconnects, specifically looking at the DS90LV047A driver outputs and the DS90LV048A receiver inputs.

The LVDS receiver is a high gain, high speed device that amplifies a small differential signal (20mV) to CMOS logic levels. Due to the high gain and tight threshold of the receiver, care should be taken to prevent noise from appearing as a valid signal.

The receiver's internal fail-safe circuitry is designed to source/sink a small amount of current, providing fail-safe protection (a stable known state of HIGH output voltage) for floating, terminated or shorted receiver inputs.

Downloaded from Elcodis.com electronic components distributor

## Typical Application (Continued)

- 1. **Open Input Pins.** The DS90LV048A is a quad receiver device, and if an application requires only 1, 2 or 3 receivers, the unused channel(s) inputs should be left OPEN. Do not tie unused receiver inputs to ground or any other voltages. The input is biased by internal high value pull up and pull down resistors to set the output to a HIGH state. This internal circuitry will guarantee a HIGH, stable output state for open inputs.
- 2. **Terminated Input.** If the DS90LV047A driver is disconnected (cable unplugged), or if the DS90LV047A driver is in a TRI-STATE or power-off condition, the receiver output will again be in a HIGH state, even with the end of cable 100 $\Omega$  termination resistor across the input pins. The unplugged cable can become a floating antenna which can pick up noise. If the cable picks up more than 10mV of differential noise, the receiver may see the noise as a valid signal and switch. To insure that any

noise is seen as common-mode and not differential, a balanced interconnect should be used. Twisted pair cable will offer better balance than flat ribbon cable.

3. **Shorted Inputs.** If a fault condition occurs that shorts the receiver inputs together, thus resulting in a 0V differential input voltage, the receiver output will remain in a HIGH state. Shorted input fail-safe is not supported across the common-mode range of the device (GND to 2.4V). It is only supported with inputs shorted and no external common-mode voltage applied.

External lower value pull up and pull down resistors (for a stronger bias) may be used to boost fail-safe in the presence of higher noise levels. The pull up and pull down resistors should be in the  $5k\Omega$  to  $15k\Omega$  range to minimize loading and waveform distortion to the driver. The common-mode bias point should be set to approximately 1.2V (less than 1.75V) to be compatible with the internal circuitry.





## **Pin Descriptions**

|             | -<br>-            | Description (                        |
|-------------|-------------------|--------------------------------------|
| Pin No.     | Name              | Description                          |
| 2, 3, 6, 7  | D <sub>IN</sub>   | Driver input pin, TTL/CMOS           |
|             |                   | compatible                           |
| 10, 11, 14, | D <sub>OUT+</sub> | Non-inverting driver output pin,     |
| 15          |                   | LVDS levels                          |
| 9, 12, 13,  | D <sub>OUT-</sub> | Inverting driver output pin, LVDS    |
| 16          |                   | levels                               |
| 1           | EN                | Driver enable pin: When EN is        |
|             |                   | low, the driver is disabled. When    |
|             |                   | EN is high and EN* is low or         |
|             |                   | open, the driver is enabled. If both |
|             |                   | EN and EN* are open circuit, then    |
|             |                   | the driver is disabled.              |

| Pin No. | Name            | Description                          |
|---------|-----------------|--------------------------------------|
| 8       | EN*             | Driver enable pin: When EN* is       |
|         |                 | high, the driver is disabled. When   |
|         |                 | EN* is low or open and EN is         |
|         |                 | high, the driver is enabled. If both |
|         |                 | EN and EN* are open circuit, then    |
|         |                 | the driver is disabled.              |
| 4       | V <sub>cc</sub> | Power supply pin, $+3.3V \pm 0.3V$   |
| 5       | GND             | Ground pin                           |

## Ordering Information

| Operating<br>Temperature | Package Type/<br>Number | Order Number   |  |  |
|--------------------------|-------------------------|----------------|--|--|
| –40°C to +85°C           | SOP/M16A                | DS90LV047ATM   |  |  |
| –40°C to +85°C           | TSSOP/MTC16             | DS90LV047ATMTC |  |  |



## **Typical Performance Curves**



Output Short Circuit Current vs Power Supply Voltage



Differential Output Voltage





V<sub>CC</sub> - Power Supply Voltage (V) 10088715

Output TRI-STATE Current vs Power Supply Voltage



10088717

Differential Output Voltage vs Load Resistor





## Typical Performance Curves (Continued)

DS90LV047A







Differential Skew vs Ambient Temperature



Transition Time vs Ambient Temperature





## **Typical Performance Curves**

(Continued)



#### DATA RATE VS CABLE LENGTH GRAPH TEST PROCEDURE

A pseudo-random bit sequence (PRBS) of 29-1 bits was programmed into a function generator (Tektronix HFS9009) and connected to the driver inputs via  $50\Omega$  cables and SMB connectors. An oscilloscope (Tektronix 11801B) was used to probe the resulting eve pattern, measured differentially at the input to the receiver. A  $100\Omega$  resistor was used to terminate the pair at the far end of the cable. The measurements were taken at the far end of the cable, at the receiver"s input, and used for the jitter analysis for this graph. The frequency of the input signal was increased until the measured jitter  $(t_{tcs})$ equaled 20% with respect to the unit interval  $(t_{tui})$  for the particular cable length under test. Twenty percent jitter is a reasonable place to start with many system designs. The data used was NRZ. Jitter was measured at the 0V differential voltage of the differential eye pattern. The cables used were LG UTP 4 pair 24 gauge CAT 5 cables. The DS90LV047A and DS90LV048A were tested using the new LVDS Flow-Evaluation Board LVDS47/48PCB which is available in the LVDS47/48EVK evaluation kit.

The curve shows very good typical performance that can be used as a design guideline for data rate vs cable length. Increasing the jitter percentage increases the curve respectively, allowing the device to transmit faster over longer cable lengths. This relaxes the jitter tolerance of the system allowing more jitter into the system, which could reduce the reliability and efficiency of the system. Alternatively, decreasing the jitter percentage will have the opposite effect on the system. The area under the curve is considered the safe operating area based on the above signal quality criteria. For more information on eye pattern testing, please see National Application Note AN-808.







National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.