## Single Chip AMPS/ETACS/NAMPS Audio/Data Processor <br> - Single chip solution for all audio and data processing <br> - Low power consumption with several power down modes <br> - SAT decoding and transponding circuitry <br> - Simple 4-wire serial interface

## DESCRIPTION

The MAS9191A is a high integration BeCMOS IC for implementing the audio and data signal processing in AMPS, ETACS or NAMPS cellular phones. The power consumption of the device is very low due to several automatic and software controlled power down modes as well as the low power characteristics
of the BeCMOS process. DTMF receiver is also included to enable answering machine functions for the cellular phone. Only a minimal number of external components are needed to meet typical baseband requirements.

FEATURES

- Voice signal processing including compressor, expander, de-emphasis and pre-emphasis filters and digital gain adjustments
- DTMF and ST generators and DTMF receiver
- Busy/Idle extraction and arbitration with TX block, voting, BCH , data buffering and framing, DCC coding with hardware
- Three 8-bit DACs and two operational amplifiers
- On-chip oscillator with clock output for uP
- 3.3 V or 5 V operation with low power consumption(RX block at $2 \mathrm{~mA} / 3.3 \mathrm{~V}$ )
- 64-pin TQFP package, $-40 . .85^{\circ} \mathrm{C}$ operation range


## BLOCK DIAGRAM



## PIN CONFIGURATION



TQFP64 package

PIN DESCRIPTION

| Pin name | Pin | Type | Function |
| :---: | :---: | :---: | :--- |
| AGND | 1 | AO | Signal ground. The signal ground is generated internally and is equal to <br> $V_{\text {DD }} / 2$. The analog ground needs an external capacitor connected to <br> system ground. |
| TX | 2 | AO | Transmitted data signal output. Connect this output through a 22nF <br> capacitor to the transmitter. |
| TAUDOUT | 3 | AO | TX audio output from the TX audio block.. |
| TAUDIN | 4 | AI | TX audio input. The input for the TX audio signal, normally connected <br> through a 22nF capacitor to TAUDOUT |
| LPFIN | 5 | AI | Input for TX limiter, lowpass filter or GC6 depending on the position of <br> switches S15 and S16. The pin is normally left unconnected. |
| VSAT | 6 | G | Ground for TX. Connect to system ground. |
| VDAT | 7 | P | Power supply for TX block. Use a bypass capacitor between pins VSAT <br> and VDAT. |
| TXACCIN | 8 | AI | TX block extra Op Amp input. See application note in the APPLICATIONS <br> section. |
| TXACCOUT | 9 | AO | TX block Op Amp output. |
| PREIN | 10 | AI | Pre-emphasis filter input. Filter has a +6dB/octave $( \pm 1 d B)$ frequency <br> response in the range 300Hz...3kHz. |
| COUT | 11 | AO | Compressor output signal. The compression ratio is $2: 1$ |

## PIN DESCRIPTION

| Pin name | Pin | Type | Function |
| :---: | :---: | :---: | :---: |
| CAMP2I | 12 | AI | Compressor 2nd amplifier input as well as GC4 input. Use an external 22 nF capacitor between COUT and this pin. |
| CWCIN | 13 | AI | Compressor window comparator input. Use an external 22nF capacitor between CAMP2O and this pin. |
| CAMP2O | 14 | AO | Compressor 2nd amplifier output. |
| COMPIN | 15 | AI | Compressor input. The input is connected through a 22nF capacitor to MICOUT. |
| MICOUT | 16 | AO | Microphone amplifier output. See COMPIN. This output is used as a source for the side tone and for detection of the TX audio level. |
| MICSGND | 17 | AO | Microphone signal ground. This is the internal signal ground $\mathrm{V}_{\mathrm{DD}} / 2$. If noise appears on the microphone signal an external capacitor may be needed between this pin and system ground. |
| MIC | 18 | AI | Microphone amplifier input. Using this pin and the MICFB output the microphone amplifier frequency response can be adjusted according to the microphone used. The level at this input should be in the range $5 . .10 \mathrm{mV}$ rms. The maximum gain of the microphone amplifier is 30 dB . |
| MICFB | 19 | AO | Microphone amplifier feedback output |
| EXTMIC | 20 | AI | External microphone input. The level should be 100 mVrms at 1 kHz . |
| XRESET | 21 | I | Master reset. Active low. |
| SCL | 22 | 1 | Serial interface clock input. The data is transferred in both directions at the rising edge of this signal. |
| STB | 23 | I | Serial interface strobe signal. With strobe signal the MAS9191A stores the given address from the serial interface buffer and enters the data mode. The serial interface stays in the data mode until eight SCL pulses are received after the strobe signal. |
| STxD | 24 | 0 | Serial interface transmit data output. |
| SRxD | 25 | I | Serial interface receive data input |
| BUZFB | 26 | AI | Buzzer feedback is the input for the buzzer driver. |
| BUZOUT | 27 | AO | Buzzer output. |
| EXTERP | 28 | AO | Output for external accessories |
| EARP1 | 29 | AO | Earpiece differential outputs of earpiece amplifier. The outputs are capable of driving a ceramic earpiece directly. |
| EARP2 | 30 | AO |  |
| SIDEFB | 31 | AO | Side tone feedback output |
| SIDETONE | 32 | AI | Side tone input. The level of the side tone is controlled with external components. |
| EINR | 33 | AI | External RX input. |
| STGT | 34 | AI | Steering control input for DTMF receiver. When the level at this input changes from below $\mathrm{V}_{\mathrm{DD}} / 2$ to above $\mathrm{V}_{\mathrm{DD}} / 2$ the pin is pulled up internally. When this occurs the DTMF tone is stored and an interrupt is generated. |
| EST | 35 | AO | Enable Steering output. This pin is high when the DTMF receiver has detected a valid DTMF tone. |
| RAUDIN | 36 | AI | Input for filter 6. Connect through a 22nF capacitor to the expander output (EXPOUT). |
| RXACCOUT | 37 | AO | Output of uncommitted Op Amp in MAS9191A. The Op Amp is normally used for RX audio level detection. The application circuit for this function is in the APPLICATIONS section. Connect the level detected by the circuit to the A/D converter of the general purpose micro controller. |

## PIN DESCRIPTION

| Pin name | Pin | Type | Function |
| :---: | :---: | :---: | :---: |
| RXACCIN | 38 | AI | RX block extra Op Amp input |
| EXPOUT | 39 | AO | Expander output. The expander ratio is 1:2. |
| EWCIN | 40 | AI | Expander window comparator input. Connect a 22nF capacitor between EWCIN and EAMPOUT. |
| EAMPOUT | 41 | AO | Expander amplifier output. |
| EXPIN | 42 | AI | Expander input. Connect a 22 nF capacitor between EXPIN and RBPFOUT. |
| VDAR | 43 | P | Power supply for RX audio block. Use a bypass capacitor between VDAR and VSAR. |
| VSAR | 44 | G | Ground for RX block. Connect to system ground. |
| RBPFOUT | 45 | AO | RX bandpass filter output. |
| RBPFIN | 46 | AI | RX bandpass filter input. Connect a 22 nF capacitor between this pin and DEOUT |
| DEOUT | 47 | AO | RX de-emphasis filter output. The filter has a -6dB/octave ( $\pm 1 \mathrm{~dB}$ ) frequency response in the range $300 \mathrm{~Hz} . . .3 \mathrm{kHz}$. |
| VREF | 48 | AO | Reference voltage. Connect a capacitor between this pin and system ground. |
| RX | 49 | AI | RX input from RF. This level is 100 mV rms at 1 kHz . |
| ALP | 50 | AI | Audio loop input. Connect through a 22nF capacitor to the TX pin. |
| TEST2 | 51 | 1 | Test input. Connect to ground during normal operation. |
| TEST1 | 52 | I | Test input. Connect to ground during normal operation. If connected to $\mathrm{V}_{\mathrm{DD}}$ and TEST2 is connected to ground, the external clock can then be connected to XTAL1. |
| CLKOUT | 53 | 0 | 4.8 MHz clock output from oscillator circuit. |
| TXCTRL | 54 | AO | Transmission control output. If a TX collision occurs this open-collector output is set to low. The TXCTRL will remain low until the TX block is reset with the TXRST bit or with XRESET. |
| VSS | 55 | G | Digital ground. Connect a bypass capacitor between VSS and VDD. |
| XTAL2 | 56 | 0 | Crystal oscillator output. |
| XTAL1 | 57 | I | Crystal oscillator input or external clock input if TEST1 is high and TEST2 is low. |
| VDD | 58 | P | Power supply input for digital block. |
| TXON | 59 | 0 | Transmission detection for debugging. This output indicates when a transmission is occurring. |
| BUSY | 60 | 0 | Busy/Idle output. Indicates the state of the busy/idle bit. |
| XINT | 61 | 0 | Active low interrupt output to micro controller. The interrupt is active until status register $10_{\text {HEX }}$ is read. |
| DACOUT3 | 62 | AO | Output of DAC 3. The DAC output is connected to ground if the DAC is in power down mode. The output of the DAC is controlled by register 18HEx. Enter the values in two's complement form into the DAC register. |
| DACOUT2 | 63 | AO | Output of the DAC 2. The control register is located at $17_{\text {HEX }}$. |
| DACOUT2 | 64 | AO | Output of the DAC 1. The control register is located at $16_{\text {HEX }}$. |

MICRO ANALOG SYSTEMS

## ABSOLUTE MAXIMUM RATINGS

| (GND $=0 \mathrm{~V})$ |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Conditions | Min | Max | Unit |
| Supply voltage $^{*}$ | $\mathrm{~V}_{\mathrm{DD}}$ |  |  | 6.0 | V |
| Storage temperature $^{*}$ | Ts |  | -55 | +125 | ${ }^{\circ} \mathrm{C}$ |

## RECOMMENDED OPERATION CONDITIONS

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Supply voltage* $^{*}$ | V VDD | $\mathrm{Ta}=-40 \ldots 85^{\circ} \mathrm{C}$ | 3.0 | 3.3 | 3.6 | V |
| Supply current | $\mathrm{I}_{\mathrm{DD}}$ | $\mathrm{Ta}=-40 \ldots 85^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{DD}}=3.3 \mathrm{~V} \pm 5 \%$ | 1.0 | 2.5 | 23 | mA |
| Operating temperature $^{*}$ | Ta |  | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |

## ELECTRICAL CHARACTERISTICS

## - Digital inputs

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Input high voltage* | $\mathrm{V}_{\mathrm{IH}}$ |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |
| Input low voltage* $^{*}$ | $\mathrm{~V}_{\mathrm{IL}}$ |  |  |  | $0.7 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Input leakage current | $\mathrm{I}_{\mathrm{IL}}$ |  | -10 |  | +10 | uA |
| Input capacitance load* | $\mathrm{C}_{\mathrm{I}}$ |  |  |  | 1 | pF |

## - Digital outputs

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Output low voltage $^{*}$ | $\mathrm{~V}_{\mathrm{OL}}$ | XINT @ +0.4mA |  |  | $0.1 \mathrm{~V}_{\mathrm{DD}}$ | V |
| Output high voltage $^{*}$ | $\mathrm{~V}_{\mathrm{OH}}$ | XINT @ -0.4 mA | $0.9 \mathrm{~V}_{\mathrm{DD}}$ |  |  | V |

## Analog inputs

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| External microphone level* | $\mathrm{V}_{\text {EXtmic }}$ |  |  | 100 |  | $\mathrm{mV}_{\text {rms }}$ |
| Microphone level* | $\mathrm{V}_{\text {MIC }}$ |  |  | 10 |  | $\mathrm{mV}_{\text {rms }}$ |
| RX input level* | $\mathrm{V}_{\mathrm{RX}}$ |  |  | 100 |  | $\mathrm{mV}_{\text {rms }}$ |

* Guaranteed by design only.


## ELECTRICAL CHARACTERISTICS

## - Analog outputs

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Signal ground | AGND |  | $\begin{gathered} \mathrm{V}_{\mathrm{DD}} / 2- \\ 0.1 \mathrm{~V} \end{gathered}$ |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}} / 2+ \\ 0.1 \mathrm{~V} \\ \hline \end{gathered}$ | V |
| Reference voltage | $\mathrm{V}_{\text {ref }}$ |  |  | $\begin{aligned} & \hline \text { AGND } \\ & +1.2 \mathrm{~V} \\ & \hline \end{aligned}$ |  | V |
| Earpiece output impedance* | $\mathrm{Z}_{0}$ |  |  |  | 500 | $\Omega$ |
| Earpiece load resistance* | $\mathrm{R}_{\mathrm{L}}$ |  | 1 |  |  | $\mathrm{k} \Omega$ |
| Earpiece series load capacitance* | $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 120 | nF |
| External earpiece load resistance* | $\mathrm{R}_{\mathrm{L}}$ |  | 30 |  |  | $\mathrm{k} \Omega$ |
| External earpiece load capacitance* | $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 1 | nF |
| Earpiece amplifier gain | $\mathrm{A}_{\text {vol }}$ |  | 1.26 |  | 3.26 | dB |
| Rx level | $\mathrm{V}_{\mathrm{O}}$ | RX level $100 \mathrm{mV} \mathrm{V}_{\text {rms }}$ |  | 200 |  | $\mathrm{mV}_{\mathrm{rms}}$ |
| Earpiece level non-differential* | $\mathrm{V}_{0}$ | RX level 100 mV rms |  | 70 |  | mV rms |
| Earpiece level differential* | $\mathrm{V}_{0}$ | RX level 100 mV rms |  | 155 |  | mV rms |
| TX level | $\mathrm{V}_{0}$ | EXTMIC level 100 mV rms |  | 200 |  | $\mathrm{mV}_{\text {rms }}$ |
| DTMF signal levels at TX | $\mathrm{V}_{0}$ | $\mathrm{f}=697 \ldots 941 \mathrm{~Hz}$ | -1 |  | +1 | dB |
|  |  | $\mathrm{f}=1209 \ldots 1633 \mathrm{~Hz}$ | -1 |  | +1 |  |
| SAT signal level at TX | $\mathrm{V}_{0}$ | ETACS | 131 | 148 | 163 | $\mathrm{mV}_{\mathrm{rms}}$ |
|  |  | AMPS | 123 | 138 | 152 |  |
| Data signal level at TX (AMPS/ETACS) | $\mathrm{V}_{\mathrm{O}}$ |  | 470 | 556 | 612 | $\mathrm{mV}_{\text {rms }}$ |
| ST signal level at TX (AMPS/ETACS) | $\mathrm{V}_{\mathrm{O}}$ |  | 488 | 556 | 612 | $\mathrm{mV}_{\text {rms }}$ |
| Data, ST, SAT level at TX | $\mathrm{V}_{\mathrm{O}}$ | NAMPS, DTX mode off | 81 | 93 | 105 | $\mathrm{mV}_{\text {rms }}$ |
|  |  | NAMPS, DTX mode on | 325 | 373 | 421 |  |
| DACs, output level | Vo |  | 0.3 V |  | $\begin{gathered} \hline \mathrm{V}_{\mathrm{DD}}- \\ 0.3 \end{gathered}$ | V |
| DACs, differential nonlinearity | DNL |  | -0.95 |  | +0.95 | LSB |
| DACs, integral nonlinearity | INL |  | -2.0 |  | +2.0 | LSB |
| DACs, settling time* |  | Vdac $\pm 1 \%$ |  |  | 10 | ms |
| DACs, load resistance* | $\mathrm{R}_{\mathrm{L}}$ |  | 30 |  |  | $\mathrm{k} \Omega$ |
| DACs, load capacitance* | $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 80 | pF |
| OP AMPs, load capacitance* | $\mathrm{C}_{\mathrm{L}}$ |  |  |  | 1 | nF |

* Guaranteed by design only.


## ELECTRICAL CHARACTERISTICS

## - Expander

| Parameter | Canditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Expanding ratio* |  |  | $1: 2$ |  |  |
| Operation range input* |  | -24 |  | +10 | dB |
| Operation range output* |  | -48 |  | +20 | dB |
| Gain step* |  |  | 1.333 |  | dB |
| Integral nonlinearity |  | -0.5 |  | +0.5 | dB |
| Attack time* |  | 7.4 | 9.2 | 14.3 | ms |
| Decay time* $^{*}$ |  | 9.5 | 11.9 | 14.3 | ms |

## - Compressor

| Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| Compressing ratio* |  |  | $2: 1$ |  |  |
| Operation range input* |  | -39.4 |  | +20 | dB |
| Operation range output* |  | -19.7 |  | +10 | dB |
| Gain step* |  |  | 1.333 |  | dB |
| Integral nonlinearity |  | -0.5 |  | +0.5 | dB |
| Attack time* |  | 2.9 | 3.9 | 4.6 | ms |
| Decay time* |  | 13 | 16.9 | 20 | ms |

## AC Characteristics

| Parameter | Conditions | Min | Typ | Max | Unit |
| :--- | :---: | :---: | :---: | :---: | :---: |
| RX S/N ratio | Psophometric weighting | 48 |  |  | $d B$ |
| TX S/N ratio |  | 50 |  |  | $d B$ |
| RX THD |  |  |  | 34 | dB |
| TX THD |  |  |  | 34 | dB |
| Crosstalk RX to TX* |  |  | 50 |  | dB |
| Crosstalk TX to RX $^{*}$ |  |  | 50 |  | dB |
| Mute attenuation |  | 50 |  | dB |  |

* Guaranteed by design only.

DA9191A. 000
MICRO ANALOG SYSTEMS
July 31, 1997

## ELECTRICAL CHARACTERISTICS



RX Total frequency response


## ELECTRICAL CHARACTERISTICS



Filter F2 frequency response

## ELECTRICAL CHARACTERISTICS

## - Timing

| (Ta $\left.=-40 \ldots 85^{\circ} \mathrm{C}\right)$ |  |  |  |  |  |  |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: |
| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| SCL cycle | T1 |  | 0.5 |  |  | us |
| Data setup time | T2 |  | 60 |  |  | ns |
| Data hold time | T3 |  | 20 |  |  | ns |
| STB rising edge after SCL falling edge | T4 |  | 10 |  |  | ns |
| STB width | T5 |  | 5 |  |  | us |
| MSB data bit valid after STB falling edge | T6 | Register read |  |  | 5 | us |
| SCL rising edge after SCL falling edge | T7 | Register read | 5 |  |  | us |
| Next data bit valid after SCL falling edge | T8 | Register read | 30 |  |  | ns |
| Ready for next address | T9 |  | 7 |  |  | us |

## - Timing Diagram



DA9191A. 000
MICRO ANALOG SYSTEMS
July 31, 1997
FUNCTIONS

- Schematic diagram



## FUNCTIONS

## - Data Reception

The data reception block is in the power down state after a reset. The power down mode of the block is controlled by the RXSIP bit in register 07 HEX. The Manchester encoded data is received through the RX pin. The data is amplified with GC1 and filtered with filter F1. The comparator C1 is used to convert data to a digital signal. The digital PLL circuit recovers the bit clock from the Manchester encoded data. The bit clock is 8 kHz in the ETACS mode and 10 kHz in the AMPS mode. The mode is set with the SYSO bit of register $12_{\text {нех. }}$. The recovered bit clock is used in the Manchester decoder and the data is then transmitted to the frame decoding block. The frame decoding
block finds dotting sequences, busy/idle bits and word syncs from the data. To avoid data being generated by random noise, the frame decoding block enters the data reception mode only after it has received two consecutive word syncs (11100010010) separated by 463 bits in the forward control channel and 77 bits in the forward voice channel. In this case the voting and BCH block are activated. When the frame decoding block loses five consecutive synchronization patterns it rejects the data reception mode and sets the voting and BCH blocks in power down state. The voice and control channel modes are selected with the CTCV bit of register $12_{\text {HEX }}$.

Forward control channel data format. The numbers under the frames show the number of bits in each section.

|  | Busy/ <br> Idle | Bit <br> Sync | Busy/ <br> Idle | Word <br> Sync | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 10 | 10 | 11 | 10 | 1 | 10 | 1 | 10 | 1 | 10 | 1 | 10 |  |


| Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data | Busy/ <br> Idle | Data |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | 10 | 10 | 1 | 10 | 1 | 10 | 1 | 10 | 1 | 10 |  |  |
| 1. Repeat of word B |  |  |  |  |  |  |  |  |  |  |  |  |



The busy/idle bits are extracted from the data. Busy/idle bits are used to indicate the current status of the reverse control channel (RECC). The RECC is busy if the busy/idle bit is low and idle if the busy/idle
bit is high. The state determination is made with 2-out-of-3 voting. The TX block uses the busy/idle indication for arbitration. The STR bit of register $12_{\text {HEX }}$ selects the words from stream A or stream B.

Forward voice channel data format.

| Bit Sync | Word Sync | 1.Word repeat | Bit Sync | Word Sync | 2.Word repeat | Bit Sync | Word Sync | 3.Word repeat |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 101 | 11 | 40 | 37 | 11 | 40 | 37 | 11 | 40 |  |
|  | Bit Sync | Word Sync | 9.Word repeat | Bit Sync | Word Sync | 10.Word repeat | Bit Sync | Word Sync | 11.Word repeat |
|  | 37 | 11 | 40 | 37 | 11 | 40 | 37 | 11 | 40 |

On the forward voice channel after bit synchronization and word synchronization are received and the AUMUT bit in register $13_{\text {HEX }}$ is set to high, the RX audio block will be muted until the 920 bits are received. The repeated words are transferred to the voting block. The voting is done bit by bit, 3-out-of-5. If three consecutive words are identical, the receiver is powered down and no remaining words are read. After the voting block the data is transmitted to the BCH block. This block performs decoding of the received BCH coded data. The following polynomial is used:

$$
G(x)=x^{12}+x^{10}+x^{8}+x^{5}+x^{4}+x^{3}+x^{0}
$$

If only one error occurs in data the BCH block can correct it. If more than one error occurs the BCH block cannot correct them and the BCHER bit of register $11_{1 \text { HEX }}$ is set to high. The BCH block transfers the data to the RX buffer. When the buffer is full the RXWRD bit of register $10_{\text {HEx }}$ is set to high and this causes interrupt line XINT to go active. When register 10 hex is read the interrupt is cleared. The data buffer can be read by reading register $15_{\text {HEX }}$ four times. If the next word is coming and the previous word has not been read from the buffer, the word is missed. The new and the old words are compared.

## FUNCTIONS

## - Data Transmission

After a reset the TX block is in power down. The power down mode is controlled by bit TXSIP (TX section in power down) in register $07_{\text {HEX. }}$. The TXRST bit located in register 12 нех is used every time a TX collision occurs or for any other TX block reset causes. When the device is ready to receive data, the TXWRD bit of register $10_{\text {HEX }}$ is high. If five bytes are written into register $19_{\text {HEX }}$ the data transmission begins. The data is transferred from the serial interface to the TX buffer and the TXWRD bit is set high again, which causes XINT to become active.

When the block comes out of power down mode the XINT is active because the device is ready to receive data (TXWRD goes high). The lower nibble of the fifth byte is ignored. The 36 bits of data are coded by the BCH coder with following polynomial:

$$
G(x)=x^{12}+x^{10}+x^{8}+x^{5}+x^{4}+x^{3}+x^{0}
$$

The BCH coder adds 12 parity bits to the data and the data is transferred to the DCC coding block. The DCC coder adds a digital color code on the reverse control channel (RECC) according following table.

| DCC(1:0) | Coded DCC |
| :---: | :---: |
| 00 | 0000000 |
| 01 | 0011111 |
| 10 | 1100011 |
| 11 | 1111100 |

The framing block adds bit sync (101010...10) and word sync (11100010010) sequences to the frames and performs needed repeats depending on the mode.

Reverse control channel data format. The numbers under the frames show the number of bits in each section.

| Bit sync | Word sync | Coded DCC | First word <br> repeated 5 times | Second word <br> repeated 5 times |  |
| :---: | :---: | :---: | :---: | :---: | :---: |

Reverse voice channel data format.


The Manchester encoder block encodes the data into a Manchester coded format with bit clock. The bit clock is 8 kHz in the ETACS mode and 10 kHz in the AMPS mode. The mode can be controlled by bit SYSO of register $12_{\text {HEX. }}$. The data polarity can be inverted with bit INVTX of register $13_{\text {HEX }}$.If the BUSY bit does not go active between 56 and 104 bits of the transmitted message a transmission collision occurs. In this case the data which is in the TX block and the data that the user is writing to the device will not be
transmitted. The TXCOL bit of register $10_{\text {HEX }}$ will go high in this case and cause an interrupt. The TXCOL will remain active until the TX block is reset with the TXRST bit of register $12_{\text {HEx }}$. If the TXCTREN bit is active in register 12 $2_{\text {нех }}$ the TXCTRL output turns the transmitter off when a TX collision occurs. If the AUMUT bit in register $13_{\text {HEX }}$ is set to high the TX audio block is muted with switch S19 on the voice channel while data transmission is occurring.

## FUNCTIONS

## - Data Reception in Narrow Band mode

Forward voice channel data format for narrow band.

| DSAT | Sync word | Data | DSAT |
| :---: | :---: | :---: | :---: |
| 24 | 30 | 40 | 24 |

Sync word $=011001010110101001100110100110$
DSAT = Digital Supervisory Audio Tone is one of seven 24-bit digital sequences added to the voice transmission.
DSAT is transmitted at 200 NRZ bits/second. The following is a list of the seven DSAT sequences.

|  | DSAT sequence |
| :---: | :---: |
| 0 | 2556 CB $_{\text {HEX }}$ |
| 1 | 255 B2B $_{\text {HEX }}$ |
| 2 | 256 A9B $_{\text {HEX }}$ |
| 3 | 25 AD4D $_{\text {HEX }}$ |
| 4 | $26 A B 2 B_{\text {HEX }}$ |
| 5 | 26 B2AD $_{\text {HEX }}$ |
| 6 | 2669 B $_{\text {HEX }}$ |

The 40-bit long data sequence is generated at a 100 Manchester bits/second rate. The data sequence contains 28 bits of data and 12 parity bits.

The incoming data is captured by two 8-bit shift registers. When one shift register is full the RXWRD flag is set and an interrupt is generated. The captured data must be read by the micro controller within 20 ms after the interrupt. Meanwhile, the other shift register is being filled and when it is full a new interrupt is generated. The shift registers are clocked in at 400 Hz . Two samples of each state of both the 200 NRZ bits/second data and the 100 Manchester bits/second data are loaded into the registers. Note
that there are as many transitions in the 200 NRZ bits/second data as in the 100 Manchester bits/second data. The micro controller will then be used to filter the digital bit sequence and detect the DSAT, SYNC WORD and DATA out of the bit stream. The DATA must be checked with following algorithm:

$$
G(x)=x^{12}+x^{10}+x^{8}+x^{5}+x^{4}+x^{3}+x^{0}
$$



## FUNCTIONS

## Data Transmission in Narrow Band mode

Reverse voice channel data format for narrow band.

| DSAT/DST | Sync word | Data | DSAT/DST |
| :---: | :---: | :---: | :---: |
| 24 | 30 | 40 | 24 |

Sync word $=011001010110101001100110100110$

The data contains 36 data bits and 12 parity bits. The transmitted data is 100 bits/sec Manchester code. DSAT, DST and SYNC WORD are transmitted as 200 bits/sec NRZ code. The DSAT on the TX side is similar to the DSAT on RX side. However, under certain conditions the inverted DSAT, or DST (Digital Signaling Tone), must be transmitted. The DST is one of seven 24-bit digital sequences consisting of
the logical inverse of the seven DSAT sequences. The conversions DSAT/ DST and DST/DSAT must be made without disturbing the phase of the DSAT. There is also a special 24-bit digital mask for each of the seven sequences. The mask defines the first bit to be inverted when converting from DSAT to DST or vice versa. Only when the bit in the mask is one can the polarity be changed.

|  | DSAT | DST | MASK |
| :---: | :---: | :---: | :---: |
| 0 | $2556 \mathrm{CB}_{\text {HEX }}$ | DAA934 ${ }_{\text {HEX }}$ | FF003E ${ }_{\text {Hex }}$ |
| 1 | 255B2B HEX | DAA4D4 ${ }_{\text {Hex }}$ | 0BBF82 HEX $^{\text {a }}$ |
| 2 | 256A9B ${ }_{\text {HEX }}$ | DA9564 ${ }_{\text {HEX }}$ | BD780F ${ }_{\text {HEX }}$ |
| 3 | 25AD4D HEX | DA52B2HEX | 3FF118 ${ }_{\text {HEX }}$ |
| 4 | 26AB2B HEX | D954D4 ${ }_{\text {HEX }}$ | 0AE6F6 нех $^{\text {a }}$ |
| 5 | 26B2AD ${ }_{\text {HEX }}$ | D94D52HEX | $88001 F F_{\text {hex }}$ |
| 6 | 2669 AB ${ }_{\text {HEX }}$ | D69654 ${ }_{\text {HEX }}$ | 1 COFCD Hex |

MAS9191A does not include frame coding logic for narrow band operation. The DSAT, DST, SYNC WORD and DATA must be generated by micro controller. The BCH function must also be performed by the micro controller using the following algorithm:

$$
\mathrm{G}(\mathrm{x})=\mathrm{x}^{12}+\mathrm{x}^{10}+\mathrm{x}^{8}+\mathrm{x}^{5}+\mathrm{x}^{4}+\mathrm{x}^{3}+\mathrm{x}^{0}
$$

The generated bit sequence is written into shift register $19_{\text {HEX }} 8$ bits at a time. While the next byte is written to one of the 8-bit shift registers the other is clocked out with a 200 Hz clock. Each time the contents of a shift register transmitted, the TXWRD flag is set and an interrupt is generated. Note that 200 NRZ bits/second data has as many transitions as 100 Manchester bits/second data.


## FUNCTIONS

## - SAT detection \& regeneration

SAT detection is active on voice channel in AMPS or TACS mode (SYS1=0). The supervisory audio tone is detected with a digital PLL. The detector compares the received SAT to the given SAT color code (SCC). When the given SAT is detected the SATDET bit of register $11_{11_{\text {HEX }}}$ is set to high. If SATINTEN bit of register $13_{\text {HEX }}$ is on the rising and falling edge of SATDET will cause the interrupt SATINT. On the voice
channel the SAT regeneration can be enabled with bit SATEN of register $14_{\text {HEx }}$. By setting bit NOMSAT of register $14_{\text {HEX }}$ nominal SAT frequency is generated. Otherwise, the SAT output frequency will follow received SAT frequency. The block is in power down mode when the TXSIP (transmit section in power down) bit is active in register $07_{\mathrm{hex}}$. After a reset the block is in power down mode.

| SCC1 | SCC0 | SAT frequency |
| :---: | :---: | :---: |
| 0 | 0 | 5970 Hz |
| 0 | 1 | 6000 Hz |
| 1 | 0 | 6030 Hz |
| 1 | 1 | invalid code |

## - SAT, ST or Data Transmission

The SAT and signaling tone (ST) are sent only on the voice channel in AMPS or TACS mode (SYS1=0). The SATEN and STON can be used to control the SAT and ST transmission. However, the device will automatically stop transmitting SAT and ST signals whenever data is being transmitted, even though SATEN or STON is high. The signaling tone is 8 kHz in ETACS and 10 kHz in AMPS. Also, switch S17 for TX data and switch S18 for ST can be used to disable the transmission. The switches must be on during transmission. The control bits for these switches are located in register $0 D_{\text {HEX }}$. The SAT, TXDATA and the ST are summed and amplified with

## - DTMF Receiver

For enabling answering machine functions, the chip has an internal DTMF receiver. The receiver is in power down mode after a reset. The DTMFRP bit of register $07_{\text {HEX }}$ controls the receiver power down mode. The receiver has two separate filters for separation of the low and high frequencies. The comparator and logic section measures the low and high frequency periods with an averaging algorithm. When the valid DTMF tone is detected the external steering logic output pin EST is set to high. With an external RC time constant the tone detect time and tone dropout times can be adjusted. The STGT input/output pin has an internal comparator and pullup and pull-down transistors. When EST is active and STGT goes from below to above the Vref level (VDD/2) the STGT is pulled up with an internal transistor. This causes the STD signal to go high, which causes the XINT line to become active. At the same time the detected DTMF tone is stored in register $04_{\text {HEx. }}$ When the DTMF tone is not present the EST will go low, which causes the STGT to fall. When the STGT falls below the Vref level (VDD/2) the internal logic pulls the input down. The external RC circuit will filter out very short gaps in the received DTMF tone. The interrupt caused by the

GC8. The gain of the amplifier is $-3.75 \mathrm{~dB} \ldots+3.75 \mathrm{~dB}$ with 16 steps. The adjustment is made with bits $0 . .3$ of register $0 D_{\text {HEX. After being amplified the signal is }}$ filtered with 4th order SC filter F12. The cutoff frequency of the filter is 19 kHz in AMPS, 15 kHz in ETACS and 200 Hz in NAMPS (SYS1=1). The gain of the filter at 1 kHz is 0 dB . In the NAMPS mode, the signal is then fed to low pass filter F15, which is a 2nd order RC type filter. After filtering the signal is summed to the TX audio signal depending on the state of switch S20. The switch is controlled by bit 6 of register $01_{\text {HEX }}$. Register $07_{\text {HEX }}$ bit AUDIOP is used to set these blocks into power down mode.

DTMF detector is cleared by reading status register $10_{\text {HEX }}$. If the interrupt is cleared but register $04_{\text {HEX }}$ is not read until the next DTMF tone is received, then the previous tone will be lost. The formula below can be used to calculate tone present and tone absent times. By adding diodes to the external circuit the tone present and tone dropout times can be altered. If one of the diodes is removed, the absent and present times are calculated using the parallel combination of R1 and R2.


## FUNCTIONS

## - RX Audio

The RX audio block starts with switch S1. The switch is controlled by bit S 1 of register $0 \mathrm{E}_{\text {HEX }}$. The input ALP is used for enabling the audio loopback mode. In normal operation RX is used. Behind the switch is amplifier GC1 with adjustable gain from $-3 d B$ to +3 dB . The gain is controlled with bits $0 . .3$ in register $0 E_{\text {hex. }}$.The amplifier output is connected to the second order lowpass filter F1. The cutoff frequency of the filter is 50 kHz and the gain at 1 kHz is 0 dB . The filter output is connected to data comparator C1 and to the SAT bandpass filter F2 and to the rest of the RX audio block. The polarity of the received data can be inverted with bit INVRX, which is located in register $13_{\text {HEX }}$. The data comparator output is connected to the DPLL and Manchester decoder blocks. The filter F2 is a 6 kHz bandpass filter for supervisory audio tone. The filter is a second order SC filter. The filter output is connected to SAT comparator C2 and the SAT detection block.

The signal from F1 is connected to filter F3 through a switch which is used by the internal logic when the AUMUT bit of register $13_{\text {HEX }}$ is active. In this case if
the data is received on the voice channel the lowpass filter F3 input is grounded automatically with this switch. With switches S6 and S7 the received audio and transmitted audio can be summed. The control bits of the switches are located in register $03_{\text {HEx. This signal }}$ is fed to F4 and to the DTMF receiver. The function of the DTMF receiver is described in the next section RX de-emphasis filter F4 has a $-6 \mathrm{~dB} /$ octave ( $\pm 1 \mathrm{~dB}$ ) frequency response in the range $300 \mathrm{~Hz} \ldots 3 \mathrm{kHz}$. The filter can be bypassed with S2-RXTST0-RXTST1. Switch S2-RXTST0RXTST1 is connected to the DEOUT pin. The performance of C1, C2 and F2 can be monitored with switch S2-RXTST0-RXTST1. Bits 5 and 6 in register $02_{\text {HEX }}$ and bit 5 in register $0 \mathrm{E}_{\text {HEX }}$ control this switch. An external capacitor is needed between DEOUT and RBPFIN. The RBPFIN input is connected to filter F5, which is a 6th order bandpass filter. The gain of this filter is 0 dB at 1 kHz . The filter can be bypassed with switch S4. After S4 the signal is connected to the RBPFOUT pin. An external capacitor is used to connect the signal to the EXPIN input.


Audio Receive Path

## FUNCTIONS

The signal is fed to the SC-type audio expander with expansion ratio 1:2. The expander can also be bypassed with switch S5. The switch is controlled with bit S 5 in register $03_{\text {HEX. After sitch }} \mathrm{S} 5$ the signal goes to the EXPOUT output pin. An external capacitor is used to connect the signal to the RAUDIN input and to filter F6. Filter F6 is a 4th order SC-type lowpass filter. The gain at 1 kHz is 0 dB . After filtering the signal and the external accessory input EINR can be summed with switch S8. The control bit for the switch is in register $03_{\text {HEx. }}$. The summed signal is amplified with GC2, which has a $-15 \mathrm{~dB} . . .+15 \mathrm{~dB}$ gain with 16 steps. The gain is controlled with bits $0 . .3$ in register $03_{\text {HEX. }}$. The amplified signal can be summed with SIDETONE. The side tone can be switched on with S9, which has a control bit in register $02_{\text {hex. }}$. The side tone input has an internal Op Amp with feedback signal SIDEFB. The gain of the Op Amp is controlled by external components. COMPIN is normally used as an input for the side tone amplifier circuit.

Filter F7 is a second order low pass filter. The cutoff frequency is 20 kHz and the gain at 1 kHz is 0 dB .

After filtering the signal can be connected to three amplifiers with switches M1, S10 and S11. The control bits are located in registers $02_{\text {HEx }}$ and 03 HEX. A4 is the earphone amplifier, which is a single input differential output amplifier. Amplifier A5 is for external accessories and is capable of driving a capacitive load. The load capacitance is 1 nF and the block has a 4.82 dB gain. The third amplifier A3 is a buzzer driver. It drives the signal to the power transistor, which drives the buzzer. The buzzer represents a high inductive load of $1.2 \mathrm{mH} / 25 \mathrm{ohm}$. The block stabilizes the current flow through the external buzzer which depends on the current gain factor of the external bipolar transistor. The emitter resistor of the transistor must be 6.8 ohms. Three current values (peak values) can be chosen with switch M1:10mA, 66 mA and 160 mA . The tolerance of the external resistor will directly affect the buzzer current. The RX audio block can be set into power down mode together with the TX audio block. The AUDIOP bit in Register $07_{\text {HEX }}$ is used for this purpose. The blocks are in power down mode after a reset.

## FUNCTION

## - TX Audio

The TX audio block is in the power down mode after a reset. The block is set to the operation mode with the AUDIOP bit of register $07_{\text {Hex. }}$ The same bit also controls the RX audio block. The TX audio block starts with switch M2, which is controlled by bits 4 and 5 in register $00_{\text {HEX }}$. Switch M2 connects one of the following blocks as an input source: 1) After a reset the input source is connected to signal ground. 2) In the second position the input is connected to the microphone amplifier A6. The gain of amplifier A6 is determined with external components. The maximum gain is 30 dB . 3) In the third position the input is connected to EXTMIC, which is for external accessories. 4) The fourth position selects the DTMF generator. The DTMF generator is controlled with registers $05_{\text {HEX }}$ and $06_{\text {HEX }}$. Register $05_{\text {HEX }}$ controls the low frequencies and register $06_{\text {HEX }}$ controls the high frequencies. A detailed description of how to use these registers is in the REGISTERS section. The DTMF generator is in the power down mode after a reset and can be set up with the DTMFTP bit of register $07_{\text {HEX }}$.

The signal is then filtered with anti-aliasing filter F8. The gain at 1 kHz is 0 dB and the cutoff frequency is 15 kHz . After the filter the signal is amplified with

GC3. The gain is $-3 \mathrm{~dB} \ldots+3 \mathrm{~dB}$ with 16 steps according to bits $0 . .3$ in register $00_{\text {HEX. }}$. The amplified signal is then fed to lowpass filter F9LP and highpass filter F9HP, which are 4th order SC filters. During normal operation the output of filter F9HP is connected to output MICOUT. With switch SYSOSYS1 the highpass filter can be transferred to the output of GC5 after the signal has been compressed and pre-emphasized. Bit 6 in register $12_{\text {HEX }}$ and bit 6 in register $14_{\text {HEX }}$ control switch SYS0-SYS1. Connect MICOUT through a $22 n \mathrm{~F}$ capacitor to the compressor input COMPIN. The MICOUT can also be used as a source for the side tone amplifier and for detecting the audio level with the uncommitted Op Amp (See APPLICATIONS section). The compressor is an SC audio type with a $2: 1$ compressing ratio. The detailed values are found in the ELECTRICAL CHARACTERISTICS section under Compressor. The compressor can be bypassed internally with switch S12 or externally with S13. The bypass gain is $0 \mathrm{~dB}\left(100 \mathrm{mV} \mathrm{Vms}_{\text {}}\right.$ ). The compressor requires one external 22nF capacitor between pins CAMP20 and CWCIN. Another 22 nF capacitor is needed between pins CAMP2IN and COUT. This capacitor also serves as an external DC blocking capacitor between the compressor output and gain control GC4 input.


Audio Transmit Path

## FUNCTIONS

The gain of GC4 can be adjusted in the range $0.67 . .+5.33 \mathrm{~dB}$ with bits $0 . .3$ in register $0 \mathrm{~A}_{\text {HEx }}$. After GC4 the signal is filtered with pre-emphasis filter F10, which has a $+6 \mathrm{~dB} /$ octave ( $\pm 1 \mathrm{~dB}$ ) frequency response at the range $300 \mathrm{~Hz} . .3 \mathrm{kHz}$. At 1 kHz the gain is 0 dB . The pre-emphasis filter can be bypassed with switch S14.The signal is then amplified with GC5. Gain control GC5 is an SC-type with a programmable gain adjustment. The range is OdB..20 dB with 16 steps according to bits $0 . .3$ in register $0 \mathrm{~A}_{\text {HEX }}$.

At the output of GC5 is output pin LPFIN (or highpass filter F9HP) and a SC-type limiter. The limiting level is $439 \mathrm{mV} \mathrm{V}_{p}$ and the tolerance is $\pm 5 \%$. The 0 dB level is $370 \mathrm{mV}_{\mathrm{p}}$. The limiter can be bypassed with switch S15. The lowpass filter F11 with a 6 kHz notch follows the limiter. The gain of the filter is 2.94 dB at 1 kHz . The filter and the limiter can be bypassed with switch S16. GC6 and GC7 are continuous time programmable gain adjustment blocks. The gain of GC6 is $-3 \mathrm{~dB} \ldots+3 \mathrm{~dB}$ with 16 step according to bits $0 . .3$ in register $0 B_{\text {HEx }}$. The gain of GC7 is adjustable within - 3dB ... +1dB with bits 0.3 in register $0 B_{\text {HEX }}$ in 16 steps.

GC7 output is connected to pin TAUDOUT through switch TXTST. The data transmission signal can be
examined at TAUDOUT with this switch. Also with switch TXTST, the performance of GC8, 3.75..3.75dB., F12 and F15 can be observed with an input at TAUDIN. An external capacitor between pins TADOUT and TAUDIN is required. The TAUDIN input is connected to switch S19. The switch can be used to mute the TX audio block. S19 is controlled with bit 5 in register $01_{\text {HEx. }}$. Switch S 19 is also controlled by the TX framing block. During data transmission on the voice channel and with the AUMUT bit in register $13_{\text {HEX }}$ set to high the TX audio block is muted with S19. Following S19 is a second order lowpass filter F13 with 15 kHz cutoff frequency. After filtering the signal is summed with the data signal and amplified with GC9. The gain of the amplifier GC9 is adjustable with bits $0 . .3$ located in register $0 \mathrm{C}_{\text {HEX }}$. The adjustment is done in 16 steps in the range -3.0.. +3.0 dB . The output of the amplifier GC9 is then filtered with F14. The filter is a third order lowpass filter with 54 kHz cutoff frequency. The gain at 1 kHz is 0 dB .

DTX bit of the regiter $0 D_{\text {HEx }}$ is used to set DATA, DSAT and DST deviation. When the device is not in DTX (Discontinous Transmission) the DTX $=0$ and there is nominal level at $T X, 93 \mathrm{mV}_{\text {rms }}$. If DTX is on, the level is increased to $373 \mathrm{mV}_{\mathrm{rms}}$.

## FUNCTIONS

## - DACs

The device has three 8-bit DACs. The DACs can be set to the power down mode by using bits XPDDAC1, XPDDAC2 and XPDDAC3. The DACs are in power down mode after a reset. The Vref for the DACs is VDD/2. The output values of the DACs are entered in 8-bit two's complement form into

## - Op Amps

There are two uncommitted inverting operational amplifiers in the device. The input pins are RXACCIN and TXACCIN. The output pins are RXACCOUT and

## - Serial Interface

The serial interface has three inputs: SCL (serial clock), STB (strobe) and SRxD(received data). Output pin STxD is used for transmitting data. The data is latched with the rising edge of the SCL signal. The MSB is received first and the LSB last. Before the STB signal, eight address bits must first be shifted in. The STB signal sets the device into the data mode. The MSB of the address byte defines the read/write operation. If the MSB is high the data is read from the device. If the MSB is low, the data is written to the device. After the STB the written data is
registers $16_{\text {HEX }}, 17_{\text {HEX }}$ and $18_{\text {HEX }}$. The typical step size is 13 mV and the DC output level is in the range 0.3 V ..VDD-0.3V. The differential nonlinearity is $\pm 0.5$ LSB and the integral $\pm 2$ LSB. The settling time is 10 ms (max). The minimum load resistance is 30 k and the maximum load capacitance is 80 pF .

TXACCOUT. The Op Amps are capable of driving capacitive loads up to 1 nF .
shifted in with the rising edge of the SCL. If the data is to be read from the device, the STxD output is in the state of MSB data bit after the STB signal. The falling edge of the SCL shifts the next data bit to the STxD output. Eight data bits must be shifted out at which time the device exits the data mode. Because the serial interface transmit buffer is dynamic, data will be valid on the buffer only 200 uS after the STB signal appears. This means that the SCL frequency must be at least 5 kHz .


## FUNCTIONS

Registers

| Address | I/O | Bit 7 | Bit 6 | Bit 5 | Bit 4 | Bit 3 | Bit 2 | Bit 1 | Bit 0 |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 00\%HEX | Write | 0 | 0 | M2[1:0] |  | GC3[3:0] |  |  |  |
| 01 ${ }_{\text {HEX }}$ | Write | 0 | S20 | S19 | S16 | S15 | S14 | S13 | S12 |
| 02 ${ }_{\text {HEX }}$ | Write | 0 | RXTST[1:0] |  | S9 | S11 | S10 | M1[1:0] |  |
| $03_{\text {HEX }}$ | Write | S8 | S7 | S6 | S5 | GC2[3:0] |  |  |  |
| 04 ${ }_{\text {HEX }}$ | Write | 0 | Vref[2:0] |  |  | 0 | 0 | 0 | 0 |
| (84 HEX) $^{\text {( }}$ | Read | X | X | X | X | DTMF[3:0] |  |  |  |
| $05_{\text {HEX }}$ | Write | 0 | 0 | LOWF[5:0] |  |  |  |  |  |
| 06 ${ }_{\text {HEX }}$ | Write | HIGHF[7:0] |  |  |  |  |  |  |  |
| $07_{\text {HEX }}$ | Write | XPDDAC3 | XPDDAC2 | XPDDAC1 | RXSIP | TXSIP | AUDIOP | DTMFRP | DTMFTP |
| OA ${ }_{\text {HEX }}$ | Write | GC4[3:0] |  |  |  | GC5[3:0] |  |  |  |
| $0^{0 B_{\text {HEX }}}$ | Write | GC7[3:0] |  |  |  | GC6[3:0] |  |  |  |
| $0^{0} \mathrm{C}_{\text {HEX }}$ | Write | 0 | 0 | 0 | TXTST | GC9[3:0] |  |  |  |
| 0D ${ }_{\text {HEX }}$ | Write | 0 | S18 | S17 | DTX | GC8[3:0] |  |  |  |
| $0 \mathrm{E}_{\text {HEX }}$ | Write | S4 | S3 | S2 | S1 | GC1[3:0] |  |  |  |
| $10_{\text {Hex }}\left(90_{\text {HeX }}\right.$ ) | Read | X | X |  | SATINT | TXCOL | TXWRD | RXWRD | STD |
| $11_{\text {HEX }}\left(11_{\text {HEX }}\right.$ ) | Read | X | BCHERR | BUSY | TXON | WSYNC | DOT | SATDET | X |
| 12 ${ }_{\text {HEX }}$ | Write | SATEN | SYS0 | STR | RXRST | TXRST | TXCTRE | CTCV | STON |
| $13_{\text {HEX }}$ | Write | SATINTE | STDE | RXINTE | AUMUT | INVRX | INVTX |  |  |
| 14 ${ }_{\text {HEX }}$ | Write | NOMSAT | SYS1 | 0 | 0 | 0 | 0 |  |  |
| $15_{\text {HEX }}\left(95_{\text {HEX }}\right)$ <br> AMPS | Read | $1_{\text {ST }} \mathrm{RX}$ [0:7] |  |  |  |  |  |  |  |
|  |  | $2_{\text {ND }}$ RX[8:15] |  |  |  |  |  |  |  |
|  |  | $3_{\text {RD }} \mathrm{RX}[16: 23]$ |  |  |  |  |  |  |  |
|  |  | $4_{\text {тH }} \mathrm{RX}[24: 27]$ |  |  |  | 0 | 0 | 0 | 0 |
| NAMPS | Read | 8 bits of captured data after comparator with shift register clocked at 400 Hz |  |  |  |  |  |  |  |
| 16 HEX | Write | DAC1[7:0] |  |  |  |  |  |  |  |
| 17 ${ }_{\text {HEX }}$ | Write | DAC2[7:0] |  |  |  |  |  |  |  |
| $18_{\text {HEX }}$ | Write | DAC3[7:0] |  |  |  |  |  |  |  |
| $19_{\text {HEX }}$ AMPS | Write | $1_{\text {st }}$ TX[0:7] |  |  |  |  |  |  |  |
|  |  | $2_{\text {ND }}$ TX[8:15] |  |  |  |  |  |  |  |
|  |  | $3_{\mathrm{RD}}$ TX[16:23] |  |  |  |  |  |  |  |
|  |  | $4_{\text {TH }}$ TX[24:31] |  |  |  |  |  |  |  |
|  |  | $5_{\text {тH }}$ TX[32:35] |  |  |  | 0 | 0 | 0 | 0 |
| 19 HEX NAMPS | Write | 8 bit sequence to be transmitted with shift register clocked at 200 Hz |  |  |  |  |  |  |  |

## FUNCTIONS

| Register $\mathbf{0 0}_{\text {HEX }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 3-0 | GC3[3:0] | 0000-1111 | Control range for GC3: $-3.0 \mathrm{~dB} \ldots+3.0 \mathrm{~dB}, 0.4 \mathrm{~dB} /$ step |  |
|  |  | 0000 | -3.0dB |  |
|  |  | 0001 | -2.6dB |  |
|  |  | 0010 | -2.2dB |  |
|  |  | ....... | $+3.0 \mathrm{~dB}$ |  |
|  |  | 1111 |  |  |
|  |  | 1000 | +0.2dB default value |  |
| 5-4 | M2[1:0] | 00 | AGND | Connected to F8 input |
|  |  | 01 | A6-OUT |  |
|  |  | 10 | EXTMIC |  |
|  |  | 11 | DTMFGEN |  |
| 6 | reserved | 0 | reserved for future use, set to 0 |  |
| 7 | reserved | 0 | reserved for future use, set to 0 |  |



MICRO ANALOG SYSTEMS

## FUNCTIONS

| Register 02 ${ }_{\text {HEX }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 1-0 | M1[1:0] | 00 | AGND | connected to amplifier A3 input |
|  |  | 01 | 10mA gain |  |
|  |  | 10 | 66mA gain |  |
|  |  | 11 | 160mA gain |  |
| 2 | S10 | 0 | AGND | connected to amplifier A4 input |
|  |  | 1 | Filter F7 output |  |
| 3 | S11 | 0 | AGND | connected to amplifier A5 input |
|  |  | 1 | Filter F7 output |  |
| 4 | S9 | 0 | AGND | summed to F7 input |
|  |  | 1 | Amplifier A2 output |  |
| 6-5 | RXTST0RXTST1 | 00 | determined by S2 | connected to DEOUT |
|  |  | 01 | C1 |  |
|  |  | 10 | F2 |  |
|  |  | 11 | C2 |  |
| 7 | reserved | 0 | reserved for future use, set to 0 |  |



## FUNCTIONS

Register 04 ${ }_{\text {HEX }}$ (bits 7-4 write only, bits 3-0 read only)

| Bit | Name | State | Function |
| :---: | :---: | :---: | :---: |
| 3-0 | DTMF[3:0] | 0001 | '1' Tone detected |
|  |  | 0010 | '2' Tone detected |
|  |  | 0011 | '3' Tone detected |
|  |  | 0100 | '4' Tone detected |
|  |  | 0101 | '5' Tone detected |
|  |  | 0110 | '6' Tone detected |
|  |  | 0111 | '7' Tone detected |
|  |  | 1000 | '8' Tone detected |
|  |  | 1001 | '9' Tone detected |
|  |  | 1010 | '0' Tone detected |
|  |  | 1011 | ‘*' Tone detected |
|  |  | 1100 | '\#' Tone detected |
|  |  | 1101 | 'A' Tone detected |
|  |  | 1110 | 'B' Tone detected |
|  |  | 1111 | 'C' Tone detected |
|  |  | 0000 | 'D' Tone detected |
| 6-4 | Vref[2:0] | Internal reference voltage adjustment |  |
|  |  | 000 | $+0.75 \mathrm{~dB}$ |
|  |  | 001 | $+0.50 \mathrm{~dB}$ |
|  |  | 010 | $+0.25 \mathrm{~dB}$ |
|  |  | 011 | 0.00 dB default value |
|  |  | 100 | $-0.25 \mathrm{~dB}$ |
|  |  | 101 | $-0.50 \mathrm{~dB}$ |
|  |  | 110 | -0.75dB |
|  |  | 111 | -1.00dB |
| 7 | reserved | 0 | reserved for future use, set to 0 |


| Register 05 ${ }_{\text {HEX }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 5-0 | LOWF[5:0] | 00H-3FH | Transmitted low frequency DTMF tone |  |
|  |  |  | Nominal | Real frequency |
|  |  | 000000 | No signal | No signal |
|  |  | 100110 | 697 Hz | 695.8 Hz |
|  |  | 101010 | 770 Hz | 769.0 Hz |
|  |  | 101111 | 852 Hz | 860.6 Hz |
|  |  | 110011 | 941 Hz | 933.8 Hz |
| 7-6 | reserved | 00 | reserved for future use, set to 0 |  |

DA9191A. 000
MICRO ANALOG SYSTEMS
The register value for other frequencies may be calculated with the formula: $\mathrm{LG}[5: 0]=\left(\mathrm{f}_{\text {OUT }}{ }^{*} 2^{17}\right) / 2.4 \mathrm{MHz}$.

## FUNCTIONS

| Register 06 ${ }_{\text {HEX }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 7-0 | HIGHF[7:0] | 00H-FFH | Transmitted high frequency DTMF tone |  |
|  |  |  | Nominal | Real frequency |
|  |  | 00000000 | No signal | No signal |
|  |  | 01000010 | 1209 Hz | 1208.5 Hz |
|  |  | 01001001 | 1336 Hz | 1336.7 Hz |
|  |  | 01010001 | 1477 Hz | 1483.2 Hz |
|  |  | 01011001 | 1633 Hz | 1629.6 Hz |

The register value for other frequencies may be calculated with the formula: $\mathrm{HG}[7: 0]=\left(\mathrm{f}_{\text {OUT }}{ }^{*} 2^{17}\right) / 2.4 \mathrm{MHz}$.

| Register 07 HEX (write only) |  |  |  |
| :---: | :--- | :---: | :--- |
| Bit | Name | State | Function |
| 0 | DTMFTP | 0 | DTMF transmitter in power down |
|  |  | 1 | DTMF transmitter active |
| 1 | DTMFRP | 0 | DTMF receiver in power down |
|  |  | 1 | DTMF receiver active |
| 2 | AUDIOP | 0 | AUDIO in power down |
|  |  | 1 | AUDIO active |
| 3 | TXSIP | 0 | Digital TX section in power down |
|  |  | 1 | Digital TX section active |
| 4 | RXSIP | 0 | Digital RX section in power down |
|  |  | 1 | Digital RX section active |
| 5 | XPDDAC1 | 0 | DAC1 in power down |
|  |  | 1 | DAC1 active |
| 6 | XPDDAC2 | 0 | DAC2 in power down |
|  |  | 1 | DAC2 active |
| 7 | XPDDAC3 | 0 | DAC3 in power down |
|  |  | 1 | DAC3 active |

## FUNCTIONS

| Register 0A ${ }_{\text {HEx }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 3-0 | GC5[3:0] | 0000-1111 | Control range for GC5: $0.0 \mathrm{~dB} \ldots-20.0 \mathrm{~dB}, 1.33 .0 \mathrm{~dB} /$ step |
|  |  | 0000 | 0.0 dB |
|  |  | 0001 | -1.33dB |
|  |  | 0010 | -2.67dB |
|  |  | ....... |  |
|  |  | 1111 | -20.0dB |
|  |  | 0000 | 0.0dB default value |
| 7-4 | GC4[3:0] | 0000-1111 | Control range for GC4: $-0.67 \mathrm{~dB} \ldots+5.33 \mathrm{~dB}, 0.4 .0 \mathrm{~dB} /$ step |
|  |  | 0000 | -0.67dB |
|  |  | 0001 | -0.27dB |
|  |  | 0010 | +0.13dB |
|  |  | ....... |  |
|  |  | 1111 | +5.33dB |
|  |  | 1000 | +2.53dB default value |


| Register 0B ${ }_{\text {HEx }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 3-0 | GC6[3:0] | 0000-1111 | Control range for GC6: $-3.0 \mathrm{~dB} \ldots+3.0 \mathrm{~dB}, 0.4 \mathrm{~dB} /$ step |
|  |  | 0000 | -3.0dB |
|  |  | 0001 | -2.6dB |
|  |  | 0010 | -2.2dB |
|  |  | $\ldots . .$. |  |
|  |  | 1111 | +3.0dB |
|  |  | 1000 | +0.2dB default value |
| 7-4 | GC7[3:0] | 0000-1111 | Control range for GC7: $-3.0 \mathrm{~dB} \ldots+1.0 \mathrm{~dB}, 0.266 .0 \mathrm{~dB} /$ step |
|  |  | 0000 | -3.0dB |
|  |  | 0001 | -2.6dB |
|  |  | 0010 | -2.2dB |
|  |  | ....... |  |
|  |  | 1111 | +1.0dB |
|  |  | 1011 | -0.067 dB default value |

## FUNCTIONS

| Register 0C ${ }_{\text {HEX }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 3-0 | GC9[3:0] | 0000-1111 | Control range for GC9: $-3.0 \mathrm{~dB} \ldots+3.0 \mathrm{~dB}, 0.4 \mathrm{~dB} /$ step |
|  |  | 0000 | -3.0dB |
|  |  | 0001 | -2.6dB |
|  |  | 0010 | -2.2dB |
|  |  | ....... |  |
|  |  | 1111 | +3.0dB |
|  |  | 1000 | +0.2dB default value |
| 4 | TXTST | 0 | GC7 output connected to TAUDOUT <br> ST, SAT and TXDATA connected to GC8 input |
|  |  | 1 | ST, SAT and TXDATA connected to TAUDOUT TAUDIN connected to GC8 input |
| 7-5 | reserved | 000 | reserved for future use, set to 0 |


| Register 0D ${ }_{\text {HEX }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 3-0 | GC8[3:0] | 0000-1111 | Control range for GC8: $-3.75 \mathrm{~dB} \ldots+3.75 \mathrm{~dB}, 0.5 \mathrm{~dB} /$ step |  |
|  |  | 0000 | -3.75dB |  |
|  |  | 0001 | -3.25dB |  |
|  |  | 0010 | -2.75dB |  |
|  |  | ....... |  |  |
|  |  | 1111 | +3.75dB |  |
|  |  | 1000 | +0.25 dB default value |  |
| 4 | DTX | 0 | Discontinuous transmission disabled |  |
|  |  | 1 | Discontinuous transmission enabled |  |
| 5 | S17 | $\begin{gathered} 0 \\ (S Y S 1=0) \end{gathered}$ | AGND | Summed into GC8 input |
|  |  | $\begin{gathered} 1 \\ (S Y S 1=0) \end{gathered}$ | TXDATA signal |  |
|  |  | $\begin{gathered} 0 \\ (S Y S 1=1) \\ \hline \end{gathered}$ | AGND |  |
|  |  | $\begin{gathered} 1 \\ (S Y S 1=1) \\ \hline \end{gathered}$ | TX Buffer output signal |  |
| 6 | S18 | 0 | AGND |  |
|  |  | 1 | Signaling Tone |  |
| 7 | reserved | 0 | reserved for future use, set to 0 |  |

## FUNCTIONS

| Register 0EE ${ }_{\text {HEx }}$ (write only) |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |
| 3-0 | GC1[3:0] | 0000-1111 | Control range for GC1: $-3.0 \mathrm{~dB} \ldots$.. $+3.0 \mathrm{~dB}, 0.4 \mathrm{~dB} /$ step |  |
|  |  | 0000 | -3.0dB |  |
|  |  | 0001 | -2.6dB |  |
|  |  | 0010 | -2.2dB |  |
|  |  | ....... |  |  |
|  |  | 1111 | +3.0dB |  |
|  |  | 1000 | +0.2dB default value |  |
| 4 | S1 | 0 | RX | connected to GC1 input |
|  |  | 1 | ALP |  |
| 5 | S2 | 0 | F4 output | connected to DEOUT |
|  |  | 1 | F4 input |  |
| 6 | S3 | 0 | signal from S2-RXTST0-RXTST1 | connected to F5 input |
|  |  | 1 | RBPFIN |  |
| 7 | S4 | 0 | F5 output | connected to RBPFOUT |
|  |  | 1 | F5 input |  |


| Register $\mathbf{1 0}_{\text {Hex }}$ (read only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 0 | STD | 0 | DTMF tone not received |
|  |  | 1 | DTMF tone received |
| 1 | RXWRD | 0 | RX buffer empty |
|  |  | 1 | RX word received (SYS1 = 0) <br> Next captured byte ready (SYS1 = 1) |
| 2 | TXWRD | 0 | Transmitting previous byte or word |
|  |  | 1 | TX buffer empty |
| 3 | TXCOL | 0 | No TX collision detected |
|  |  | 1 | TX collision detected |
| 4 | SATINT | 0 | SATDET signal stable |
|  |  | 1 | rising or falling edge of SATDET detected |
| 7-5 | reserved | 0,1 | not in use |

The rising edge of the signals STD, RXWRD, TXWRD, TXCOL and SATINT activates the interrupt line XINT. If the signal(s) changes when register $10^{10}$ HEx or one of the other registers is read, the interrupt line will be activated right after the register read. Reading this register sets the interrupt line inactive. If a new interrupt is generated during register read, the interrupt line will be activated again right after register is read.

## FUNCTIONS

| Register 11 ${ }_{\text {Hex }}$ (read only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 0 | reserved | 0,1 | not in use |
| 1 | SATDET | 0 | Invalid SAT frequency received |
|  |  | 1 | Valid SAT frequency received. See SCC in register 14HEX. |
| 2 | DOT | 0 | No dotting sequence detected |
|  |  | 1 | Dotting sequence detected |
| 3 | WSYNC | 0 | No word sync detected |
|  |  | 1 | Word sync detected |
| 4 | TXON | 0 | No transmission |
|  |  | 1 | Word transmission on |
| 5 | BUSY | 0 | BUSY bit detected |
|  |  | 1 | IDLE bit detected |
| 6 | BCHERR | 0 | No BCH error detected |
|  |  | 1 | BCH error detected |
| 7 | reserved | 0,1 | not in use |


| Register 12 ${ }_{\text {HEx }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 0 | STON | 0 | No signaling tone transmission |
|  |  | 1 | Signaling transmission on |
| 1 | CTCV | 0 | Control channel |
|  |  | 1 | Voice channel |
| 2 | TXCTREN | 0 | TX control disabled |
|  |  | 1 | TX control active. TXCTRL output pin can be used to control transmitter |
| 3 | TXRST | 0 | Digital TX section operating |
|  |  | 1 | Digital TX section reset |
| 4 | RXRST | 0 | Digital RX section operating |
|  |  | 1 | Digital RX section reset |
| 5 | STR | 0 | Stream A |
|  |  | 1 | Stream B |
| 6 | SYSO | $\begin{gathered} 0 \\ (S Y S 1=0) \end{gathered}$ | ETACS mode |
|  |  | $\begin{gathered} 1 \\ (S Y S 1=0) \\ \hline \end{gathered}$ | AMPS mode |
|  |  | $\begin{gathered} 0 \\ (S Y S 1=1) \\ \hline \end{gathered}$ | F9HP input connected to F9LP output. NAMPS mode |
|  |  | $\begin{gathered} 1 \\ (S Y S 1=1) \end{gathered}$ | F9HP input connected to GC5 output. NAMPS mode |
| 7 | SATEN | 0 | SAT transmission disabled |
|  |  | 1 | SAT transmission enabled |

## FUNCTIONS

| Register 13 ${ }_{\text {HEx }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 1-0 | DCC[1:0] | 00-11 | Digital color code |
|  |  | 00 | 0000000 |
|  |  | 01 | 0011111 |
|  |  | 10 | 1100011 |
|  |  | 11 | 1111100 |
| 2 | INVTX | 0 | TXDATA not inverted |
|  |  | 1 | Invert TXDATA polarity |
| 3 | INVRX | 0 | RX input not inverted |
|  |  | 1 | Invert RX input polarity |
| 4 | AUMUT | 0 | No automatic mute |
|  |  | 1 | TX and RX audio muted automatically on the voice channel |
| 5 | RINTE | 0 | RX interrupts disabled |
|  |  | 1 | RX interrupts enabled |
| 6 | STDE | 0 | STDE (DTMF receiver) interrupts disabled |
|  |  | 1 | STDE (DTMF receiver) interrupts enabled |
| 7 | SATINTE | 0 | SAT detection interrupts disabled |
|  |  | 1 | SAT detection interrupts enabled |


| Register 14 Hex $^{\text {(write only) }}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 1-0 | SCC[1:0] | 00 | $5958 \mathrm{~Hz}-5982 \mathrm{~Hz}$ SAT frequency expected |
|  |  | 01 | $5988 \mathrm{~Hz}-6012 \mathrm{~Hz}$ SAT frequency expected |
|  |  | 10 | $6018 \mathrm{~Hz}-6042 \mathrm{~Hz}$ SAT frequency expected |
|  |  | 11 | Invalid state |
| 5-2 | reserved | 0000 | reserved for future use, set to 0 |
| 6 | SYS1 | 0 | Wide band mode (AMPS/ETACS) |
|  |  | 1 | Narrow band mode (NAMPS) |
| 7 | NOMSAT | 0 | Transmitted SAT will follow received SAT |
|  |  | 1 | Nominal SAT frequency transmitted |

## FUNCTIONS

| Register 15 HEX (read only) |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |  |  |  |  |  |  |  |
| 7-0 | RX byte$\text { SYS1 = } 0$ | 00H-FFH | When RXWRD is high |  |  |  |  |  |  |  |  |
|  |  |  | $1^{\text {st }}$ byte | b0 | b1 | b2 | b3 | b4 | b5 | b6 | b7 |
|  |  |  | $\begin{aligned} & 2^{\text {nd }} \\ & \text { byte } \end{aligned}$ | b8 | b9 | b10 | b11 | b12 | b13 | b14 | b15 |
|  |  |  | $3^{\text {rd }}$ byte | b16 | b17 | b18 | b19 | b20 | b21 | b22 | b23 |
|  |  |  | $4^{\text {th }}$ byte | b24 | b25 | b26 | b27 | 0 | 0 | 0 | 0 |
| 7-0 | RX byte SYS1 = 1 | 00H-FFH | Captured byte with 400 Hz after data comparator. MSB = first captured bit. |  |  |  |  |  |  |  |  |

The received word is read by reading register $15_{\text {HEX }}$ four times.

| Register 16 $\mathbf{H E X}^{\text {(write only) }}$ |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 7-0 | DAC1[7:0] | $\begin{gathered} \hline 00 \mathrm{H}-\mathrm{FFH} \\ 80 \mathrm{H} \end{gathered}$ | Control port for DAC1 output level |
|  |  |  | 100 mV DC |
|  |  | FFH | 100 mV DC $+7 \mathrm{FH} \times 13 \mathrm{mV}$ DC |
|  |  | 00H | 100 mV DC $+80 \mathrm{H} \times 13 \mathrm{mV}$ DC |
|  |  | 7FH | $100 \mathrm{mV} \mathrm{VC}+\mathrm{FFH} \times 13 \mathrm{mV} \mathrm{DC}$ |


| Register 17 ${ }_{\text {HEX }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 7-0 | DAC2[7:0] | $\begin{gathered} \hline 00 \mathrm{H}-\mathrm{FFH} \\ 80 \mathrm{H} \end{gathered}$ | Control port for DAC2 output level |
|  |  |  | 100 mV DC |
|  |  | FFH | 100 mV DC $+7 \mathrm{FH} \times 13 \mathrm{mV} \mathrm{DC}$ |
|  |  | 00H | 100 mV DC $+80 \mathrm{H} \times 13 \mathrm{mV} \mathrm{VC}$ |
|  |  | 7FH | 100 mV DC $+\mathrm{FFH} \times 13 \mathrm{mV} \mathrm{DC}$ |


| Register 18 ${ }_{\text {HEx }}$ (write only) |  |  |  |
| :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |
| 7-0 | DAC3[7:0] | $\begin{gathered} \hline 00 \mathrm{H}-\mathrm{FFH} \\ 80 \mathrm{H} \\ \mathrm{FFH} \\ 00 \mathrm{H} \\ 7 \mathrm{FH} \end{gathered}$ | Control port for DAC3 output level |
|  |  |  | 100 mV DC |
|  |  |  | 100 mV DC $+7 \mathrm{FH} \times 13 \mathrm{mV} \mathrm{DC}$ |
|  |  |  | 100 mV DC $+80 \mathrm{H} \times 13 \mathrm{mV}$ DC |
|  |  |  | 100 mV DC $+\mathrm{FFH} \times 13 \mathrm{mV} \mathrm{DC}$ |

## FUNCTIONS

| Register 19 ${ }_{\text {HEX }}$ (write only) |  |  |  |  |  |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Bit | Name | State | Function |  |  |  |  |  |  |  |  |
| 7-0 | TX byte SYS1 = 0 | 00H-FFH | When TXWRD is high |  |  |  |  |  |  |  |  |
|  |  |  | $1^{\text {st }}$ byte | b0 | b1 | b2 | b3 | b4 | b5 | b6 | b7 |
|  |  |  | $\begin{aligned} & 2^{\text {nd }} \\ & \text { byte } \end{aligned}$ | b8 | b9 | b10 | b11 | b12 | b13 | b14 | b15 |
|  |  |  | $3{ }^{\text {rd }}$ byte | b16 | b17 | b18 | b19 | b20 | b21 | b22 | b23 |
|  |  |  | $4^{\text {th }}$ byte | b24 | b25 | b26 | b27 | b28 | b29 | b30 | b31 |
|  |  |  | $5^{\text {th }}$ byte | b32 | b33 | b34 | b35 | 0 | 0 | 0 | 0 |
| 7-0 | TX byte SYS1 = 1 | 00H-FFH | Byte for transmitter. Byte is shifted out with 200 Hz clock. MSB will be transmitted first. |  |  |  |  |  |  |  |  |

The transmitted word is written by writing to register $19_{\text {HEX }}$ five times.

## APPLICATION INFORMATION



Typical MAS9191A application in AMPS/ETACS cellular system.

## TEST CIRCUIT


(1) components determine the gain of microphone amplifier A6 (2) components determine the gain of SIDETONE amplifier A2
(3) NPN transistor for the buzzer
(4) components determine RC time constant if DTMF receiver is used
micro analog systems

## PACKAGE OUTLINES

64 LEAD TQFP OUTLINE

$\qquad$

## ORDERING INFORMATION

| Product Code | Product | Package | Comments |
| :--- | :--- | :--- | :--- |
| MAS9191AJ | AMPS/ETACS single chip <br> audio/data processor | TQFP64 |  |
| MAS9191AJ-T | AMPS/ETACS single chip <br> audio/data processor | TQFP64 | Tape and Reel |

## LOCAL DISTRIBUTOR

## MICRO ANALOG SYSTEMS OY CONTACTS

| Micro Analog Systems Oy | Tel. +358980521 |
| :--- | :--- |
| Kamreerintie 2, P.O. Box 51 | Fax +3589805 2213 |
| FIN-02771 Espoo, FINLAND | http://www.mas-oy.com |

NOTICE
Micro Analog Systems Oy reserves the right to make changes to the products contained in this data sheet in order to improve the design or performance and to supply the best possible products. Micro Analog Systems Oy assumes no responsibility for the use of any circuits shown in this data sheet, conveys no license under any patent or other rights unless otherwise specified in this data sheet, and makes no claim that the circuits are free from patent infringement. Applications for any devices shown in this data sheet are for illustration only and Micro Analog Systems Oy makes no claim or warranty that such applications will be suitable for the use specified without further testing or modification.

