

March 1997

#### 1024 x 1 CMOS RAM

#### **Features**

- This Circuit is Processed in Accordance to MIL-STD-883 and is Fully Conformant Under the Provisions of Paragraph 1.2.1.
- Low Power Standby . . . . . . . . . . . . . . . 50μW Max
- Low Power Operation . . . . . . . 20mW/MHz Max
- Fast Access Time......180ns Max
- TTL Compatible Input/Output
- High Output Drive 2 TTL Loads
- · On-Chip Address Register

# Description

The HM-6508/883 is a 1024 x 1 static CMOS RAM fabricated using self-aligned silicon gate technology. Synchronous circuit design techniques are employed to achieve high performance and low power operation.

On chip latches are provided for address allowing efficient interfacing with microprocessor systems. The data output buffers can be forced to a high impedance state for use in expanded memory arrays.

The HM-6508/883 is a fully static RAM and may be maintained in any state for an indefinite period of time. Data retention supply voltage and supply current are guaranteed over temperature.

#### Ordering Information

| PACKAGE | TEMP. RANGE     | 180ns             | 250ns | PKG. NO. |
|---------|-----------------|-------------------|-------|----------|
| CERDIP  | -55°C to +125°C | HM1-<br>6508B/883 |       | F16.3    |

#### **Pinout**

HM1-6508/883 (CERDIP) TOP VIEW



| PIN | DESCRIPTION   |
|-----|---------------|
| А   | Address Input |
| Ē   | Chip Enable   |
| W   | Write Enable  |
| D   | Data Input    |
| Q   | Data Output   |

## Functional Diagram



- 1. All lines positive logic active high.
- 2. Three-state buffers: A high  $\rightarrow$  output active.
- 3. Address latches and gated decoders: Latch on falling edge of  $\overline{E}$  and gate on falling edge of  $\overline{E}$ .

#### **Absolute Maximum Ratings**

# Supply Voltage .....+7.0V Input, Output or I/O Voltage .....GND -0.3V to VCC +0.3V Typical Derating Factor .....1.5mA/MHz Increase in ICCOP ESD Classification ......Class 1

#### **Thermal Information**

| Thermal Resistance (Typical, Note 1)  | $\theta_{JA}$ | θ <sub>J</sub> C<br>15 <sup>o</sup> C/W |
|---------------------------------------|---------------|-----------------------------------------|
| CERDIP Package                        | 75°C/W        |                                         |
| Maximum Storage Temperature Range     | 65            | <sup>o</sup> C to +150 <sup>o</sup> C   |
| Maximum Junction Temperature          |               | +175 <sup>0</sup> C                     |
| Maximum Lead Temperature (Soldering 1 | 0s)           | +300°C                                  |

#### **Operating Conditions**

| Operating Voltage Range     | +4.5V to +5.5V   |
|-----------------------------|------------------|
| Operating Temperature Range |                  |
| Input Low Voltage           |                  |
| Input High Voltage          | VCC -2.0V to VCC |
| Input Rise and Fall Time    | 40ns Max.        |

#### **Die Characteristics**

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE:

1.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.

#### TABLE 1. HM-6508/883 DC ELECTRICAL PERFORMANCE SPECIFICATIONS

Device Guaranteed and 100% Tested

|                               | (NOTE 1) GROUP A |                                                               |           | LIN                                                                    | IITS |      |       |
|-------------------------------|------------------|---------------------------------------------------------------|-----------|------------------------------------------------------------------------|------|------|-------|
| PARAMETER                     | SYMBOL           | CONDITIONS                                                    | SUBGROUPS | TEMPERATURE                                                            | MIN  | MAX  | UNITS |
| Output Low Voltage            | VOL              | VCC = 4.5V,<br>IOL = 3.2mA                                    | 1, 2, 3   | $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | -    | 0.4  | V     |
| Output High Voltage           | VOH              | VCC = 4.5V,<br>IOH = -0.4mA                                   | 1, 2, 3   | $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | 2.4  | -    | V     |
| Input Leakage Current         | II               | VCC = 5.5V,<br>VI = GND or VCC                                | 1, 2, 3   | $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | -1.0 | +1.0 | μΑ    |
| Output Leakage Current        | IOZ              | VCC = 5.5V,<br>VO = GND or VCC                                | 1, 2, 3   | $-55^{\circ}\text{C} \le \text{T}_{A} \le +125^{\circ}\text{C}$        | -1.0 | +1.0 | μΑ    |
| Data Retention Supply Current | ICCDR            | VCC = 2.0V,<br>E = VCC,                                       | 1, 2, 3   | $-55^{\circ}\text{C} \le \text{T}_{\text{A}} \le +125^{\circ}\text{C}$ |      |      |       |
| HM-6508B/883                  |                  | IO = 0mA, VI = VCC or GND                                     |           |                                                                        | -    | 5    | μΑ    |
| HM-6508/883                   |                  | VI = VCC or GND                                               |           |                                                                        | -    | 10   | μΑ    |
| Operating Supply Current      | ICCOP            | VCC = 5.5V,<br>(Note 2),<br>\overline{E} = 1MHz,<br>IO = 0mA, | 1, 2, 3   | -55°C ≤ T <sub>A</sub> ≤ +125°C                                        | -    | 4    | mA    |
| Standby Supply Current        | ICCSB            | VCC = 5.0V,<br>IO = 0mA,<br>VI = VCC or GND                   | 1, 2, 3   | -55 <sup>0</sup> C ≤ T <sub>A</sub> ≤ +125 <sup>0</sup> C              | -    | 10   | μА    |

- 1. All voltages referenced to device GND.
- 2. Typical derating 1.5mA/MHz increase in ICCOP.

#### TABLE 2. HM-6508/883 AC ELECTRICAL PERFORMANCE SPECIFICATIONS

Device Guaranteed and 100% Tested

|                                          |            |                               |                 |                                            |        | LIMI    | TS    |        |       |
|------------------------------------------|------------|-------------------------------|-----------------|--------------------------------------------|--------|---------|-------|--------|-------|
|                                          |            | (NOTES 1, 2)                  | GROUP A<br>SUB- |                                            | HM-650 | 08B/883 | HM-65 | 08/883 | 1     |
| PARAMETER                                | SYMBOL     | CONDITIONS                    | GROUPS          | TEMPERATURE                                | MIN    | MAX     | MIN   | MAX    | UNITS |
| Chip Enable<br>Access Time               | (1) TELQV  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -      | 180     | -     | 250    | ns    |
| Address Access<br>Time                   | (2) TAVQV  | VCC = 4.5 and<br>5.5V, Note 3 | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -      | 180     | -     | 250    | ns    |
| Chip Enable<br>Output Disable<br>Time    | (3) TELQX  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 5      | -       | 5     | -      | ns    |
| Write Enable<br>Output Disable<br>Time   | (4) TWLQZ  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -      | 120     | -     | 160    | ns    |
| Chip Enable<br>Output Disable<br>Time    | (5) TEHQZ  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | -      | 120     | -     | 160    | ns    |
| Chip Enable<br>Pulse Negative<br>Width   | (6) TELEH  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 180    | -       | 250   | -      | ns    |
| Chip Enable<br>Pulse Positive<br>Width   | (7) TEHEL  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 100    | -       | 100   | -      | ns    |
| Address Setup<br>Time                    | (8) TAVEL  | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 0      | -       | 0     | -      | ns    |
| Address Hold<br>Time                     | (9) TELAX  | VCC = 4.5 and 5.5V            | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 40     | -       | 50    | -      | ns    |
| Data Setup Time                          | (10) TDVWH | VCC = 4.5 and 5.5V            | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 80     | -       | 110   | -      | ns    |
| Data Hold Time                           | (11) TWHDX | VCC = 4.5 and 5.5V            | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 0      | -       | 0     | -      | ns    |
| Chip Enable<br>Write Pulse<br>Setup Time | (12) TWLEH | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 100    | -       | 130   | -      | ns    |
| Chip Enable<br>Write Pulse Hold<br>Time  | (13) TELWH | VCC = 4.5 and<br>5.5V         | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 100    | -       | 130   | -      | ns    |
| Write Enable<br>Pulse Width              | (14) TWLWH | VCC = 4.5 and 5.5V            | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 100    | -       | 130   | -      | ns    |
| Read or Write<br>Cycle Time              | (15) TELEL | VCC = 4.5 and 5.5V            | 9, 10, 11       | $-55^{\circ}C \le T_{A} \le +125^{\circ}C$ | 280    | -       | 350   | -      | ns    |

- 1. All voltages referenced to device GND.
- 2. Input pulse levels: 0.8V to VCC -2.0V; Input rise and fall times: 5ns (max); input and output timing reference level: 1.5V; Output load: 1TTL gate equivalent, CL = 50pF (min) for CL greater than 50pF, access time is derated by 0.15ns per pF.
- 3. TAVQV = TELQV + TAVEL.

TABLE 3. HM-6508/883 ELECTRICAL PERFORMANCE SPECIFICATIONS

|                    |        |                                                                          |      |                                     | LIMITS |     |       |
|--------------------|--------|--------------------------------------------------------------------------|------|-------------------------------------|--------|-----|-------|
| PARAMETER          | SYMBOL | CONDITIONS                                                               | NOTE | TEMPERATURE                         | MIN    | MAX | UNITS |
| Input Capacitance  | CI     | VCC = Open, f = 1MHz, All<br>Measurements Referenced<br>to Device Ground | 1    | T <sub>A</sub> = +25 <sup>o</sup> C | -      | 6   | pF    |
| Output Capacitance | СО     | VCC = Open, f = 1MHz, All<br>Measurements Referenced<br>to Device Ground | 1    | T <sub>A</sub> = +25°C              | -      | 10  | pF    |

#### NOTE:

**TABLE 4. APPLICABLE SUBGROUPS** 

| CONFORMANCE GROUPS | METHOD       | SUBGROUPS                     |
|--------------------|--------------|-------------------------------|
| Initial Test       | 100%/5004    | -                             |
| Interim Test       | 100%/5004    | 1, 7, 9                       |
| PDA                | 100%/5004    | 1                             |
| Final Test         | 100%/5004    | 2, 3, 8A, 8B, 10, 11          |
| Group A            | Samples/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 |
| Groups C & D       | Samples/5005 | 1, 7, 9                       |

### **Timing Waveforms**



<sup>1.</sup> The parameters listed in Table 3 are controlled via design or process; parameters are characterized upon initial design and after major process and/or design changes.

#### **TRUTH TABLE**

|                | INPUTS  |   | OUTPUTS |   |   |                                           |
|----------------|---------|---|---------|---|---|-------------------------------------------|
| TIME REFERENCE | Ē       | W | Α       | D | Q | FUNCTION                                  |
| -1             | Н       | Х | Х       | Х | Z | Memory Disabled                           |
| 0              |         | Н | V       | Х | Z | Cycle Begins, Addresses are Latched       |
| 1              | L       | Н | Х       | Х | Х | Output Enabled                            |
| 2              | L       | Н | Х       | Х | V | Output Valid                              |
| 3              |         | Н | Х       | Х | V | Read Accomplished                         |
| 4              | Н       | Х | Х       | Х | Z | Prepare for Next Cycle (Same as -1)       |
| 5              | <u></u> | Н | V       | Х | Z | Cycle Ends, Next Cycle Begins (Same as 0) |

In the HM-6508/883 Read Cycle, the address information is latched into the on-chip registers on the falling edge of E (T = 0). Minimum address setup and hold time requirements must be met. After the required hold time, the addresses may change state without affecting device operation. During time (T = 1) the data output becomes enabled; however, the data is not valid until during time (T = 2).

 $\overline{W}$  must remain high for the read cycle. After the output data has been read,  $\overline{E}$  may return high (T = 3). This will disable the chip and force the output buffer to a high impedance state. After the required  $\overline{E}$  high time (TEHEL) the RAM is ready for the next memory cycle (T = 4).

#### Timing Wavforms (continued)



FIGURE 2. WRITE CYCLE

#### **TRUTH TABLE**

| TIME      | INPUTS |   |   |   | OUTPUTS |                                           |
|-----------|--------|---|---|---|---------|-------------------------------------------|
| REFERENCE | Ē      | W | Α | D | Q       | FUNCTION                                  |
| -1        | Н      | Х | Х | Х | Z       | Memory Disabled                           |
| 0         | 7      | Х | V | Х | Z       | Cycle Begins, Addresses are Latched       |
| 1         | L      |   | Х | Х | Z       | Write Period Begins                       |
| 2         | L      |   | Х | V | Z       | Data is Written                           |
| 3         |        | Н | Х | Х | Z       | Write Completed                           |
| 4         | Н      | Х | Х | Х | Z       | Prepare for Next Cycle (Same as -1)       |
| 5         | 7      | Х | ٧ | Х | Z       | Cycle Ends, Next Cycle Begins (Same as 0) |

The write cycle is initiated by the falling edge of  $\overline{E}$  which latches the address information into the on chip registers. The write portion of the cycle is defined as both  $\overline{E}$  and  $\overline{W}$  being low simultaneously.  $\overline{W}$  may go low anytime during the cycle, provided that the write enable pulse setup time (TWLEH) is met. The write portion of the cycle is terminated by the first rising edge of either  $\overline{E}$  or  $\overline{W}$ . Data setup and hold times must be referenced to the terminating signal.

If a series of consecutive write cycles are to be performed, the  $\overline{W}$  line may remain low until all desired locations have been written. When this method is used, data setup and hold

times must be referenced to the rising edge of  $\overline{E}$ . By positioning the  $\overline{W}$  pulse at different times within the  $\overline{E}$  low time (TELEH), various types of write cycles may be performed.

If the  $\overline{E}$  low time (TELEH) is greater than the  $\overline{W}$  pulse (TWLWH), plus an output enable time (TELQX), a combination read write cycle is executed. Data may be modified an indefinite number of times during any write cycle (TELEH). The data input and data output pins may be tied together for use with a common I/O data bus structure. When using the RAM in this method, allow a minimum of one output disable time (TWLQZ) after  $\overline{W}$  goes low before applying input data to the bus. This will ensure that the output buffers are not active.

#### **Test Load Circuit**



#### NOTE:

1. Test head capacitance includes stray and jig capacitance.

### **Burn-In Circuit**

#### HM6508/883 CERDIP



- 1. All resistors  $47k\Omega \pm 5\%$ .
- 2.  $F0 = 100kHz \pm 10\%$ .
- 3.  $F1 = F0 \div 2$ ,  $F2 = F1 \div 2$ ,  $F3 = F2 \div 2$ . . .  $F12 = F11 \div 2$ .
- 4. VCC =  $5.5V \pm 0.5V$ .
- 5. VIH =  $4.5V \pm 10\%$ .
- 6. VIL = -0.2V to +0.4V.
- 7.  $C1 = 0.01 \mu F Min.$

#### Die Characteristics

**DIE DIMENSIONS:** 

 $130 \times 150 \times 19 \pm 1 \text{mils}$ 

**METALLIZATION:** 

Type: Si - Al

Thickness: 11kÅ ±2kÅ

**GLASSIVATION:** 

Type: SiO<sub>2</sub>

Thickness: 8kÅ ±1kÅ

**WORST CASE CURRENT DENSITY:** 

1.342 x 10<sup>5</sup> A/cm<sup>2</sup>

LEAD TEMPERATURE (10s soldering):

≤ 300°C

#### Metallization Mask Layout

HM-6508/883



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com