

## MOS FIELD EFFECT TRANSISTOR $\mu PA1763$

### SWITCHING DUAL N-CHANNEL POWER MOS FET INDUSTRIAL USE

#### **DESCRIPTION**

The  $\mu$ PA1763 is N-Channel MOS Field Effect Transistor designed for DC/DC Converters.

#### **FEATURES**

- Dual chip type
- · Low on-resistance
- ★ RDS(on)1 = 47.0 m $\Omega$  MAX. (Vgs = 10 V, ID = 2.3 A)
- ★ RDS(on)2 = 57.0 m $\Omega$  MAX. (VGS = 4.5 V, ID = 2.3 A)
- ★ RDS(on)3 = 66.0 m $\Omega$  MAX. (VGS = 4.0 V, ID = 2.3 A)
  - Low input capacitance
- ★ Ciss = 870 pF TYP.
  - · Built-in G-S protection diode
  - Small and surface mount package (Power SOP8)

#### 1 : Source 1 2 : Gate 1 7, 8 : Drain 1 3 : Source 2 4 : Gate 2 5, 6 : Drain 2

₹

0.05

1.27 0.78 MAX

0.40 +0.10 0.12 0

PACKAGE DRAWING (Unit: mm)

#### ORDERING INFORMATION

| PART NUMBER | PACKAGE    |
|-------------|------------|
| μPA1763G    | Power SOP8 |

#### ABSOLUTE MAXIMUM RATINGS (T<sub>A</sub> = 25 °C, All terminals are connected.)

|   | Drain to Source Voltage                | Voss                  | 60           | V  |
|---|----------------------------------------|-----------------------|--------------|----|
|   | Gate to Source Voltage                 | Vgss                  | ±20          | V  |
|   | Drain Current (DC)                     | ID(DC)                | ±4.5         | Α  |
|   | Drain Current (pulse) Note1            | I <sub>D(pulse)</sub> | ±18          | Α  |
|   | Total Power Dissipation (1 unit) Note2 | Рт                    | 1.7          | W  |
|   | Total Power Dissipation (2 unit) Note2 | PT                    | 2.0          | W  |
| * | Single Avalanche Current Note3         | las                   | 4.5          | Α  |
| * | Single Avalanche Energy Note3          | Eas                   | 60           | mJ |
|   | Channel Temperature                    | Tch                   | 150          | °C |
|   | Storage Temperature                    | Tstg                  | -55 to + 150 | °C |
|   |                                        |                       |              |    |

### EQUIVALENT CIRCUIT (1/2 Circuit)

 $-0.5 \pm 0.2$ 

□ 0.10



- **Notes 1.** PW  $\leq$  10  $\mu$ s, Duty cycle  $\leq$  1 %
  - **2.**  $T_A = 25$  °C, Mounted on ceramic substrate of 1200 mm<sup>2</sup> x 2.2 mm
- ★ 3. Starting T<sub>ch</sub> = 25 °C, R<sub>G</sub> = 25  $\Omega$ , V<sub>GS</sub> = 20 V  $\rightarrow$  0 V

**Remark** The diode connected between the gate and source of the transistor serves as a protector against ESD. When this device actually used, an additional protection circuit is externally required if a voltage Exceeding the rated voltage may be applied to this device.

The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version. Not all devices/types available in every country. Please check with local NEC representative for availability and additional information.

Document No.
Date Published
Printed in Japan

G14056EJ1V0DS00 (1st edition) January 2000 NS CP(K)

The mark ★ shows major revised points.

© NEC Corporation 1999, 2000

#### **★** ELECTRICAL CHARACTERISTICS (T<sub>A</sub> = 25 °C, All terminals are connected.)

| CHARACTERISTICS                     | SYMBOL               | TEST CONDITIONS                                | MIN. | TYP. | MAX. | UNIT |
|-------------------------------------|----------------------|------------------------------------------------|------|------|------|------|
| Drain to Source On-state Resistance | RDS(on)1             | Vgs = 10 V, ID = 2.3 A                         |      | 37.0 | 47.0 | mΩ   |
|                                     | RDS(on)2             | Vgs = 4.5 V, ID = 2.3 A                        |      | 45.0 | 57.0 | mΩ   |
|                                     | RDS(on)3             | Vgs = 4.0 V, ID = 2.3 A                        |      | 49.0 | 66.0 | mΩ   |
| Gate to Source Cut-off Voltage      | V <sub>GS(off)</sub> | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 1 mA  | 1.5  | 2.0  | 2.5  | V    |
| Forward Transfer Admittance         | yfs                  | V <sub>DS</sub> = 10 V, I <sub>D</sub> = 2.3 A | 3.0  | 6.0  |      | S    |
| Drain Leakage Current               | Ipss                 | V <sub>DS</sub> = 60 V, V <sub>GS</sub> = 0 V  |      |      | 10   | μΑ   |
| Gate to Source Leakage Current      | Igss                 | Vgs = ±16 V, Vps = 0 V                         |      |      | ±10  | μΑ   |
| Input Capacitance                   | Ciss                 | V <sub>DS</sub> = 10 V                         |      | 870  |      | pF   |
| Output Capacitance                  | Coss                 | Vgs = 0 V                                      |      | 150  |      | pF   |
| Reverse Transfer Capacitance        | Crss                 | f = 1 MHz                                      |      | 80   |      | pF   |
| Turn-on Delay Time                  | td(on)               | ID = 2.3 A                                     |      | 11   |      | ns   |
| Rise Time                           | tr                   | $V_{GS(on)} = 10 \text{ V}$                    |      | 40   |      | ns   |
| Turn-off Delay Time                 | t <sub>d(off)</sub>  | VDD = 30 V                                     |      | 50   |      | ns   |
| Fall Time                           | tf                   | $R_G = 10 \Omega$                              |      | 12   |      | ns   |
| Total Gate Charge                   | QG                   | ID = 4.5 A                                     |      | 20   |      | nC   |
| Gate to Source Charge               | Qgs                  | VDD = 48 V                                     |      | 3    |      | nC   |
| Gate to Drain Charge                | Q <sub>GD</sub>      | Vgs = 10 V                                     |      | 5    |      | nC   |
| Body Diode Forward Voltage          | V <sub>F(S-D)</sub>  | IF = 4.5 A, VGS = 0 V                          |      | 0.80 |      | V    |
| Reverse Recovery Time               | trr                  | IF = 4.5 A, VGS = 0 V                          |      | 30   |      | ns   |
| Reverse Recovery Charge             | Qrr                  | di/dt = 100 A/μs                               |      | 40   |      | nC   |

#### **TEST CIRCUIT 1 AVALANCHE CAPABILITY**

# $\begin{array}{c} \text{D.U.T.} \\ \text{RG} = 25 \ \Omega \\ \text{VGS} = 20 \rightarrow 0 \ V \end{array}$



#### TEST CIRCUIT 2 SWITCHING TIME



#### **★** TEST CIRCUIT 3 GATE CHARGE

#### **★ TYPICAL CHARACTERISTICS (TA = 25°C, All terminals are connected.)**































#### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH







**NEC**  $\mu$ PA1763

[MEMO]

- The information in this document is subject to change without notice. Before using this document, please confirm that this is the latest version.
- No part of this document may be copied or reproduced in any form or by any means without the prior written
  consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in
  this document.
- NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property
  rights of third parties by or arising from use of a device described herein or any other liability arising from use
  of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other
  intellectual property rights of NEC Corporation or others.
- Descriptions of circuits, software, and other related information in this document are provided for illustrative
  purposes in semiconductor product operation and application examples. The incorporation of these circuits,
  software, and information in the design of the customer's equipment shall be done under the full responsibility
  of the customer. NEC Corporation assumes no responsibility for any losses incurred by the customer or third
  parties arising from the use of these circuits, software, and information.
- While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customers must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.
- NEC devices are classified into the following three quality grades:
   "Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device

before using it in a particular application.

- Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots
- Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)
- Specific: Aircraft, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices is "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact an NEC sales representative in advance.

M7 98.8