

# COMPOUND FIELD EFFECT POWER TRANSISTOR

# $\mu$ PA1523B

# P-CHANNEL POWER MOS FET ARRAY SWITCHING INDUSTRIAL USE

#### **DESCRIPTION**

The  $\mu$ PA1523B is P-channel Power MOS FET Array that built in 4 circuits designed for solenoid, motor and lamp driver.

#### **FEATURES**

- · Full Mold Package with 4 Circuits
- -4 V driving is possible
- Low On-state Resistance RDS(on)1 = 0.8  $\Omega$  MAX. (@VGS = -10 V, ID = -1 A) RDS(on)2 = 1.3  $\Omega$  MAX. (@VGS = -4 V, ID = -1 A)
- Low Input Capacitance Ciss = 190 pF TYP.

#### ORDERING INFORMATION

| Type Number | Package    |
|-------------|------------|
| μPA1523BH   | 10 Pin SIP |

## ABSOLUTE MAXIMUM RATINGS (TA = 25 °C)

| Drain to Source Voltage (Vgs = 0) | VDSS               | -60           | V      |
|-----------------------------------|--------------------|---------------|--------|
| Gate to Source Voltage (Vps = 0)  | VGSS(AC)           | <b>∓20</b>    | V      |
| Drain Current (DC)                | ID(DC)             | ∓2.0          | A/unit |
| Drain Current (pulse)             | ID(pulse) *        | <b>1</b> ∓8.0 | A/unit |
| Total Power Dissipation           | P <sub>T1</sub> *2 | 28            | W      |
| Total Power Dissipation           | PT2 *3             | 3.5           | W      |
| Channel Temperature               | Тсн                | 150           | °C     |
| Storage Temperature               | Tstg               | -55 to + 150  | ) °C   |
| Single Avalanche Current          | las *4             | -2.0          | Α      |
| Single Avalanche Energy           | Eas *4             | 0.4           | mJ     |



- \*1 PW  $\leq$  10  $\mu$ s, Duty Cycle  $\leq$  1% \*2 4 Circuits, Tc = 25 °C

Build-in Gate Diodes are for protection from static electricity in handing. In case high voltage over Vess is applied, please append gate protection circuits.

The information in this document is subject to change without notice.



# ELECTRICAL CHARACTERISTICS (TA = 25 °C)

| CHARACTERISTIC                | SYMBOL              | TEST CONDITIONS                                                                  | MIN. | TYP. | MAX. | UNIT |
|-------------------------------|---------------------|----------------------------------------------------------------------------------|------|------|------|------|
| Drain Leakage Current         | IDSS                | V <sub>DS</sub> = -60 V, V <sub>GS</sub> = 0                                     |      |      | -10  | μΑ   |
| Gate Leakage Current          | Igss                | V <sub>G</sub> S = ∓20 V, V <sub>D</sub> S = 0                                   |      |      | ∓10  | μΑ   |
| Gate Cutoff Voltage           | VGS(off)            | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1.0 mA                                | -1.0 |      | -2.0 | V    |
| Forward Transfer Admittance   | Yfs                 | V <sub>DS</sub> = -10 V, I <sub>D</sub> = -1.0 A                                 | 0.8  |      |      | S    |
| Drain to Source ON-Resistance | RDS(on)1            | Vgs = -10 V, ID = -1.0 A                                                         |      | 0.5  | 0.8  | Ω    |
| Drain to Source ON-Resistance | RDS(on)2            | V <sub>GS</sub> = -4.0 V, I <sub>D</sub> = -1.0 A                                |      | 0.8  | 1.3  | Ω    |
| Input Capacitance             | Ciss                | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0, f = 1.0 MHz                        |      | 190  |      | pF   |
| Output Capacitance            | Coss                |                                                                                  |      | 115  |      | pF   |
| Reverse Transfer Capacitance  | Crss                |                                                                                  |      | 43   |      | pF   |
| Turn-on Delay Time            | t <sub>d(on)</sub>  | $I_D = -1.0 \text{ A}, V_{GS(on)} = -10 \text{ V},$                              |      | 8    |      | ns   |
| Rise Time                     | tr                  | $V_{DD} = -30 \text{ V}, \text{ RL} = 30 \Omega$                                 |      | 53   |      | ns   |
| Turn-off Delay Time           | t <sub>d(off)</sub> |                                                                                  |      | 400  |      | ns   |
| Fall Time                     | tf                  |                                                                                  |      | 230  |      | ns   |
| Total Gate Charge             | Q <sub>G</sub>      | $V_{GS} = -10 \text{ V}, I_{D} = -2.0 \text{ A}, V_{DD} = -48 \text{ V}$         |      | 10   |      | nC   |
| Gate to Source Charge         | Qgs                 |                                                                                  |      | 1.1  |      | nC   |
| Gate to Drain Charge          | Q <sub>GD</sub>     |                                                                                  |      | 3.5  |      | nC   |
| Body Diode Forward Voltage    | V <sub>F(S-D)</sub> | IF = 2.0 A, VGS = 0                                                              |      | 1.0  |      | V    |
| Reverse Recovery Time         | trr                 | $I_F = 2.0 \text{ A}, \text{ Vgs} = 0, \text{ di/dt} = 50 \text{ A/}\mu\text{s}$ |      | 180  |      | ns   |
| Reverse Recovery Charge       | Qrr                 |                                                                                  |      | 250  |      | nC   |



## Test Circuit 1 Avalanche Capability



# Test Circuit 2 Switching Time



# Test Circuit 3 Gate Charge





0

#### TYPICAL CHARACTERISTICS (TA = 25 °C)

TOTAL POWER DISSIPATION vs.



T<sub>A</sub> - Ambient Temperature - °C

100

150

50



V<sub>DS</sub> - Drain to Source Voltage - V



TOTAL POWER DISSIPATION vs. CASE TEMPERATURE



DERATING FACTOR OF FORWARD BIAS SAFE OPERATING AREA



DRAIN CURRENT vs.
DRAIN TO SOURCE VOLTAGE

Pulsed

Pulsed

Pulsed

Pulsed

Pulsed

Pulsed

Pulsed

Pulsed

V<sub>DS</sub> - Drain to Source Voltage - V

#### TRANSIENT THERMAL RESISTANCE vs. PULSE WIDTH



PW - Pulse Width - s

#### FORWARD TRANSFER ADMITTANCE vs. DRAIN CURRENT



#### DRAIN TO SOURCE ON-STATE RESISTANCE vs. GATE TO SOURCE VOLTAGE



# DRAIN TO SOURCE ON-STATE RESISTANCE vs. DRAIN CURRENT



# GATE TO SOURCE CUTOFF VOLTAGE vs. CHANNEL TEMPERATURE























## **REFERENCE**

| Document Name                                                   | Document No. |
|-----------------------------------------------------------------|--------------|
| NEC semiconductor for device reliability/quality control system | TEI-1202     |
| Quality grade on NEC semiconductor devices                      | IEI-1209     |
| Semiconductor device mounting technology manual                 | C10535E      |
| Semiconductor device package manual                             | C10943X      |
| Guide to quality assurance for semiconductor devices            | MEI-1202     |
| Semiconductor selection guide                                   | X10679E      |
| Power MOS FET features and application switching power supply   | TEA-1034     |
| Application circuits using Power MOS FET                        | TEA-1035     |
| Safe operating area of Power MOS FET                            | TEA-1037     |

[MEMO]

No part of this document may be copied or reproduced in any form or by any means without the prior written consent of NEC Corporation. NEC Corporation assumes no responsibility for any errors which may appear in this document.

NEC Corporation does not assume any liability for infringement of patents, copyrights or other intellectual property rights of third parties by or arising from use of a device described herein or any other liability arising from use of such device. No license, either express, implied or otherwise, is granted under any patents, copyrights or other intellectual property rights of NEC Corporation or others.

While NEC Corporation has been making continuous effort to enhance the reliability of its semiconductor devices, the possibility of defects cannot be eliminated entirely. To minimize risks of damage or injury to persons or property arising from a defect in an NEC semiconductor device, customer must incorporate sufficient safety measures in its design, such as redundancy, fire-containment, and anti-failure features.

NEC devices are classified into the following three quality grades:

"Standard", "Special", and "Specific". The Specific quality grade applies only to devices developed based on a customer designated "quality assurance program" for a specific application. The recommended applications of a device depend on its quality grade, as indicated below. Customers must check the quality grade of each device before using it in a particular application.

Standard: Computers, office equipment, communications equipment, test and measurement equipment, audio and visual equipment, home electronic appliances, machine tools, personal electronic equipment and industrial robots

Special: Transportation equipment (automobiles, trains, ships, etc.), traffic control systems, anti-disaster systems, anti-crime systems, safety equipment and medical equipment (not specifically designed for life support)

Specific: Aircrafts, aerospace equipment, submersible repeaters, nuclear reactor control systems, life support systems or medical equipment for life support, etc.

The quality grade of NEC devices in "Standard" unless otherwise specified in NEC's Data Sheets or Data Books. If customers intend to use NEC devices for applications other than those specified for Standard quality grade, they should contact NEC Sales Representative in advance.

Anti-radioactive design is not implemented in this product.

M4 94.11