MC4316 • MC4016 MC4317 • MC4017 MC4318 • MC4018 # PROGRAMMABLE MODULO-N COUNTERS The monolithic devices are programmable, cascadable, modulo-N-counters. The MC4316/4016 can be programmed to divide by any number (N) from 0 thru 9, the MC4318/4018 from 0 thru 15. The MC4317/4017 consists of a modulo 2 counter which can be programmed to divide by 0 or 1 and a modulo 5 counter which can be programmed to divide by any number from 0 to 4. The MC4319/4019 contains two modulo 4 counters which can be programmed to divide by any number from 0 to 3. The parallel enable $(\overrightarrow{PE})$ input enables the parallel data inputs D0 thru D3. All zeros are entered into the counter by applying a logic "0" level to the master reset $(\overline{MR})$ and $\overline{PE}$ inputs. This causes the counter to stop counting (count = 0). All data inputs are independent of the logic level of the Clock. Modulo-N counters are useful in frequency synthesizers, in phase-locked loops, and in other applications where a simple method for frequency division is needed. ### All Types: Input Loading Factor: Clock, PE = 2 D0, D1, D2, D3, Gate = 1 MR = 4 Output Loading Factor = 8 Total Power Dissipation = 250 mW typ/pkg Propagation Delay Time: Clock to Q3 = 50 ns typ Clock to Bus = 35 ns typ # PROGRAMMABLE MODULO-N COUNTERS | М | C431 | 6/40 | 16 | | | | | | | | |--------|---------|------|------------|----|--|--|--|--|--|--| | COUNT | | OUT | PUT | | | | | | | | | COUNT | Q3 | Q2 | <b>Q</b> 1 | QΟ | | | | | | | | 9 | 1 | 0 | 0 | 1 | | | | | | | | 8 | 1 | 0 | 0 | 0 | | | | | | | | 7 | 0 0 | 1 | 1 | 1 | | | | | | | | 6 | 0 | 1 | 1 | 0 | | | | | | | | 6<br>5 | 0 | 1 | 0 | 1 | | | | | | | | 4 | 0 | | | | | | | | | | | 3 | 0 0 1 1 | | | | | | | | | | | 2 | 0 | 0 | 1 | 0 | | | | | | | | 1 | 0 | 0 | 0 | 1 | | | | | | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | COUNT | | OUT | PUT | | | |--------|---------|-----------------------|-----------------------|----------------------------|---| | COUNT | Q3 | Q2 | Q1 | QO | | | 15 | 1 | 1 | 1 | 1 | | | 14 | 1 | 1 | | 1 0 1 0 1 0 | | | 13 | 1 | | 1<br>0<br>0 | 1 | | | 12 | 1 | 1 | 0 | 0 | l | | 11 | 1 | 0 | 1 | 1 | | | 10 | 1. | 1<br>1<br>0<br>0<br>0 | 1 | 0 | | | 9 | 1 | 0 | 1<br>0 | 1 | | | 8 | 1 | 0 | 0 | 0 | | | 7 | 0 | 1 | 1 | 1 | | | 6<br>5 | 0 | 1 | 1 | 0 | | | 5 | 0 | 1 | 0 | 1 | | | 4 | 0 | | 0 | 0 | | | 3 | 0 | 0 | 1 | 1 | | | 2 | 0000000 | 0 0 0 | 0<br>1<br>1<br>0<br>0 | 1<br>0<br>1<br>0<br>1<br>0 | | | 1 | 0 | 0 | 0 | 1 | | | 0 | 0 | 0 | 0 | 0 | | | | | | | | | | | Г | $\neg$ | _ | 1 | M | |---------|---|--------|----|------------|----------------------| | G3 | ㅁ | 1 | 16 | □ vcc | M | | D3 | ㅁ | 2 | 15 | □ Q2 | | | PĒ | ㅁ | 3 | 14 | □ D2 | ۷۵ | | Gate | ㅁ | 4 | 13 | Clock 2 | ۷ <sub>C</sub><br>Gr | | D0 | ᅥ | 5 | 12 | Bus | | | Clock 1 | ᅥ | 6 | 11 | D1 | | | Q0 | ㅁ | 7 | 10 | □ MR | | | Gnd | ㅁ | 8 | 9 | <b>Q</b> 1 | | | | L | | | l | М | | | | | | f | | | MC431 | 7/4017 | |-------|--------| | COUNT | OUTPUT | | COONT | Q0 | | 1 | 1 | | 0 | 0 | | COUNT | C | UTPU | Т | |-------|----|------|----| | COUNT | Q3 | Q2 | Q1 | | 4 | 1 | 0 | 0 | | 3 | 0 | 1 | 1 | | 2 | 0 | 1 | 0 | | 1 | 0 | 0 | 1 | | 0 | 0 | 0 | 0 | | k 2 | V <sub>CC</sub> = Pin 16<br>Gnd = Pin 8 | | |-----|-----------------------------------------|--| | | MC4319/4019 | | C4317/4017 | COUNT | OUT | PUT | |-------|-----|-----| | COUNT | Q1 | QO | | 3 | 1 | 1 | | 2 | 1 | 0 | | 1 | 0 | 1 | | 0 | 0 | 0 | | COLINIT | דטס | PUT | |---------|-----|-----| | COUNT | Q3 | Q2 | | 3 | 1 | 1 | | 2 | 1 | 0 | | 1 | 0 | 1 | | 0 | 0 | 0 | # **LOGIC DIAGRAMS** # MC4316/4016 # MC4317/4017 | Others are tested in the same manner. | d<br>F | Sar | ie i | anne | ن . | | | | | | | | | | | | | | | | | | | | | | | | |---------------------------------------|----------------------------|----------------|---------------|---------------------|--------------------------------------------------|------------|-------------------|----------------------------|------------------|-------------------------|----------------|-----------|-----------------------|----------|--------------|--------------|---------------------|----------|-----------------------|-----------------|-----------|-----------------------------|----------------------|-----------|---------|-------|-----------|--------------| | | MC4316/4016<br>MC4318/4018 | 16/40 | . 5<br>8<br>5 | | | 55 4 | AC431 | MC4317/4017<br>MC4319/4019 | 19 | | | | | | | | | | | | | | | | | | | | | | 6 Glock | 8 5 | اً م | | | 13 0 0 0 | Clock | 2<br>0<br>1 | رًا ماً | | | | | L | | | | | | TEST CUB | RENT/V | TEST CHRRENT/VOLTAGE VALUES | VALUES | | | | - | | | | ) <u>-</u> | 5 | 15 | | | = | 8 5 | 02 | ž, | | | | 1 | | | E | ΑM | | | 3 | | | Volts | | | | П | | | | * G | 5 | - | . ^ | | 5, | 70 | 69 | - | | | Ter | © lest<br>Temperature | | | | PO<br>H | 1,5 | ٧. | ,<br>E | $\dot{-}$ | - | | ī | | . 1 | H CC | | | - | 2<br>2 | ; ' | . E | | | , , | 8 | Bes | 2 | | | ; | -55°C | | - | | -+ | - | 0.4 | 2.4 | 5.5 | + | 8.0 | 2.0 | 0.0 | 45 | . D | | | | 700 | • | | • | | ] = j | F 2 | | | ž | MC4316-4019 | ŝ | +125°C | 2 2 2 | 13.8 | 9.6 | 9.1- | 2 , | 0.4 | 2.4 | 5.5 | + | 0.8 | 2.0 | - | +- | 5.5 | | | | EW O | Bus. | | 0 | | ( | | | _ | | | | 3 <sub>0</sub> 0 | | • | ш | - | 1 | 0.4 | 2.5 | 5.5 | | 8.0 | 2,0 | + | 1 | 52 | | | | | | | | | | | | | ž | MC4016-4019 | 610 | +25°C<br>+75°C | °C 12.8 | 138 | 9.6 | 1.6 | -10 | 4.0 | 2.5 | 5.5 | - | 8.0 | 2.0 | 5.0 | 475 5 | 5.25 | | | | | F | | MC4316 4319 Test Li | 4319 | Test Lir | mits | Н | MC4C | MC4016-4019 Test Limits | 9 Test L | mits | H | | | | | TEST | | CURRENT/VOLTAGE | | APPLIED TO | TO PINS LISTED BELOW | ED BELO | 3 | | | | | Characteristic | Symbol | Under<br>Test | ξ | -55°C<br>Min Max N | +25°C<br>Min Max | - | +125°C<br>Min Max | Σ | O <sup>C</sup> C | +25°C | - <u>-</u> | +75°C | Max | | 1 1012 | 2 1013 | HO H | -<br>- | \<br>\<br>\<br>\<br>\ | > | Y.H. | - | VILT | VIHT | , CC , | VCCL | VCCH | Gnd | | Input | | | | + | + | - | - | 1 | | | <b>†</b> | | | + | | | | | , | | | | | | | | ٠- | α<br>r | | Forward Current | = | 3 5 | | -3.2 | ı ï | -3.2 | - e | 9.64 | -3.2 | | -3.2 | - m | .6 mAdd | -<br> | | | Ģ | | 3.6 | 5 4 | 1 1 | | | 1 1 | 1 | . ; | <br> | 2.5 | | | | 4. | | 9. | | 9 | 7 | 9 ( | -1.6 | | -1.6 | | 9.0 | | | | | | 4 11 | e 5 | 1 | | _ | ÷ | 1 1 | 1 , | _ | æ e | | | | ւ ս | 1 | -16 | 1 1 | 3.2 | - rj | 9 6 | -3.2 | | -3.2 | | ې و | | _ | | | | n up | _ | | | | | | 1 | | ; œ ' | | | | 0 | : | -6.4 | -T | 4.9 | . ب | 4 | -6.4 | | -6.4 | ٠٠ | 4 | | 1 | 1 | 1 | | 2: | 2.5,11, | | | | | | | | 3.8 | | | | <u> </u> | 1 . | -1.6 | 1 1 | 9.0 | 77 | တ ဖ | 9.1 | | 9 9 | 7 7 | 9 19 | _ | | _ | _ | | - 4 | 2 9 | | | | | . 1 | . , | _ | - | | | 11.12 | 2 | | 4 | <u> </u> | 1.4 | 17 | 4 | -1.4 | | 4. | 17 | 4 mAdc | gc | - | - | _ | | 2 | 0. | | - | | ĺ | | 16 | | (C) | | | | ი 4 | | -28 | 1 1 | 1.4 | <u>۲</u> | ∞ <b>4</b> | 2.8 | | 2.8 | 77 | 00 4 | _ | - ' | | | | ω <b>4</b> | 4 m | | _ | | | 1 2 | | | . 8 | | | | ഹദ | | 4.4 | 1 | 4.0 | | 4 0 | 4 0 | | 4 0 | | 4.0 | - | | | _ | | மை | 10 | _ | | | | | | | en ≃ | | | | 2 0 | ı | 9.5 | . 1 | 5.6 | 4 5 | | 5.6 | _ | 9 6- | 7 47 | 9 9 | - | | | | | 9 2 | 2,5,11, | | | | | 1 | | | α0<br>Τ1 | | | | - 4 | | 4 4 | | 4. 4. | 4. L | <u>a</u> 4 | 4 4 | | 4.4 | 7.7 | 4 4 | - | | | | | = 4 | | _ | | | | 1 1 | - | | - | | Leakage Current | = | 2 | | 04 | <del> </del> | 0 5 | 9 8 | 0.1 | 5 6 | | 40 | 4 : | 0 µAdc | 무 | _ | | | | | 2 " | | | | | | | 9 - | 8,10 | | | | n <del>4</del> | | g <b>\$</b> | | ğ Ç | ± 4 | | 8 4 | | 6 4 | | 90 | | | | | | | | | | | | ; | 1 | | 80 | | | | S | | <b>6</b> 8 | | 9 6 | 4 9 | | 5 8 | | 0 8 | 40 | 00 | | | | | | | S | 1 1 | | | | <br>ا ; | 1 1 | | | | | | 2 م | | 8 6 | . 1 | 09. | ő Ý | 9 9 | | | 8 26 | · = | 2 K2 | | | | | | . : | 9 | _ | | | | 1 | | .2. | 2,5,8,11 | | | | = 2 | | 5 5 | | <b>6</b> 4 | | 0.0 | 6 8 | | <del>6</del> 6 | 44 | 층 약 | _ | | * | • | | | = 4 | 1 1 | | | 1 | - 1 | : 1 | - | 8,10<br>8,10 | | | 3 | : ~ | 10 | - | 1.0 | _ | 0 | 0 - | 4- | 1.0 | ╀ | 1.0 | mAdc | op. | ŀ | <u>'</u> | | | | | 2 | - | | | | | 92 | 8,10 | | | : | ω. | _ | | _ | - | | _ | | _ | | _ | _ | • | | | | | | | 0.4 | | | | 1 . | 1 . | | 4 c<br>30 00 | | | | 4 ro | _ | | | | - | | | | | | | | | | | | | | | | | | | ı | | 8 10 | | | | φ \$ | _ | | | | | | : | | | | | | | | | | | - | 9 1 | | 1 | | | , : | 2 | 58.11 | | | | 2 = ∶ | - | | _ | - | | - | | - | | | _ | _ | | | | | | | ?=3 | | | | - | 1 : | - | 01.8 | | Clamp Voltage | ۷, | ž ; | - | . 1 | - ' | - 1 | 1 | + | 1 | - ! | 7 | . ' | - × | !<br>. # | - | - | 1 | 2 | : 1 | | | + | 1 | | | 9 | + | 8 | | afigura duran | ا ي | | Ţ | 1 | + | 1 | + | + | $\downarrow$ | 1 | † | $\dagger$ | + | + | + | 1 | $\downarrow$ | | | + | + | + | | | Ì | + | $\mid$ | | | Output<br>Output Voltage | VOL | | 1 | 0.4 | - ( | 0.4 | 00 | 4 4 | 9.0 | | 4.4 | - | 0.4 Vdc | <u>-</u> | 1 - | | | | • | | 1 ( | | 2,3,5,11,14 | | | 16 | 91 | ∞ – | | | | 12 | | 0.5 | | - G | - 6 | + 10 | 0.5 | 1 | 0.5 | - | | - | _ | 12 | | : | | 1 | ' | | | 5,11,14 | | 16 | . , | - | | | V <sub>O</sub> H | - | 2.4 | - | 2.4 | 1 | _ | +- | | + | + | | + | ž | - | - | - | | i | | | | | 2,5,11,14 | | 16 | | ∞ | | Short-Circuit Current | + | - 3 | -20 | -65 | - 50 | -65 -2 | 20 -65 | 5 -20 | 29 ° | -20 | 38 | -20 | -65 mAdc | ų t | · · | · · | . ,<br><del> </del> | <u> </u> | 3 | 2,5,11,14 | 14 | | | | 91 91 | 1 1 | 1 1 | 8,13<br>8,13 | | | $\downarrow$ | 2 | 2 | 5.5 | | <u>' L</u> | ┸ | +- | | - | - | | _ | + | $\downarrow$ | $\downarrow$ | - | | | - | - | - | t | | | ╁ | $\dagger$ | | | (Total Device) | | | | | | | | - | | | | | | | | | _ | | | | | | - | | ŭ | | | α | | Power Supply Drain | ပ္ပ | 9 | _ | _ | <u>-</u> | | _ | | | | çç | + | DAM. | 20 | 4 | 4 | 4 | | | | <u>'</u> | | | | D. | , | , | ٥ | 1.5 V <sup>t</sup>PLH 1.5 V .5 V **PRF = 1.0 MHz** z V<sub>OL</sub> GND -3.0 V 0.4 V GND Vон VOL | | | | | INPUT | | OUTF | TUT | | | | |----------------------------------------------------------------------------------|------------------|-------|-------|--------------|-------------|--------|-------|-----|----------|----------| | | | Clock | Gate | D0, D1, D2 | D3,PE, MR | Bus | Q3 | | LIMIT | S | | TEST | SYMBOL | Pin 6 | Pin 4 | Pins 5,11,14 | Pins 2,3,10 | Pin 12 | Pin 1 | Min | Max | Unit | | Toggle Frequency<br>(Check before measuring<br>propagation delay.) | ftog | т | т | Gnd | 2.5 V | - | U | 8.0 | - | МНг | | Propagation Delay<br>Clock to Bus | t₽LH | V | ٧ | Gnd | 2.5 V | w | - | | 65 | ns | | Propagation Delay<br>Gate to Q3 | <sup>t</sup> PLH | Y | Y | Gnd | 2.5 V | _ | z | _ | 35 | ns | | Propagation Delay<br>Clock 1 to Q3<br>MC4316, 17/4016, 17<br>MC4318, 19/4018, 19 | <sup>‡</sup> ₽HL | V | ٧ | Gnd | 2.5 V | _ | × | | 45<br>78 | ns<br>ns | # **OPERATING CHARACTERISTICS** MC4316/4016, MC4318/4018 Operation of both counters is essentially the same. The MC4316/4016 has a maximum modulus of ten while the MC4318/4018 is capable of dividing by up to sixteen. Minor differences in the programming procedure will be covered in the discussion of cascaded stages. Suitable connections for operating a single stage are shown in Figure 1, as well as appropriate waveforms. The desired modulus is applied to the data inputs D0, D1, D2, and D3 in binary (MC4018) or binary coded decimal (MC4016) positive logic format. If a number greater than nine (BCD 1001) is applied to the MC4016, it treats the most significant bit position as a zero; if for example, binary fourteen (1110) were applied to an MC4016, the counter would divide by six. BCD eight is programmed in Figure 1. As PE is taken low the states on the parallel inputs are transferred to their respective outputs. Subsequent positive transitions of the input clock will decrement the counter until the all zero state is detected by the bus gate. The resulting positive transition of the bus line is internally inverted and fed back to the preset gating circuitry but does not yet preset the counter since the gateclock input is still high. As the clock returns to the low state the counter is set to the programmed state, taking the bus line low. The net result is one positive pulse on the bus line for every N clock pulses. The output pulse width is approximately equal to one clock pulse high time. Operation will continue in this fashion until the data on the programmable inputs is changed. Since the preset circuitry is inhibited except when the counter is in the zero state, preset data may be changed while clocking is occurring. If it is necessary to enter a new number before the counter has reached zero this can be done by momentarily taking $\overline{PE}$ low. Countdown will continue from the new number on the next positive clock transition. The counters can be made to divide by 10 (MC4016) or 16 (MC4018) by inhibiting the preset logic. This may be done by either holding the gate input high or by holding the bus line low. The normal connections for cascading stages are indicated in Figure 2, with the appropriate waveforms. Note that the gate input of each stage is connected to the clock; all bus outputs are tied to one of the internal pullup resistors, R. The total modulus for cascaded MC4016s is determined from $N_T=N_0+10N_1+100N_2+\ldots;N_T$ for MC4018s is given by $N_T=N_0+16N_1+256N_2+\ldots$ Stated another way, the BCD equivalent of each decimal digit is applied to respective MC4016 stages while the data inputs of the MC4018 stages are treated as part of one long binary number. The difference in programming is illustrated in Figure 2 where $N_T=245$ is coded for both counter types. Cascaded operation can be further clarified by referring to the timing diagram of Figure 2. For the MC4016, counting begins with the first positive clock transition after the data has been set in. After the five clock pulses, the least-significant stage has been counted down to zero. The bus line does not go high at this time since the three bus terminals are wire-ORed and the other two stages are not in the zero state. Since no reset occurs, the next positive FIGURE 1 — SINGLE-STAGE OPERATION clock edge advances the least significant stage to the nine (1001) state, causing the second stage to be decremented. The process continues in this manner with the least significant stage now dividing by ten. The second stage eventually counts down to zero and also reverts to di- viding by ten. Each pulse out of the second stage decrements the third until it reaches zero. At this time the bus line goes high; it remains high until the clock goes low, causing all three stages to be reset to the programmed count again. FIGURE 2 — CASCADED OPERATION # **OPERATING CHARACTERISTICS: MC4316/4016, MC4318/4018** Maximum operating frequency of the basic MC4016/ 4018 counter is limited by the time required for reprogramming at the end of each count down cycle. Operation can be extended to approximately 25 MHz by adding an "early decode" feature as shown in Figure 3. The appropriate connections for three stages are shown; however up to eight stages can be satisfactorily cascaded. Note the following differences between this and the nonextended method: the counter gate inputs are not connected to the input clock; all Parallel Enables are connected to the Q output of a type D flip-flop formed by gates G1 through G6; the bus terminal of the least significant stage is grounded; all other bus terminals and one internal resistor, R, are connected together and serve as a data input to the flip-flop. Four additional data inputs are provided for decoding the "two" state of the least significant stage. Circuit operation is illustrated in the waveforms of Figure 3 where the timing for the end of a count-down cycle is shown in expanded form. The counter parallel inputs are assumed to have N = 245 applied. Timing is not shown for the third stage since it has already been counted down to the all zero state. As the next-to-least significant stage reaches zero, the common bus line goes high. Count down of the least significant stage continues until the "two" state is reached. This condition causes the remaining D inputs to the flipflop to be high. The next-to-last clock pulse of the cycle then triggers the flip-flop Q output high. Q simultaneously takes the parallel enable of all stages low, resetting the programmed data to the outputs. The next input pulse clocks Q (fout) back to the zero state since the data inputs to the flip-flop are no longer all high. The positive output pulse is one input clock period in duration. Note that division by N equal to 1 or 2 is not available using this method. ### **OPERATING CHARACTERISTICS** MC4317/4017, MC4319/4019 The MC4317/4017 consists of a modulo 2 and a modulo 5 programmable counter. The MC4319/4019 contains two modulo 4 programmable counters. Both parts are implemented in the same manner as the MC4316/4016 and MC4318/4018, however in these devices the output of the appropriate flip-flop is disconnected from the input of the next flip-flop. This input is then brought out as the second clock input for the package (see logic diagrams on page 2 of this data sheet). The resistor existing on the MC4316/ 4016 and MC4318/4018 is eliminated on the MC4317/4017 and MC4319/4019 in order not to exceed 16 pins. Elimination of the resistor causes no problems because only one resistor is required per divider chain and these parts will normally be used with the MC4316/4016 and/or MC4318/4018. In applications where the parts are used alone, an external resistor is connected to the bus output. To operate the MC4317/4017 as a modulo 2 programmable counter, the modulo 5 programmable counter must be disabled by programming it to zero (D1, D2, and D3 grounded). Likewise, to use the device as a modulo 5 programmable counter the modulo 2 counter must be disabled (D0 grounded). Operation of the MC4319/4019 is similar in that the modulo 4 counter not being used must be disabled by programming it to zero (D0 thru D1 grounded or D2 and D3 grounded). When cascading packages for large divide ratios, the most significant Q output of the modulo counter being used provides the input for the next package and all bus outputs are tied together. This method of connection is the same as for the MC4316/4016 and MC4318/4018. The MC4317/4017 and MC4319/4019 can be made to perform the same function as the MC4316/4016 and MC4318/4018, respectively, by externally connecting the last Q output of one counter to the clock input of the other counter and programming inputs in the normal manner. # **APPLICATIONS INFORMATION** A typical system application for programmable counters is illustrated in the frequency synthesizer shown in Figure 4. There the counter provides a means of digitally selecting some integral multiple of a stable reference frequency. The circuit phase locks the output, fVCO, of a voltage controlled oscillator to a reference frequency, fref. 1 Circuit operation is such that fVCO = Nfref, where N is the divider ratio of the feedback counter. In many synthesizer applications the VCO is operated at VHF frequencies too high for direct division by TTL counters. In these cases the VCO output is usually prescaled by using a suitable fixed divide-by-M ECL circuit as shown in Figure 5. For this configuration, fyco = NMf<sub>ref</sub>, where N is variable (programmable) and M is fixed. Design of the optimum loop filter requires that the input reference frequency be as high as possible where # FIGURE 4 — MTTL PHASE-LOCKED LOOP FIGURE 5 — MTTL-MECL PHASE-LOCKED LOOP 1 See Motorola Application Note AN-535 and the MC4344/4044 Data Sheet for detailed explanation of overall circuit operation. # FIGURE 6 — FEEDBACK COUNTERS WITH DUAL MODULUS PRESCALER the upper limit is established by the required channel spacing. Since $f_{VCO}=Nf_{ref}$ in the non-prescaled case, if N is changed by one, the VCO output changes by $f_{ref}$ or the synthesizer channel spacing is just equal to $f_{ref}$ . When the prescaler is used as in Figure 5, $f_{VCO}=NMf_{ref}$ , and a change of one in N results in the VCO changing by $Mf_{ref}$ , i.e., if $f_{ref}$ is set equal to the minimum permissible channel spacing as is desirable, then only every M channels in a given band can be selected. One solution is to set $f_{ref}=$ channel spacing/M but this leads to more stringent loop filter requirements. An alternate approach that avoids this problem is provided by the counter configuration shown in Figure 6.2 It too uses a prescaler ahead of a programmable counter, however the modulus of the prescaler is now controlled by a third counter, causing it to alternate between M and M $\pm$ 1. Operation is best explained by assuming that all three counters have been set for the beginning of a cycle: the prescaler for division by (M $\pm$ 1), the modulus control counter for division by $N_{mc}$ , and the programmable counter for division by $N_{pc}$ . The prescaler will divide by (M+1) until the modulus control counter has counted down to zero; at this time, the all zero state is detected and causes the prescaler to divide by M until the programmable counter has also counted down to zero. When this occurs, a cycle is complete and each counter is reset to its original modulus in readiness for the next cycle. For this configuration, $$f_{out} = \frac{f_{in}}{MN_{pc} + N_{mc}}$$ In terms of the synthesizer application, $f_{VCO}=(MN_{pc}+N_{mc})$ $f_{ref}$ and channels can be selected every $f_{ref}$ by letting $N_{pc}$ and $N_{mc}$ take on suitable integer values, including zero. A simplified example of this technique is shown in Figure 7. The MC12013 Dual Modulus Prescaler divides by either 10 or 11 when connected as shown in Figure 7. If the E3 and E4 Enable inputs are high at the start of a prescaler cycle, division by 10 results; if the Enable inputs are low at the beginning of the cycle, division by 11 results. The zero detection circuitry of the MC12014 Counter Control Logic is connected to monitor the outputs of the modulus control counter; this provides a suitable enable signal at E0 as the modulus control counter reaches its terminal (zero) count. The remainder of the MC12014 is connected to extend the operating frequency of the programmable counter chain. A specific example of this technique is shown in Figure 8. There the feedback divider circuitry required for generating frequencies between 144 MHz and 178 MHz with 30 kHz channel spacing is shown.<sup>2</sup> FIGURE 7 — FREQUENCY DIVISION: $f_Q = f_{in}/MN_{pc} + N_{mc}$ 2. This application is discussed in greater detail in the MC12014 Counter Control Logic data sheet. Figure 9 shows a frequency synthesizer system for the aircraft band of 108 to 136 MHz with a channel spacing of 50 kHz. The use of the MC4017 as a modulo 2 programmable counter is shown in Figure 9A, while Figure 9B shows the same system implemented using the MC4016. For a system of this type it is desirable to use direct-reading thumbwheel switches for channel selection. To implement this system with these constraints, it is necessary to calculate the required reference frequency (f<sub>ref</sub>). Using the equations in Figure 9A, the required reference is 50 kHz and N4 must be programmed to 0 and 1. Figure 9B requires a reference frequency of 10 kHz and N4 must be programmed to only 0 and 5. For any phase-locked loop system it is desirable to maintain as high a reference frequency as possible while meeting the system requirements. The higher the reference frequency, the higher the number of sampling pulses received by the phase detector per unit time. This results in (1) easier filtering of the control voltage, (2) faster lock-up time, and (3) less noise in the output spectrum. The higher reference frequency is also desirable because the reference frequency appears as sidebands on the output frequency and the farther the sidebands are away from the output the better the system. Another advantage of the higher reference frequency is the smaller divide ratio required in the programmable counter chain. This is advantageous when calculating realizable resistors for the filter. For these reasons, the system using the MC4017 is superior to the one using the MC4016. FIGURE 9 -- 108 TO 136 MHz FREQUENCY SYNTHESIZER WITH 50 kHz CHANNEL SPACING Figure 10 shows the implementation of the aircraft band synthesizer with 25 kHz channel spacing (the 25 kHz spacing has been proposed to the FCC). The system is implemented in Figure 10A using the MC4019, and has a reference frequency of 25 kHz. Figure 10B shows the system using an MC4018 as the first counter, and has a reference frequency of 6.25 kHz to obtain the direct programming. # FIGURE 10 — 108 TO 136 MHz FREQUENCY SYNTHESIZER WITH 25 kHz CHANNEL SPACING ### A - Using MC4019 $N = 400N_1 + 40N_2 + 4N_3 + N_4$ # B - Using MC4018 $N = 1600N_1 + 160N_2 + 16N_3 + N_4$ Figures 11A and 11B show the FM band implemented with MC4017 (used as a modulo 5 counter) and MC4016, respectively. The first system has a 200 kHz reference frequency, and the second system has a 100 kHz reference frequency. These systems using the MC4017/19 offer the same advantages over the MC4016/18 as with the aircraft band systems. These examples illustrate the desirability of the MC4317/4017 for phase-locked loop applications where the chan- nel spacing is 2 $\times$ 10<sup>n</sup> Hz when used as a modulo 5 programmable counter, and 5 $\times$ 10<sup>n</sup> Hz when used as a modulo 2 programmable counter. The MC4319/4019 is for applications with a channel spacing of 2.5 $\times$ 10<sup>n</sup> Hz. The MC4316/4016 covers phase-locked loop applications where the channel spacing is 1 $\times$ 10<sup>n</sup> Hz. The MC4318/4018 is used when the most significant digit is between 9 and 15. # FIGURE 11 — 88 TO 108 MHz FREQUENCY SYNTHESIZER WITH 200 kHz CHANNEL SPACING # A - Using MC4017 # B - Using MC4016 T-90-20 # **PACKAGE OUTLINE DIMENSIONS** A letter suffix to the MECL logic function part number is used to specify the package style (see drawings below). See appropriate selector guide for specific packaging available for a given device type. Downloaded from Elcodis.com electronic components distributor # **PACKAGE OUTLINE DIMENSIONS (continued)** # **PACKAGE OUTLINE DIMENSIONS (continued)** # PACKAGE OUTLINE DIMENSIONS (continued) T-90-20 # **MECL Logic Surface Mount** ### WHY SURFACE MOUNT? Surface Mount Technology is now being utilized to offer answers to many problems that have been created in the use of insertion technology. Limitations have been reached with insertion packages and PC board technology. Surface Mount Technology offers the opportunity to continue to advance the Stateof-the-Art designs that cannot be accomplished with Insertion Technology. Surface Mount Packages allow more optimum device performance with the smaller Surface Mount configuration. Internal lead lengths, parasitic capacitance and inductance that placed limitations on chip performance have been reduced. The lower profile of Surface Mount Packages allows more boards to be utilized in a given amount of space. They are stacked closer together and utilize less total volume than insertion populated PC boards. Printed circuit costs are lowered with the reduction of the number of board layers required. The elimination or reduction of the number of plated through holes in the board, contribute significantly to lower PC board prices. Surface Mount assembly does not require the preparation of components that are common on insertion technology lines. Surface Mount components are sent directly to the assembly line, eliminating an intermediate Automatic placement equipment is available that can place Surface Mount components at the rate of a few thousand per hour to hundreds of thousands of components per hour. Surface Mount Technology is cost effective, allowing the manufacturer the opportunity to produce smaller units and offer increased functions with the same size # MECL AVAILABILITY IN SURFACE MOUNT Motorola is now offering MECL 10K and MECL 10KH in the PLCC (Plastic Leaded Chip Carrier) packages. MECL in PLCC may be ordered in conventional plastic rails or on Tape and Reel. Refer to the Tape and Reel section for ordering details. ## **TAPE AND REEL** Motorola has now added the convenience of Tape and Reel packaging for our growing family of standard Integrated Circuit products. The packaging fully conforms to the latest EIA RS-481A specification. The antistatic embossed tape provides a secure cavity sealed with a peel-back cover tape. ### **GENERAL INFORMATION** - 13 inch (330 mm) Suffix: R2 Reel Size - Tape Width 16 mm 1000 - Units/Reel ### MECHANICAL POLARIZATION ### ORDERING INFORMATION - Minimum Lot Size/Device Type = 3000 Pieces. - No Partial Reel Counts Available. - To order devices which are to be delivered in Tape and Reel, add the appropriate suffix to the device number being ordered. ### **EXAMPLE:** # ORDERING CODE MC10100FN MC10100FNR2 MC10H100FN MC10H100FNR2 MC12015D MC12015DR2 # SHIPMENT METHOD Magazines (Rails) 13 inch Tape and Reel Magazines (Rails) 13 inch Tape and Reel Magazines (Rails) 13 inch Tape and Reel ## **DUAL-IN-LINE PACKAGE TO** PLCC PIN CONVERSION DATA The following tables give the equivalent I/O pinouts of Dual-In-Line (DIL) packages and Plastic Leaded Chip Carrier (PLCC) packages. ## Conversion Tables | اء | |--------| | 4<br>8 | | |