

## **NDS9400A**

# Single P-Channel Enhancement Mode Field Effect Transistor

## **General Description**

These P-Channel enhancement mode power field effect transistors are produced using Fairchild's proprietary, high cell density, DMOS technology. This very high density process is especially tailored to minimize on-state resistance, provide superior switching performance, and withstand high energy pulses in the avalanche and commutation modes. These devices are particularly suited for low voltage applications such as notebook computer power management and other battery powered circuits where fast switching, low in-line power loss, and resistance to transients are needed.

## **Features**

- -3.4A, -30V.  $R_{DS(ON)} = 0.13\Omega$  @  $V_{GS} = -10V$ .
- High density cell design for extremely low R<sub>DS(ON)</sub>.
- High power and current handling capability in a widely used surface mount package.
- Rugged and reliable.





Absolute Maximum Ratings T<sub>A</sub>= 25°C unless otherwise noted

| Symbol                          | Parameter                               |                  | NDS9400A   | Units |
|---------------------------------|-----------------------------------------|------------------|------------|-------|
| V <sub>DSS</sub>                | Drain-Source Voltage                    |                  | -30        | V     |
| $V_{GSS}$                       | Gate-Source Voltage                     |                  | ± 20       | V     |
| I <sub>D</sub>                  | Drain Current - Continuous              | (Note 1a)        | ± 3.4      | А     |
|                                 | - Pulsed                                |                  | ± 10       |       |
| <b>)</b>                        | Maximum Power Dissipation               | (Note 1a)        | 2.5        | W     |
|                                 |                                         | (Note 1b)        | 1.2        |       |
|                                 |                                         | (Note 1c)        | 1          |       |
| $\Gamma_{\rm J}$ , $T_{ m STG}$ | Operating and Storage Temperature Range |                  | -55 to 150 | °C    |
| THERMA                          | L CHARACTERISTICS                       |                  |            |       |
| R <sub>øJA</sub>                | Thermal Resistance, Junction-to-Ar      | nbient (Note 1a) | 50         | °C/W  |
| R <sub>⊕JC</sub>                | Thermal Resistance, Junction-to-Ca      | ISE (Note 1)     | 25         | °C/W  |

<sup>© 1997</sup> Fairchild Semiconductor Corporation

| Symbol              | Parameter                         | Conditions                                                                                        |                        | Min   | Тур   | Max  | Units |
|---------------------|-----------------------------------|---------------------------------------------------------------------------------------------------|------------------------|-------|-------|------|-------|
| OFF CHA             | RACTERISTICS                      |                                                                                                   |                        |       |       |      |       |
| BV <sub>DSS</sub>   | Drain-Source Breakdown Voltage    | $V_{GS} = 0 \text{ V}, I_{D} = -250 \mu\text{A}$                                                  |                        | -30   |       |      | V     |
| I <sub>DSS</sub>    | Zero Gate Voltage Drain Current   | $V_{DS} = -24 \text{ V}, V_{GS} = 0 \text{ V}$                                                    |                        |       |       | -2   | μA    |
|                     |                                   |                                                                                                   | T <sub>J</sub> = 55°C  |       |       | -25  | μA    |
| I <sub>GSSF</sub>   | Gate - Body Leakage, Forward      | V <sub>GS</sub> = 20 V, V <sub>DS</sub> = 0 V                                                     | ·                      |       |       | 100  | nA    |
| I <sub>GSSR</sub>   | Gate - Body Leakage, Reverse      | V <sub>GS</sub> = -20 V, V <sub>DS</sub> = 0 V                                                    |                        |       |       | -100 | nA    |
| ON CHAR             | ACTERISTICS (Note 2)              |                                                                                                   |                        | •     |       |      | •     |
| $V_{GS(th)}$        | Gate Threshold Voltage            | $V_{DS} = V_{GS}, I_{D} = -250 \mu\text{A}$                                                       |                        | -1    | -1.6  | -2.8 | V     |
|                     |                                   |                                                                                                   | T <sub>J</sub> = 125°C | -0.85 | -1.25 | -2.5 |       |
| R <sub>DS(ON)</sub> | Static Drain-Source On-Resistance | $V_{GS} = -10 \text{ V}, I_D = -1.0 \text{ A}$                                                    | ·                      |       | 0.11  | 0.13 | Ω     |
|                     |                                   |                                                                                                   | T <sub>J</sub> = 125°C |       | 0.15  | 0.21 |       |
|                     |                                   | $V_{gs} = -4.5 \text{ V}, I_{D} = -0.5 \text{ A}$                                                 |                        |       | 0.17  | 0.2  |       |
|                     |                                   |                                                                                                   | T <sub>J</sub> = 125°C |       | 0.24  | 0.32 |       |
| I <sub>D(on)</sub>  | On-State Drain Current            | $V_{GS} = -10 \text{ V}, V_{DS} = -5 \text{ V}$                                                   |                        | -10   |       |      | Α     |
| g <sub>FS</sub>     | Forward Transconductance          | V <sub>DS</sub> = -15 V, I <sub>D</sub> = -3.4 A                                                  |                        |       | 4     |      | S     |
| DYNAMIC             | CHARACTERISTICS                   |                                                                                                   |                        |       |       |      |       |
| C <sub>iss</sub>    | Input Capacitance                 | V <sub>DS</sub> = -10 V, V <sub>GS</sub> = 0 V,<br>f = 1.0 MHz                                    |                        |       | 350   |      | pF    |
| C <sub>oss</sub>    | Output Capacitance                |                                                                                                   |                        |       | 260   |      | pF    |
| C <sub>rss</sub>    | Reverse Transfer Capacitance      |                                                                                                   |                        |       | 100   |      | pF    |
| SWITCHI             | NG CHARACTERISTICS (Note 2)       |                                                                                                   |                        |       |       |      |       |
| t <sub>D(on)</sub>  | Turn - On Delay Time              | $V_{DD} = -10 \text{ V}, \ I_{D} = -1 \text{ A},$ $V_{GEN} = -10 \text{ V}, \ R_{GEN} = 6 \Omega$ |                        |       | 9     | 40   | ns    |
| t,                  | Turn - On Rise Time               |                                                                                                   |                        |       | 21    | 40   | ns    |
| t <sub>D(off)</sub> | Turn - Off Delay Time             |                                                                                                   |                        |       | 21    | 90   | ns    |
| t <sub>r</sub>      | Turn - Off Fall Time              |                                                                                                   |                        |       | 8     | 50   | ns    |
| $Q_g$               | Total Gate Charge                 | $V_{DS} = -10 \text{ V},$<br>$I_D = -3.4 \text{ A}, V_{GS} = -10 \text{ V}$                       |                        |       | 10    | 25   | nC    |
| $Q_{gs}$            | Gate-Source Charge                | $I_D = -3.4 \text{ A}, V_{GS} = -10 \text{ V}$                                                    |                        |       | 1.6   |      | nC    |
| $Q_{gd}$            | Gate-Drain Charge                 |                                                                                                   |                        | _     | 3.4   |      | nC    |

| Electric        | Electrical Characteristics (T <sub>A</sub> = 25°C unless otherwise noted) |                                                                          |  |      |      |       |  |  |
|-----------------|---------------------------------------------------------------------------|--------------------------------------------------------------------------|--|------|------|-------|--|--|
| Symbol          | Parameter                                                                 | r Conditions                                                             |  | Тур  | Max  | Units |  |  |
| DRAIN-SO        | DRAIN-SOURCE DIODE CHARACTERISTICS AND MAXIMUM RATINGS                    |                                                                          |  |      |      |       |  |  |
| Is              | Maximum Continuous Drain-Source Diode Forward Current                     |                                                                          |  |      | -1.9 | Α     |  |  |
| V <sub>SD</sub> | Drain-Source Diode Forward Voltage                                        | $V_{GS} = 0 \text{ V}, I_{S} = -1.25 \text{ A} \text{ (Note 2)}$         |  | -0.8 | -1.3 | V     |  |  |
| t <sub>rr</sub> | Reverse Recovery Time                                                     | $V_{GS} = 0 \text{ V}, I_F = -2.0 \text{ A}, dI_F/dt = 100 \text{ A/µs}$ |  |      | 100  | ns    |  |  |
| I <sub>m</sub>  | Reverse Recovery Current                                                  |                                                                          |  | 1.9  |      | Α     |  |  |

#### Notes:

1.  $R_{g,k}$  is the sum of the junction-to-case and case-to-ambient thermal resistance where the case thermal reference is defined as the solder mounting surface of the drain pins.  $R_{g,c}$  is guaranteed by design while  $R_{g,c,k}$  is determined by the user's board design.

$$P_D(t) = \frac{T_{J-}T_A}{R_{\theta J} \dot{A}^{(t)}} = \frac{T_{J-}T_A}{R_{\theta J} \dot{\sigma}^{T} R_{\theta C} \dot{A}^{(t)}} = I_D^2(t) \times R_{DS (ON)} \hat{\mathbf{Q}}_{TJ}$$

Typical R<sub>Bux</sub> using the board layouts shown below on 4.5"x5" FR-4 PCB in a still air environment:

- a. 50°C/W when mounted on a 1 in² pad of 2oz cpper.
- b. 105°C/W when mounted on a 0.04 in² pad of 2oz cpper.
- c. 125°C/W when mounted on a 0.006 in² pad of 2oz cpper.







Scale 1 : 1 on letter size paper

2. Pulse Test: Pulse Width  $\leq$  300µs, Duty Cycle  $\leq$  2.0%.

# **Typical Electrical Characteristics**



Figure 1. On-Region Characteristics.



Figure 2. On-Resistance Variation with Gate Voltage and Drain Current.



Figure 3. On-Resistance Variation with Temperature.



Figure 4. On-Resistance Variation with Drain Current and Temperature.



Figure 5. Transfer Characteristics.



Figure 6. Gate Threshold Variation with Temperature.

NDS9400A.SAM

# Typical Electrical Characteristics (continued)



Figure 7. Breakdown Voltage Variation with Temperature.



Figure 8. Body Diode Forward Voltage
Variation with Current and Temperature.



Figure 9. Capacitance Characteristics.



Figure 10. Gate Charge Characteristics.



Figure 11. Transconductance Variation with Drain Current and Temperature.

## **Typical Thermal Characteristics**



Figure 12. SO-8 Dual Package Maximum Steady-State Power Dissipation versus Copper Mounting Pad Area.



Figure 13. Maximum Steady- State Drain
Current versus Copper Mounting Pad
Area.



Figure 14. Maximum Safe Operating Area.



Figure 15. Transient Thermal Response Curve.

Note: Thermal characterization performed using the conditions described in note 1c. Transient thermal response will change depending on the circuit board design.

#### SO-8 Tape and Reel Data and Package Dimensions FAIRCHILD SEMICONDUCTOR IM SOIC(8lds) Packaging Configuration: Figure 1.0 FAIRCH**I**LD **Packaging Description:** Packaging Description: SOIC-8 parts are shipped in tape. The carrier tape is made from a dissipative (carbon filled) polycarbonate resin. The cover tape is a multilayer film (Heat Activated Adhesive in nature) primarily composed of polyester film, adhesive layer, sealant, and amit-static sprayed agent. These reeled parts in standard option are shipped with 2,500 units per 13° or 300cm diameter reel. The reels are dark blue in color and is made of polystyrene plastic (anti-static coated). Other option comes in 500 units per 7° or 177cm diameter reel. This and some other options are further described in the Packaging Information table. Antistatic Cover Tape ESD Label These full reles are individually barcode labeled and placed inside a standard intermediate box (illustrated in figure 1.0) made of recyclable corrugated brown paper. One box contains two reels maximum. And these boxes are placed inside a barcode labeled shipping box which comes in different sizes depending on the number of parts shipped. Static Dissipative Embossed Carrier Tape 63TNR Label Customized Label SOIC (8lds) Packaging Information Packaging Option Standard o flow code) L86Z D84Z **SOIC-8 Unit Orientation** Rail/Tube TNR Packaging type TNR TNR Qty per Reel/Tube/Bag 2.500 4.000 500 Reel Size 13" Dia 13" Dia 7" Dia Box Dimension (mm) 343y64y343 530x130x83 343y64y343 184v187v47 Max qty per Box 5,000 30,000 8,000 1,000 Weight per unit (gm) 0.0774 0.0774 0.0774 0.0774 Weight per Reel (kg) 0.6060 0.9696 0.1182 Note/Comments 343mm x 342mm x 64mm Standard Intermediate box ESD Label F63TNR Label sample F63TNI F63TN Label LOT: CBVK741B019 QTY: 2500 D/C1: D9842 D/C2: SOIC(8lds) Tape Leader and Trailer Configuration: Figure 2.0 0 0 0 0 0 0 0 $\bigcirc$ 0 Components Cover Tape Trailer Tape Leader Tape 1680mm minimum or 640mm minimum or 80 empty pockets 210 empty pockets



# SO-8 Tape and Reel Data and Package Dimensions, continued SOIC-8 (FS PKG Code S1) 1:1 Scale 1:1 on letter size paper Dimensions shown below are in: inches [millimeters] Part Weight per unit (gram): 0.0774 LEAD NO. IDENTIFICATION 0.0200 [0.51] 0.2260 [5.74] 0.0390 [0.99] 0.0500 [1.27] - 0.0500 [1.27] 0.010[0.25](M) [0.25] A CS B LAND PATTERN RECOMMENDATION GAGE PLANE 0.004[0.10] 3 0.0140 [0.36] ALL LEAD TIPS 1.27 TYP. ALL LEADS NOTES: UNLESS OTHERWISE SPECIFIED 1. STANDARD LEAD FINISH: 200 MICROINCHES / 5.08 MICRONS MINIMUM LEAD / TIN (SOLDER) ON COPPER. SO 0.150 WIDE 8 LEADS THESE DIMENSIONS DO NOT INCLUDE MOLD FLASH MAXIMUM LEAD 0.024 [0.609]

September 1998, Rev. A

## **TRADEMARKS**

The following are registered and unregistered trademarks Fairchild Semiconductor owns or is authorized to use and is not intended to be an exhaustive list of all such trademarks.

FACT™ QFET™ FACT Quiet Series™ QS™

 $\begin{array}{lll} \mathsf{FAST}^{\circledast} & \mathsf{Quiet}\,\mathsf{Series^{\mathsf{TM}}} \\ \mathsf{FASTr^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}3} \\ \mathsf{GTO^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}6} \\ \mathsf{HiSeC^{\mathsf{TM}}} & \mathsf{SuperSOT^{\mathsf{TM}}\text{-}8} \\ \end{array}$ 

## **DISCLAIMER**

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION OR DESIGN. FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS.

## LIFE SUPPORT POLICY

FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein:

1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, or (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in significant injury to the user.

2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

## PRODUCT STATUS DEFINITIONS

## **Definition of Terms**

| Datasheet Identification | Product Status            | Definition                                                                                                                                                                                                            |
|--------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information      | Formative or<br>In Design | This datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                                    |
| Preliminary              | First Production          | This datasheet contains preliminary data, and supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design. |
| No Identification Needed | Full Production           | This datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice in order to improve design.                                                       |
| Obsolete                 | Not In Production         | This datasheet contains specifications on a product that has been discontinued by Fairchild semiconductor. The datasheet is printed for reference information only.                                                   |

Rev. [