

# L9214A/G Low-Cost Ringing SLIC

#### Introduction

The Agere Systems Inc. L9214 is a subscriber line interface circuit that is optimized to provide a very low-cost solution for short- and medium-loop applications. This device provides the complete set of line interface functionality, including power ringing needed to interface to a subscriber loop. This device has the capability to operate with a Vcc supply of 3.3 V or 5 V and is designed to minimize external components required at all device interfaces.

#### **Features**

- Low-cost solution
- Onboard ringing generation with software adjustable crest factor switching
- Flexible Vcc options:
  - 3.3 V or 5 V Vcc
  - No -5 V required
- Power control options:
  - Power control resistor
  - Automatic battery switch to minimize off-hook power
- Eight operating states:
  - Scan mode for minimal power dissipation
  - Forward and reverse battery active
  - On-hook transmission states
  - Ring mode
  - Disconnect mode
- Low on-hook power:
  - 25 mW scan mode
  - 165 mW active mode
- Two SLIC gain options to minimize external components in codec interface
- Loop start, ring trip, and ground key detectors
- Programmable current limit
- On-hook and scan mode line voltage clamp
- Thermal protection
- 48-pin MLCC, 32-pin PLCC, and 28-pin SOG (Please contact your Agere Sales Representative for availability) packages

## **Applications**

- Voice over Internet Protocol (VoIP)
- Cable Modems
- Terminal Adapters (TA)
- Wireless Local Loop (WLL)
- Telcordia Technologies<sup>TM</sup> GR-909 Access
- Network Termination (NT)
- PBX
- Key Systems

#### **Description**

This device is optimized to provide battery feed, ringing, and supervision on short- and medium-loop plain old telephone service (POTS) loops. Supported round trip loop length is up to 1000  $\Omega$ .

This device provides power ring to the subscriber by the use of line reversal to create either a sine wave ringing signal with a PWM input or a trapezoidal ringing signal with a selectable crest factor from a square wave input. It provides forward and reverse battery feed states, on-hook transmission, a low-power scan state, and a forward disconnect state.

The device requires a Vcc and line feed battery to operate. Vcc may be either a 3.3 V or a 5 V supply. The ringing signal is derived from the high-voltage battery. An automatic battery switch is included to allow for use of a second lower voltage battery in the off-hook mode, thus minimizing short-loop off-hook power consumption and dissipation. If the user desires single battery operation, a power resistor is required to reduce the power dissipation in the SLIC.

Loop closure, ring trip, and ground key detectors are available. The loop closure detector has a fixed threshold with hysteresis. The ring trip detector and ground key detector threshold and time constants are externally set.

The dc current limit is programmed by an external resistor, the maximum current limit determined by the Vcc supply.

The overhead voltage for this device is fixed and the device is capable of supporting 3.17 dB into a 600  $\Omega$  load with minimal overhead.

The device is offered with two gain options. This allows for an optimized codec interface, with minimal external components regardless of whether a first-generation or a programmable third-generation codec is used.

# **Table of Contents**

| Contents                                | Page | Contents                                  | Page |
|-----------------------------------------|------|-------------------------------------------|------|
| Introduction                            | 1    | Loop Range                                | 26   |
| Features                                | 1    | Battery Reversal Rate                     |      |
| Applications                            | 1    | Supervision                               |      |
| Description                             | 1    | Loop Closure                              |      |
| Features                                | 4    | Ring Trip                                 |      |
| Description                             | 4    | Tip or Ring Ground Detector               |      |
| Architecture Diagram                    | 7    | Power Ring                                |      |
| Pin Information                         | 8    | Periodic Pulse Metering (PPM)             | 29   |
| Operating States                        | 12   | ac Applications                           | 29   |
| State Definitions                       |      | ac Parameters                             |      |
| Forward Active (Fast Polarity Reversal) | 12   | Codec Types                               | 29   |
| Off-hook                                |      | First-Generation Codecs                   |      |
| On-hook                                 | 12   | Third-Generation Codecs                   | 29   |
| Forward Active (Slow Polarity Reversal) | 12   | ac Interface Network                      | 29   |
| Off-hook                                |      | Design Examples                           | 30   |
| On-hook                                 | 12   | First-Generation Codec ac Interface       |      |
| Reverse Active (Fast Polarity Reversal) | 13   | Network—Resistive Termination             | 30   |
| Off-hook                                |      | Example 1, Real Termination               | 31   |
| On-hook                                 |      | First-Generation Codec ac Interface       |      |
| Reverse Active (Slow Polarity Reversal) | 13   | Network—Complex Termination               | 34   |
| Off-hook                                |      | Complex Termination Impedance Design      |      |
| On-hook                                 |      | Example                                   | 34   |
| Scan                                    |      | ac Interface Using First-Generation Codec |      |
| Disconnect                              | 13   | Transmit Gain                             |      |
| Ring                                    |      | Receive Gain                              |      |
| Thermal Shutdown                        |      | Hybrid Balance                            | 36   |
| Absolute Maximum Ratings                | 14   | Blocking Capacitors                       |      |
| Electrical Characteristics              |      | Third-Generation Codec ac Interface       |      |
| Test Configurations                     |      | Network—Complex Termination               | 40   |
| Applications                            |      | Outline Diagram                           |      |
| Power Control                           |      | 28-Pin SOG                                |      |
| dc Loop Current Limit                   |      | 32-Pin PLCC                               |      |
| Overhead Voltage                        |      | 48-Pin MLCC                               | 44   |
| Active Mode                             |      | 48-Pin MLCC, JEDEC MO-220 VKKD-2          |      |
| Scan Mode                               |      | Ordering Information                      |      |
| On-Hook Transmission Mode               |      | 3                                         |      |
| Ring Mode                               |      |                                           |      |

# Table of Contents (continued)

| Figures                                        | Page      | Tables                                           | Page  |
|------------------------------------------------|-----------|--------------------------------------------------|-------|
| Figure 1. Architecture Diagram                 | 7         | Table 1. Pin Descriptions                        | 10    |
| Figure 2. 28-Pin SOG Diagram                   | 8         | Table 2. Control States                          | 12    |
| Figure 3. 32-Pin PLCC Diagram                  | 8         | Table 3. Typical Operating Characteristics       | 14    |
| Figure 4. 48-Pin MLCC Diagram                  | 9         | Table 4. Thermal Characteristics                 | 14    |
| Figure 5. Basic Test Circuit (3 REN Configu    | ration)22 | Table 5. Environmental Characteristics           | 15    |
| Figure 6. Metallic PSRR                        | 23        | Table 6. 5.0 V Supply Currents                   | 15    |
| Figure 7. Longitudinal PSRR                    | 23        | Table 7. 5. 0 V Powering                         | 15    |
| Figure 8. Longitudinal Balance                 | 23        | Table 8. 3.3 V Supply Currents                   | 16    |
| Figure 9. ac Gains                             | 23        | Table 9. 3.3 V Powering                          | 16    |
| Figure 10. Ringing Waveform Crest Factor =     | = 1.627   | Table 10. Two-Wire Port                          | 17    |
| Figure 11. Ringing Waveform Crest Factor =     | = 1.227   | Table 11. Analog Pin Characteristics             | 18    |
| Figure 12. Ring Operation                      | 28        | Table 12. ac Feed Characteristics                | 19    |
| Figure 13. ac Equivalent Circuit               |           | Table 13. Logic Inputs and Outputs               |       |
| Figure 14. Agere T7504 First-Generation Co     | odec;     | (Vcc = 5.0 V)                                    | 20    |
| Resistive Termination (5 REN                   |           | Table 14. Logic Inputs and Outputs               |       |
| Configuration)                                 | 32        | (Vcc = 3.3 V)                                    | 20    |
| Figure 15. Interface Circuit Using First-Gene  | eration   | Table 15. Ringing Specifications                 | 20    |
| Codec (Blocking Capacitors                     |           | Table 16. Ring Trip (3 REN Configuration)        | 21    |
| Not Shown)                                     | 35        | Table 17. Ring Trip (5 REN Configuration)        | 21    |
| Figure 16. ac Interface Using First-Generation | on        | Table 18. Typical Active Mode On- to Off-Hook    |       |
| Codec (Including Blocking Capac                | citors)   | Tip/Ring Current-Limit Transient                 |       |
| for Complex Termination Impeda                 | nce37     | Response                                         | 25    |
| Figure 17. Agere T7504 First-Generation Co     | odec;     | Table 19. FB1/FB2 Values vs. Typical Ramp Ti     | me    |
| Complex Termination with Power                 | Control   | at Vbat1 = -65 V                                 | 26    |
| Resistor (3 REN Configuration)                 | 38        | Table 20. L9214 Parts List for Agere T7504       |       |
| Figure 18. Third-Generation Codec ac Interf    | ace       | First-Generation Codec; Resistive                |       |
| Network; Complex Termination (3                | 3 REN     | Termination                                      | 33    |
| Configuration)                                 | 40        | Table 21. L9214 Parts List for Agere T7504 First | st-   |
|                                                |           | Generation Codec; Complex Termina                | ition |
|                                                |           | with Power Control Resistor                      | 38    |
|                                                |           | Table 22. L9214 Parts List for Agere T8536       |       |
|                                                |           | Third-Generation Codec Meter Pulse               |       |
|                                                |           | Application ac and dc Parameters;                |       |
|                                                |           | Fully Programmable                               | 41    |

#### **Features**

- Onboard balanced trapezoidal ringing generation, 40 Vrms, 1.2 crest factor:
  - -3 REN ring load (2330  $\Omega$  + 24  $\mu$ F), 600  $\Omega$  loop
  - 2 REN ring load (3500  $\Omega$  + 16  $\mu$ F), 1000  $\Omega$  loop
  - 2 REN ring load (3500  $\Omega$  + 1.8  $\mu$ F), 500  $\Omega$  loop
  - No ring relay
  - No bulk ring generator required
  - 15 Hz to 70 Hz ring frequency supported
- Power supplies requirements:
  - Vcc talk battery and ringing battery required
  - No -5 V supply required
  - No high-voltage positive supply required
- Flexible Vcc options:
  - 3.3 V or 5 V Vcc operation
  - 3.3 V or 5 V Vcc interchangeable and transparent to users
- Power control options:
  - Automatic battery switch
  - Power control resistor
- Minimal external components required
- Ten operating states:
  - Forward active, fast polarity reversal
  - Reverse active, fast polarity reversal
  - Forward active, slow polarity reversal
  - Reverse active, slow polarity reversal
  - Scan
  - Disconnect
  - Ringing, line forward with high slope
  - Ringing, line reverse with high slope
  - Ringing, line forward with low slope
  - Ringing, line reverse with low slope
- Unlatched parallel data control interface
- Low SLIC power:
  - Scan 24 mW (Vcc = 5.0 V)
  - Forward/reverse active 148 mW (Vcc = 5.0 V)
  - Scan 17 mW (Vcc = 3.3 V)
  - Forward/reverse on-hook 135 mW (Vcc = 3.3 V)
- Supervision:
  - Loop start, fixed threshold with hysteresis
  - Ring trip filtering, fixed threshold not a function of battery voltage, user adjustable with an external resistor
  - Common-mode current for ground key applications, user-adjustable threshold
- Adjustable current limit:
  - 10 mA to 45 mA programming range at 5 V Vcc
  - 10 mA to 35 mA programming range at 3.3 V Vcc

- Overhead voltage:
  - Automatically adjusted in active mode
  - Clamped <56.5 V in scan and on-hook modes
- Thermal shutdown protection with hysteresis
- Longitudinal balance:
  - ETSI/ITU-T balance
  - GR-909
- Meter pulse compatible
- ac interface:
  - Two SLIC gain options to minimize external components required for interface to first- or third-generation codecs
  - Sufficient dynamic range for direct coupling to codec output
- 28-pin SOG, 32-pin PLCC, and 48-pin MLCC package options
- 90 V CBIC-S technology

# **Description**

The L9214 is designed to provide battery feed, ringing, and supervision functions on short and medium plain old telephone service (POTS) loops. Supported round-trip loop length is up to 1000  $\Omega$  of wiring resistance plus handset or ringing load. This device is designed to minimize power in all operating states.

The L9214 offers eight operating states. The device assumes use of a lower-voltage talk battery, a higher-voltage ringing battery and a single Vcc supply.

The L9214 requires only a positive Vcc supply. No –5 V supply is needed. The L9214 can operate with a Vcc of either 5.0 V or 3.3 V, allowing for greater user flexibility. The choice of Vcc voltage is transparent to the user; the device will function with either supply voltage connected.

Two batteries may be used:

- A high-voltage ring battery (VBAT1). VBAT1 is a maximum -70 V and is used for power ringing, scan, and on-hook transmission modes. This supply is current limited to the maximum power ringing current of approximately 90 mApeak.
- A lower-voltage talk battery (VBAT2). VBAT2 is normally used for active mode powering.

Alternatively, operation may be from a single high-voltage battery supply with a power control resistor to reduce the power dissipation in the SLIC.

## **Description** (continued)

Forward and reverse battery active modes are used for off-hook conditions. Since this device is designed for short- and medium-loop applications, the lower-voltage VBAT2 is normally applied during the forward and reverse active states. Battery reversal is quiet, without breaking the ac path. The rate of battery reversal may be ramped to control switching time.

The magnitude of the overhead voltage in the forward and reverse active modes allows for an undistorted signal of 3.17 dBm into 600  $\Omega$ . The ring trip detector is turned off during active modes to conserve power.

On-hook transmission is not permitted in the scan mode. In this mode, the tip ring voltage is derived from the higher VBAT1 rather than VBAT2.

In the scan and active modes, the overhead voltage is set such that the tip/ring open loop voltage is 42.5 V minimum for a primary battery of 63 V to 70 V for compatibility with maintenance termination units (MTUs). Also, the maximum voltage with respect to ground (tip or ring to ground) is 56.5 V to comply with  $UL^{\text{TM}}$  1950/60950 ANNEX M.2 method B and  $IEC^{\text{®}}$  60950 (quiet interval of ringing). If the primary battery is below –63 V, the magnitude of the tip/ring open circuit voltage is approximately 17 V less than the battery.

To minimize on-hook power, a low-power scan mode is available. In this mode, all functions except off-hook supervision are turned off to conserve power. On-hook transmission is not allowed in the scan mode.

A forward disconnect mode is provided, where all circuits are turned off and power is denied to the loop.

The device offers a ring mode, in which a power ring signal is provided to the tip/ring pair. During the ring mode, the user, by use of the input states, performs line reversals at the required frequency, which generates the power ringing signal. This signal may be applied continuously but is normally cadenced to meet country-specific requirements. The input states are normally set to an active state when power ringing is

halted to enable on-hook transmission. The ring trip detector and common-mode current detector are active during the ring mode. The user may adjust the crest factor of the ring signal by selecting one of the two slew rates. The two rates, high or low, allow the designer to chose one set of external capacitors to meet the crest factor range of 1.2 to 1.6 over a 3:1 frequency range by software control alone. For increased power efficiency, the crest factor should be kept as low as possible.

With maximum V<sub>BAT1</sub>, the L9214 has sufficient power to ring a 3 REN (2310  $\Omega$  + 24  $\mu\text{F})$  ringing load into 600  $\Omega$  of physical wiring resistance. With maximum V<sub>BAT1</sub>, the L9214 has sufficient power to ring a 2 REN (3500  $\Omega$  + 16  $\mu\text{F})$  ringing load into <1000  $\Omega$  of physical wiring resistance. Loop ranges may be expanded by applying a lower crest factor trapezoidal input waveform.

This feature eliminates the need for a separate external ring relay, associated external circuitry, and a bulk ringing generator. See the Applications section of this data sheet for more information.

Where PPM is required, it is injected into the audio receive pins (ac-coupled). PPM shaping must be done externally and the PPM level must be within the 1.12 Vrms (3.17 dBm,  $600~\Omega$ ) level set by the amplifier overhead in the active state.

Both the ring trip and loop closure supervision functions are included. The loop closure has a fixed typical 10 mA on- to off-hook threshold in the active and scan mode. In either case, there is a 2 mA hysteresis. The ring trip detector requires a simple filter at the input. The ring trip threshold internally at a given battery voltage is fixed, but the threshold can be adjusted through an external voltage divider. Typical ring trip threshold is 20.1 mA for a -65 V VBAT1.

A common-mode current detector for tip or ring ground detection is included for ground key applications. The threshold is user programmable via external resistors. See the Applications section of this data sheet for more information on supervision functions.

# **Description** (continued)

Longitudinal balance is consistent with European ETSI and North American GR-909 requirements. Specifications are given in Table 10.

Data control is via a parallel unlatched control scheme.

The dc current limit is programmable in the active modes by use of an external resistor connected between DCOUT and IPROG. Design equations for this feature are given in the dc Loop Current Limit section within the Applications section of this data sheet.

Programming range is 15 mA to 45 mA with Vcc = 5.0 V and 15 mA to 35 mA with Vcc = 3.3 V. Programming accuracy is  $\pm 10\%$  over this current range.

Circuitry is added to the L9214 to minimize the inrush of current from the Vcc supply and to the battery supply during an on- to off-hook transition, thus saving in power supply design cost. See the Applications section of this data sheet for more information.

Transmit and receive gains have been chosen to minimize the number of external components required in the SLIC-codec ac interface, regardless of the choice of codec.

The L9214 uses a voltage feed-current sense architecture; thus, the transmit gain is a transconductance. The L9214 transconductance is set via a single external resistor, and this device is designed for optimal performance with a transconductance set at 300 V/A.

The L9214 offers an option for a single-ended to differential receive gain of either 8 or 2. These options are mask programmable at the factory and are selected by choice of product code.

A receive gain of 8 is more appropriate when choosing a first-generation type codec where termination impedance, hybrid balance, and overall gains are set by external analog filters. The higher gain is typically required for synthesization of complex termination impedance. A receive gain of 2 is more appropriate when choosing a third-generation type codec. Third-generation codecs will synthesize termination impedance and set hybrid balance and overall gains. To accomplish these functions, third-generation codecs typically have both analog and digital gain filters. For optimal signal to noise performance, it is best to operate the codec at a higher gain level. If the SLIC then provides a high gain, the SLIC output may be saturated causing clipping distortion of the signal at tip and ring. To avoid this situation, with a higher gain SLIC, external resistor dividers are used. These external components are not necessary with the lower gain offered by the L9214. See the Applications section of this data sheet for more information.

The L9214 is internally referenced to 1.5 V. The SLIC output VITR is referenced to AGND; therefore, it must be ac-coupled to the codec input. However, the SLIC inputs RCVP/RCVN are floating inputs. If there is not feedback from RCVP/RCVN to VITR, RCVP/RCVN may be directly coupled to the codec output. If there is feedback from RCVP/RCVN to VITR, RCVP/RCVN must be ac coupled to the codec output.

The L9214 is thermally protected to guard against faults. Upon reaching the thermal shutdown temperature, the device will enter an all-off mode. Upon cooling, the device will re-enter the state it was in prior to thermal shutdown. Hysteresis is built in to prevent oscillation.

The L9214 is packaged in the 28-pin SOG, 32-pin PLCC and 48-pin MLCC surface-mount packages. The L9214A is set for gain of eight applications, and the L9214G is set for gain of two applications.

# **Architecture Diagram**



Figure 1. Architecture Diagram

# **Pin Information**



12-3568 (F)

Figure 2. 28-Pin SOG Diagram



Figure 3. 32-Pin PLCC Diagram

# Pin Information (continued)



12-3361f(F)

Figure 4. 48-Pin MLCC Diagram

# Pin Information (continued)

**Table 1. Pin Descriptions** 

| 28-Pin<br>SOG | 32-Pin<br>PLCC | 48-Pin<br>MLCC                              | Symbol | Туре | Name/Function                                                                                                                                                                                                                      |
|---------------|----------------|---------------------------------------------|--------|------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1             | 1              | 43                                          | NSTAT  | 0    | Loop Closure Detector Output—Ring Trip Detector Output. When low, this logic output indicates that an off-hook condition exists or ringing is tripped.                                                                             |
| _             |                | 5, 14, 18,<br>28, 32, 39,<br>42, 44         | NC     |      | No Connection. May be used as a tie point.                                                                                                                                                                                         |
| _             | 2, 6, 7, 8     | 1—4, 8,<br>11, 17, 21,<br>27, 30, 37,<br>46 | NC     | _    | No Connection. May not be used as a tie point.                                                                                                                                                                                     |
| 2             | 3              | 45                                          | VITR   | 0    | <b>Transmit ac Output Voltage.</b> Output of internal AAC amplifier. This output is a voltage that is directly proportional to the differential ac tip/ring current.                                                               |
| 3             | 4              | 47                                          | RCVP   | I    | Receive ac Signal Input (Noninverting). This high-<br>impedance input controls to ac differential voltage on tip<br>and ring. This node is a floating input.                                                                       |
| 4             | 5              | 48                                          | RCVN   | I    | Receive ac Signal Input (Inverting). This high-impedance input controls to ac differential voltage on tip and ring. This node is a floating input.                                                                                 |
| 5             | 9              | 6                                           | DCOUT  | 0    | dc Output Voltage. This output is a voltage that is directly proportional to the absolute value of the differential tip/ring current. This is used to set the dc current limit and the ring trip threshold.                        |
| 6             | 10             | 7                                           | IPROG  | I    | <b>Current-Limit Program Input.</b> A resistor is connected from this pin to DCOUT to program the dc current limit for the device.                                                                                                 |
| 7             | 11             | 9                                           | CF2    | _    | <b>Filter Capacitor.</b> Connect a capacitor from this node to ground.                                                                                                                                                             |
| 8             | 12             | 10                                          | CF1    | _    | <b>Filter Capacitor.</b> Connect a capacitor from this node to CF2.                                                                                                                                                                |
| 9             | 13             | 12                                          | RTFLT  | _    | <b>Ring Trip Filter.</b> Connect this lead to DCOUT via a resistor and to AGND with a capacitor or a resistor capacitor combination, depending on the ringing type, to filter the ring trip circuit to prevent spurious responses. |
| 10            | 14             | 13                                          | IREF   | I    | <b>SLIC Internal Reference Current.</b> Connect a resistor between this pin and AGND to generate an internal reference current.                                                                                                    |
| 11            | 15             | 15                                          | AGND   | GND  | Analog Signal Ground.                                                                                                                                                                                                              |
| 12            | 16             | 16                                          | Vcc    | PWR  | <b>Analog Power Supply.</b> User choice of 5 V or 3.3 V nominal power supply.                                                                                                                                                      |
| 13            | 17             | 19                                          | VBAT1  | PWR  | Battery Supply 1. High-voltage battery.                                                                                                                                                                                            |
| 14            | 18             | 20                                          | VBAT2  | PWR  | <b>Battery Supply 2.</b> Low-voltage battery or power control resistor.                                                                                                                                                            |
| 15            | 19             | 22                                          | BGND   | GND  | Battery Ground. Ground return for the battery supplies.                                                                                                                                                                            |

# Pin Information (continued)

Table 1. Pin Descriptions (continued)

| 28-Pin<br>SOG | 32-Pin<br>PLCC | 48-Pin<br>MLCC | Symbol | Туре | Name/Function                                                                                                                                                                                                                  |
|---------------|----------------|----------------|--------|------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 16            | 20             | 23             | TRGDET | 0    | <b>Tip/Ring Ground Detect.</b> When high, this open collector output indicates the presence of a ring ground or a tip ground. This supervision output may be used in ground key or common-mode fault detection applications.   |
| 17            | 21             | 24             | ICM    | I    | Common-Mode Current Sense. To program tip or ring ground sense threshold, connect a resistor to Vcc and connect a capacitor to AGND to filter 50/60 Hz. If unused, the pin is connected to ground.                             |
| 18            | 22             | 25             | FB2    | _    | Polarity Reversal Slowdown Capacitor. Connect a capacitor from this node for controlling rate of battery reversal. Also used for ringing, this pin cannot be left open.                                                        |
| 19            | 23             | 26             | FB1    | _    | Polarity Reversal Slowdown Capacitor. Connect a capacitor from this node for controlling rate of battery reversal. Also used for ringing, this pin cannot be left open.                                                        |
| 20            | 24             | 29             | PT     | I/O  | <b>Protected Tip.</b> The input to the loop sensing circuit and output drive of the tip amplifier. Connect to loop through overvoltage and overcurrent protection.                                                             |
| 21            | 25             | 31             | PR     | I/O  | <b>Protected Ring.</b> The input to the loop sensing circuit and output drive of the ring amplifier. Connect to loop through overvoltage and overcurrent protection.                                                           |
| 22            | 26             | 33             | B3     | İ    | State Control Input.                                                                                                                                                                                                           |
| 23            | 27             | 34             | B2     | I    | State Control Input.                                                                                                                                                                                                           |
| 24            | 28             | 35             | B1     | I    | State Control Input.                                                                                                                                                                                                           |
| 25            | 29             | 36             | B0     | Ī    | State Control Input.                                                                                                                                                                                                           |
| 26            | 30             | 38             | ITR    | I    | <b>Transmit Gain.</b> Input to AX amplifier. Connect a resistor from this node to VTX to set transmit gain. Gain shaping for termination impedance with a COMBO I codec is also achieved with a network from this node to VTX. |
| 27            | 31             | 40             | VTX    | 0    | <b>ac/dc Output Voltage.</b> Output of internal AX amplifier. The voltage at this pin is directly proportional to the differential tip/ring current.                                                                           |
| 28            | 32             | 41             | TXI    | I    | ac/dc Separation. Input to internal AAC amplifier. Connect a 0.1 $\mu$ F capacitor from this pin to VTX.                                                                                                                       |

# **Operating States**

**Table 2. Control States** 

| В3 | B2 | B1 | В0 | State                                              |
|----|----|----|----|----------------------------------------------------|
| 0  | 0  | 0  | 0  | Disconnect                                         |
| 0  | 0  | 0  | 1  | Ringing, (line reverse with high slope)            |
| 0  | 0  | 1  | 0  | Unused*                                            |
| 0  | 0  | 1  | 1  | Ringing, (line forward with high slope)            |
| 0  | 1  | 0  | 0  | Disconnect                                         |
| 0  | 1  | 0  | 1  | Reverse active and on-hook, fast polarity reversal |
| 0  | 1  | 1  | 0  | Scan                                               |
| 0  | 1  | 1  | 1  | Forward active and on-hook, fast polarity reversal |
| 1  | 0  | 0  | 0  | Disconnect                                         |
| 1  | 0  | 0  | 1  | Ringing, (line reverse with low slope)             |
| 1  | 0  | 1  | 0  | Unused*                                            |
| 1  | 0  | 1  | 1  | Ringing, (line forward with low slope)             |
| 1  | 1  | 0  | 0  | Disconnect                                         |
| 1  | 1  | 0  | 1  | Reverse active and on-hook, slow polarity reversal |
| 1  | 1  | 1  | 0  | Scan                                               |
| 1  | 1  | 1  | 1  | Forward active and on-hook, slow polarity reversal |

<sup>\*</sup> In this state, all supervision functions are disabled, on hook transmission is disabled, pin PT is positive with respect to PR, VBAT1 is applied to tip/ring, and the tip to ring voltage will be equivalent to the scan state.

#### **State Definitions**

#### Forward Active (Fast Polarity Reversal)

#### Off-hook

- Pin PT is positive with respect to PR.
- VBAT2 is applied to tip/ring drive amplifiers for the majority of loop lengths. This may also be derived from VBAT1 through a power control resistor.
- Loop closure and common-mode detect are active.
- Ring trip detector is turned off to conserve power.
- Overhead is set for undistorted transmission of +3.17 dBm into 600 Ω.

#### On-hook

- Pin PT is positive with respect to PR.
- VBAT1 is applied to tip/ring drive amplifiers. The tip to ring on-hook differential voltage will be between -42.5 V and -56.5 V with a primary battery of -65 V.

- Loop closure and common-mode detect are active.
- Ring trip detector is turned off to conserve power.
- On-hook transmission is enabled.
- Overhead is set to nominal 17.0 V for undistorted transmission of 0 dBm into 600 Ω.

#### Forward Active (Slow Polarity Reversal)

#### Off-hook

Same as the forward active (fast polarity reversal) state, but with slower polarity reversal.

#### On-hook

Same as the forward active (fast polarity reversal) state, but with slower polarity reversal.

## State Definitions (continued)

## **Reverse Active (Fast Polarity Reversal)**

#### Off-hook

- Pin PR is positive with respect to PT.
- VBAT2 is applied to tip/ring drive amplifiers via the soft battery switch for the majority of loop lengths. This may also be derived from VBAT1 through a power control resistor.
- Loop closure and common-mode detect are active.
- Ring trip detector is turned off to conserve power.
- Overhead is set to nominal 4.0 V for undistorted transmission of 0 dBm into 600  $\Omega$  and may be increased automatically for larger signal levels.

#### On-hook

- Pin PR is positive with respect to PT.
- VBAT1 is applied to tip/ring drive amplifiers. The tip to ring on-hook differential voltage will be between -42.5 V and -56.5 V with a primary battery of -65 V.
- Loop closure and common-mode detect are active.
- Ring trip detector is turned off to conserve power.
- On-hook transmission is enabled.
- Overhead is set to nominal 17.0 V for undistorted transmission of 0 dBm into 600 Ω.

#### **Reverse Active (Slow Polarity Reversal)**

#### Off-hook

Same as the reverse active (fast polarity reversal) state, but with slower polarity reversal.

#### On-hook

 Same as the reverse active (fast polarity reversal) state, but with slower polarity reversal.

#### Scan

- Except for loop closure, all circuits (including ring trip and common-mode detector) are powered down.
- On-hook transmission is disabled.
- Pin PT is positive with respect to PR, and VBAT1 is applied to tip/ring.
- The tip to ring on-hook differential voltage will be between -42.5 V and -56.5 V with a -65 V primary battery.

#### **Disconnect**

- The tip/ring amplifiers and all supervision are turned off.
- The SLIC goes into a high-impedance state.
- NSTAT is forced high (on-hook).

#### Ring

- Ringing controlled digitally or by a PWM input signal
- Power ring signal is applied to tip and ring.
- Software-selectable slew rate, fast or slow.
- Ring trip supervision and common-mode current supervision are active; loop closure is inactive.
- Overhead voltage is reduced to typically 2.5 V and current limit set at IPROG is disabled.
- Current is limited by saturation current of the amplifiers themselves, typically 72 mA peak at 125 °C.

#### Thermal Shutdown

- Not controlled via truth table inputs.
- This mode is caused by excessive heating of the device, such as may be encountered in an extended power-cross situation.

# **Absolute Maximum Ratings** (at $TA = 25 \, ^{\circ}\text{C}$ )

Stresses in excess of the absolute maximum ratings can cause permanent damage to the device. These are absolute stress ratings only. Functional operation of the device is not implied at these or any other conditions in excess of those given in the operational sections of the data sheet. Exposure to absolute maximum ratings for extended periods can adversely affect device reliability.

| Parameter                                  | Symbol | Min  | Тур | Max       | Unit |
|--------------------------------------------|--------|------|-----|-----------|------|
| dc Supply (Vcc)                            | _      | -0.5 | _   | 7.0       | V    |
| Battery Supply (VBAT1)                     |        | _    | _   | -80       | V    |
| Battery Supply (VBAT2)                     |        | _    | _   | VBAT1     | V    |
| Logic Input Voltage                        | _      | -0.5 | _   | Vcc + 0.5 | V    |
| Logic Output Voltage                       | _      | -0.5 | _   | Vcc + 0.5 | V    |
| Operating Temperature Range                | _      | -40  | _   | 125       | °C   |
| Storage Temperature Range                  | _      | -40  | _   | 150       | °C   |
| Relative Humidity Range                    |        | 5    | _   | 95        | %    |
| Ground Potential Difference (BGND to AGND) | _      | _    | _   | ±1        | V    |

Note: The IC can be damaged unless all ground connections are applied before, and removed after, all other connections. Furthermore, when powering the device, the user must guarantee that no external potential creates a voltage on any pin of the device that exceeds the device ratings. For example, inductance in a supply lead could resonate with the supply filter capacitor to cause a destructive overvoltage.

**Table 3. Typical Operating Characteristics** 

| Parameter                                 | Min        | Тур | Max             | Unit |
|-------------------------------------------|------------|-----|-----------------|------|
| 5 V dc Supplies (Vcc)                     | _          | 5.0 | 5.25            | V    |
| 3 V dc Supplies (Vcc)                     | 2.97       | 3.3 | _               | V    |
| High Office Battery Supply (VBAT1)        | -63        | -65 | <del>-</del> 70 | V    |
| Auxiliary Office Battery Supply (VBAT2)   | <b>–15</b> | -21 | VBAT1           | V    |
| Operating Temperature Range (28-pin SOG)  | 0          | 25  | 70              | °C   |
| Operating Temperature Range (32-pin PLCC) | -40        | 25  | 85              | °C   |

**Table 4. Thermal Characteristics** 

| Parameter                                                                                                                                                                                                                                                | Min              | Тур                          | Max | Unit                         |
|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|------------------------------|-----|------------------------------|
| Thermal Protection Shutdown (Tjc)                                                                                                                                                                                                                        | 150              | 165                          | _   | °C                           |
| 28-pin SOG Thermal Resistance Junction to Ambient (θJA) <sup>1, 2</sup> :<br>Natural Convection 2S2P Board<br>Wind Tunnel 200 Linear Feet per Minute (LFPM) 2S2P Board                                                                                   | _                | 70<br>59                     | _   | °C/W<br>°C/W                 |
| 32-pin PLCC Thermal Resistance Junction to Ambient (θJA) <sup>1, 2</sup> : Natural Convection 2S2P Board Natural Convection 2S0P Board Wind Tunnel 100 Linear Feet per Minute (LFPM) 2S2P Board Wind Tunnel 100 Linear Feet per Minute (LFPM) 2S0P Board | _<br>_<br>_<br>_ | 35.5<br>50.5<br>31.5<br>42.5 |     | °C/W<br>°C/W<br>°C/W<br>°C/W |
| 48-pin MLCC Thermal Resistance Junction to Ambient (θJA) <sup>1, 2</sup>                                                                                                                                                                                 | _                | 38                           | _   | °C/W                         |

<sup>1.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization.

<sup>2.</sup> Airflow, PCB board layers, and other factors can greatly affect this parameter.

# **Electrical Characteristics**

#### **Table 5. Environmental Characteristics**

| Parameter                                       | Min | Тур | Max             | Unit |
|-------------------------------------------------|-----|-----|-----------------|------|
| Temperature Range (28-pin SOG)                  | 0   | _   | 70              | °C   |
| Temperature Range (32-pin PLCC and 48-pin MLCC) | -40 | _   | 85              | °C   |
| Humidity Range <sup>1</sup>                     | 5   | _   | 95 <sup>1</sup> | %RH  |

<sup>1.</sup> Not to exceed 26 grams of water per kilogram of dry air.

#### Table 6. 5.0 V Supply Currents

 $V_{BAT1} = -65 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 5.0 \text{ V}.$ 

| Parameter                                                                 | Min | Тур  | Max  | Unit |
|---------------------------------------------------------------------------|-----|------|------|------|
| Supply Currents (scan state; no loop current):                            |     |      |      |      |
| lvcc                                                                      | _   | 2.90 | 3.80 | mA   |
| IVBAT1                                                                    |     | 0.09 | 0.20 | mA   |
| IVBAT2                                                                    | _   | 0.04 | 0.07 | mΑ   |
| Supply Currents (forward/reverse active; no loop current, VBAT1 applied): |     |      |      |      |
| lvcc                                                                      | _   | 4.8  | 6.00 | mA   |
| IVBAT1                                                                    | _   | 1.5  | 1.95 | mA   |
| IVBAT2                                                                    | _   | 1.0  | 1.20 | mΑ   |
| Supply Currents (disconnect mode):                                        |     |      |      |      |
| lvcc                                                                      | _   | 1.60 | 2.20 | mA   |
| IVBAT1                                                                    |     | 0.02 | 0.10 | mA   |
| IVBAT2                                                                    | _   | 0.01 | 0.02 | mΑ   |
| Supply Currents (ringing mode, no load applied):                          |     |      |      |      |
| lvcc                                                                      | _   | 4.40 | 5.0  | mA   |
| IVBAT1                                                                    | _   | 1.70 | 2.2  | mΑ   |
| IVBAT2                                                                    | _   | 0.57 | 0.7  | mA   |

## Table 7. 5.0 V Powering

 $V_{BAT1} = -65 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 5.0 \text{ V}.$ 

| Parameter                                                                  | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------|-----|-----|-----|------|
| Power Dissipation (scan state; no loop current)                            | _   | 21  | 33  | mW   |
| Power Dissipation (forward/reverse active; no loop current, VBAT1 applied) | _   | 143 | 182 | mW   |
| Power Dissipation (disconnect mode)                                        | _   | 10  | 18  | mW   |
| Power Dissipation (ring mode; no load applied)                             |     | 144 | 183 | mW   |

Note: Refer to the power control description in the Applications section to calculate power dissipation in the forward/reverse off-hook state.

# Table 8. 3.3 V Supply Currents

 $V_{BAT1} = -65 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 3.3 \text{ V}.$ 

| Parameter                                                                 | Min | Тур  | Max  | Unit |
|---------------------------------------------------------------------------|-----|------|------|------|
| Supply Currents (scan state; no loop current):                            |     |      |      |      |
| Ivcc                                                                      | _   | 2.30 | 3.00 | mΑ   |
| IVBAT1                                                                    | —   | 0.09 | 0.18 | mΑ   |
| IVBAT2                                                                    | _   | 0.04 | 0.07 | mΑ   |
| Supply Currents (forward/reverse active; no loop current, VBAT1 applied): |     |      |      |      |
| Ivcc                                                                      | _   | 4.40 | 5.30 | mΑ   |
| IVBAT1                                                                    | _   | 1.50 | 1.90 | mΑ   |
| IVBAT2                                                                    | _   | 0.97 | 1.20 | mΑ   |
| Supply Currents (disconnect mode):                                        |     |      |      |      |
| lvcc                                                                      | _   | 1.20 | 1.70 | mΑ   |
| IVBAT1                                                                    | —   | 0.02 | 0.10 | mΑ   |
| IVBAT2                                                                    | _   | 0.01 | 0.02 | mΑ   |
| Supply Currents (ringing mode, no load applied):                          |     |      |      |      |
| Ivcc                                                                      | _   | 4.00 | 4.75 | mΑ   |
| IVBAT1                                                                    | _   | 1.64 | 2.16 | mΑ   |
| IVBAT2                                                                    | _   | 0.54 | 0.60 | mΑ   |

#### Table 9. 3.3 V Powering

 $V_{BAT1} = -65 \text{ V}, V_{BAT2} = -21 \text{ V}, V_{CC} = 3.3 \text{ V}.$ 

| Parameter                                                                  | Min | Тур | Max | Unit |
|----------------------------------------------------------------------------|-----|-----|-----|------|
| Power Dissipation (scan state; no loop current)                            | _   | 14  | 23  | mW   |
| Power Dissipation (forward/reverse active; no loop current, VBAT1 applied) | _   | 132 | 166 | mW   |
| Power Dissipation (disconnect mode)                                        | _   | 5   | 13  | mW   |
| Power Dissipation (ring mode; no loop current)                             | _   | 131 | 169 | mW   |

Note: Refer to the power control description in the Applications section to calculate power dissipation in the forward/reverse off-hook state.

**Table 10. Two-Wire Port** 

| Parameter                                                                                                                                                               | Min       | Тур      | Max        | Unit         |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------|----------|------------|--------------|
| Tip or Ring Drive Current = dc + Longitudinal + Signal Currents                                                                                                         | 72        |          | _          | mApeak       |
| Tip or Ring Drive Current = Ringing + Longitudinal                                                                                                                      | 37        |          | _          | mApeak       |
| Signal Current                                                                                                                                                          | 5         |          | _          | mArms        |
| Longitudinal Current Capability per Wire (Longitudinal current is independent of dc loop current.)                                                                      | 8.5       | 15       | _          | mArms        |
| Ringing Current (RLOAD = 2330 $\Omega$ + 24 $\mu$ F)                                                                                                                    | 25        |          | _          | mApeak       |
| Ringing Current (RLOAD = $3500 \Omega + 1.8 \mu F$ )                                                                                                                    | 12        |          | _          | mApeak       |
| Ringing Current Limit (RLOAD = $100 \Omega$ )                                                                                                                           | _         |          | 90         | mApeak       |
| dc Loop Current—ILIM (RLOOP = 500 Ω):  Programming Range (Vcc = 5.0 V)  Programming Range (Vcc = 3.3 V)                                                                 | 15<br>15  | _        | 45<br>35   | mA<br>mA     |
| dc Current Variation (current limit 15 mA to 45 mA)                                                                                                                     | _         |          | ±10        | %            |
| dc Loop Current (RLOOP = 100 $\Omega$ , on to off hook transition) t < 20 ms                                                                                            |           |          | 350<br>100 | mApeak<br>mA |
| dc Loop Current (RLOOP = 100 $\Omega$ , on to off hook transition) t < 50 ms                                                                                            | _         |          | —<br>150%  | Ішм          |
| dc Feed Resistance, 2 x RF (excluding protection resistors)                                                                                                             | 25        | 36       | 50         | Ω            |
| Loop Resistance Range*, (0 dB overload into 600 $\Omega$ )<br>ILOOP = 20 mA, VBAT2 = -24 V, 50 $\Omega$ (2 x RF), 60 $\Omega$ (2 x RP), 300 $\Omega$ RLOOP plus Handset | 840       | _        | _          | Ω            |
| ILOOP = 25 mA, VBAT1 = $-65$ V, $50$ $\Omega$ (2 x RF), $60$ $\Omega$ (2 x RP), $1000$ $\Omega$ RLOOP plus Handset                                                      | 1540      |          | _          | Ω            |
| Open Loop Voltages,  VBAT1  = -63 V to -70 V: Scan/On-Hook Transmission Mode:  PT - PR  - Differential  PT  or  PR  Referenced to BGND                                  | 42.5<br>— | 48<br>—  | —<br>56.5  | < <          |
| Ring Mode,  VBAT1  = -63 V to -70 V:<br> PT - PR  - Differential, (open loop ring voltage)                                                                              | 40        | _        | _          | Vrms         |
| Loop Closure Threshold: Scan/Active/On-hook Transmission Modes                                                                                                          |           | 10       | _          | mA           |
| Loop Closure Threshold Hysteresis:                                                                                                                                      | _         | 2        | _          | mA           |
| Ground Key: Differential Detector Threshold Detection                                                                                                                   | 5<br>50   | 8<br>—   | 10<br>—    | mA<br>ms     |
| Longitudinal to Metallic Balance at PT/PR Test Method per Figure 8, 1 kHz <sup>†</sup> 58 dB minimum, 60 dB typical: 300 Hz to 600 Hz 600 Hz to 3.4 kHz                 | 55<br>55  | 58<br>58 | _          | dB<br>dB     |
| Metallic to Longitudinal (harm) Balance: 200 Hz to 1000 Hz 100 Hz to 4000 Hz                                                                                            | 40<br>40  |          |            | dB<br>dB     |
| PSRR 500 Hz—3000 Hz: VBAT1, VBAT2 Vcc (3.3 V operation)                                                                                                                 | 40<br>25  |          |            | dB<br>dB     |

<sup>\*</sup> Values guaranteed by design, not subject to production test.

<sup>†</sup> Corresponds to 55 dB minimum with 1%, 30  $\Omega$  resistors per Q552 (11/96) Section 2.1.2 and  $\textit{IEEE}^{\circledR}$  455.

**Table 11. Analog Pin Characteristics** 

| Parameter                                 | Min  | Тур  | Max       | Unit |
|-------------------------------------------|------|------|-----------|------|
| TXI (input impedance)                     | _    | 100  | _         | kΩ   |
| Output Offset (VTX)                       | _    | ±5   | _         | mV   |
| Output Offset (VITR)                      | _    | ±70  | _         | mV   |
| Output Drive Current (VTX)                |      | ±500 | _         | μΑ   |
| Output Drive Current (VITR)               |      | ±250 | _         | μΑ   |
| Output Voltage Swing (VTX) (Vcc = 5.0 V)  | ±3.7 | _    | +5/-8     | V    |
| Output Voltage Swing (VITR) (Vcc = 5.0 V) |      | _    | ±3.1      | V    |
| Output Short-circuit Current (VTX)        |      | ±5   | _         | mA   |
| Output Short-circuit Current (VITR)       |      | ±6   | _         | mA   |
| Output Load Resistance (VTX and VITR)     | 10   | _    | _         | kΩ   |
| Output Load Capacitance (VTX)             |      | _    | 20        | pF   |
| Output Load Capacitance (VITR)            | _    | _    | 50        | pF   |
| RCVN and RCVP:                            |      |      |           |      |
| Input Voltage Range (Vcc = 5.0 V)         | 0    | _    | Vcc - 0.5 | V    |
| Input Voltage Range (Vcc = 3.3 V)         | 0    | _    | Vcc - 0.3 | V    |
| Input Bias Current                        | _    | _    | ±1.5      | μΑ   |

**Table 12. ac Feed Characteristics** 

| Parameter                                                                         | Min   | Тур  | Max        | Unit  |
|-----------------------------------------------------------------------------------|-------|------|------------|-------|
| ac Termination Impedance <sup>1</sup>                                             | 150   | 600  | 1400       | Ω     |
| Total Harmonic Distortion (200 Hz—4 kHz) <sup>2</sup> :                           |       |      |            |       |
| Off-hook                                                                          | _     | _    | 0.3        | %     |
| On-hook                                                                           | _     | _    | 1.0        | %     |
| Transmit Gain (f = 1004 Hz, 1020 Hz) <sup>3</sup> :                               |       |      |            |       |
| PT/PR Current to VITR                                                             | 291   | 300  | 309        | V/A   |
| Receive Gain <sup>4</sup> (f = 1004 Hz to 1020 Hz):                               |       |      |            |       |
| RCVP or RCVN to PT—PR (gain of 8 option, L9214A)                                  | 7.6   | 8    | 8.4        | _     |
| RCVP or RCVN to PT—PR (gain of 2 option, L9214G)                                  | 1.9   | 2    | 2.1        | _     |
| Gain vs. Frequency (transmit and receive) <sup>2</sup> , 600 $\Omega$ Termination |       |      |            |       |
| (Q.552), 1004 Hz, 1020 Hz reference:                                              |       |      |            |       |
| 200 Hz—300 Hz                                                                     | -0.30 | 0    | 0.05       | dB    |
| 300 Hz—3.4 kHz                                                                    | -0.05 | 0    | 0.05       | dB    |
| 3.4 kHz—3.6 kHz                                                                   | -1.50 | 0    | 0.05       | dB    |
| 3.6 kHz—20 kHz                                                                    | -3.00 | -0.1 | -0.05      | dB    |
| 20 kHz—266 kHz                                                                    | _     | _    | -2.0       | dB    |
| Gain vs. Level (transmit and receive) <sup>2</sup> , 0 dBV Reference (Q.552):     |       |      |            |       |
| −55 dB to +3.0 dB                                                                 | -0.05 | 0    | 0.05       | dB    |
| Idle-channel Noise (tip/ring) 600 Ω Termination:                                  |       |      |            |       |
| Psophometric                                                                      |       | -82  | <b>–77</b> | dBmp  |
| C-Message                                                                         | _     | 8    | 13         | dBrnC |
| 3 kHz Flat                                                                        |       | _    | 20         | dBrn  |
| Idle-channel Noise (VTX) 600 Ω Termination:                                       |       |      |            |       |
| Psophometric                                                                      | _     | -82  | <b>–77</b> | dBmp  |
| C-Message                                                                         | _     | 8    | 13         | dBrnC |
| 3 kHz Flat                                                                        | _     | _    | 20         | dBrn  |

<sup>1.</sup> Set externally either by discrete external components or a third- or fourth-generation codec. Any complex impedance R1 + R2 || C between 150  $\Omega$  and 1400  $\Omega$  can be synthesized.

<sup>2.</sup> This parameter is not tested in production. It is guaranteed by design and device characterization.

<sup>3.</sup> VITR transconductance depends on the resistor from ITR to VTX. This gain assumes an ideal 4750 Ω, the recommended value. Positive current is defined as the differential current flowing from PT to PR.

<sup>4.</sup> Tested per Figure 9. The gain reading is adjusted by the ratio of 696/660 to account for the 36  $\Omega$  nominal ac feed resistance.

Table 13. Logic Inputs and Outputs (Vcc = 5.0 V)

| Parameter                                                        | Symbol | Min  | Тур | Max  | Unit |
|------------------------------------------------------------------|--------|------|-----|------|------|
| Input Voltages:                                                  |        |      |     |      |      |
| Low Level                                                        | VIL    | -0.5 | 0.4 | 0.7  | V    |
| High Level                                                       | Vih    | 2.0  | 2.4 | Vcc  | V    |
| Input Current:                                                   |        |      |     |      |      |
| Low Level (Vcc = 5.25 V, Vı = 0.4 V)                             | lı∟    | _    | _   | ±250 | μΑ   |
| High Level (Vcc = 5.25 V, Vı = 2.4 V)                            | Іін    | _    | _   | ±250 | μΑ   |
| Output Voltages (open collector with internal pull-up resistor): |        |      |     |      |      |
| Low Level (Vcc = 4.75 V, lo <sub>L</sub> = 200 μA)               | Vol    | 0    | 0.2 | 0.4  | V    |
| High Level (Vcc = $4.75$ V, IoH = $-10 \mu$ A)                   | Vон    | 2.4  |     | Vcc  | V    |

# Table 14. Logic Inputs and Outputs (Vcc = 3.3 V)

| Parameter                                                        | Symbol | Min  | Тур | Max  | Unit |
|------------------------------------------------------------------|--------|------|-----|------|------|
| Input Voltages:                                                  |        |      |     |      |      |
| Low Level                                                        | VIL    | -0.5 | 0.2 | 0.5  | V    |
| High Level                                                       | Vih    | 2.0  | 2.5 | Vcc  | V    |
| Input Current:                                                   |        |      |     |      |      |
| Low Level (Vcc = 3.46 V, Vı = 0.4 V)                             | lı∟    | _    | _   | ±250 | μΑ   |
| High Level (Vcc = 3.46 V, Vı = 2.4 V)                            | Іін    | _    | _   | ±250 | μΑ   |
| Output Voltages (open collector with internal pull-up resistor): |        |      |     |      |      |
| Low Level (Vcc = 3.13 V, lo <sub>L</sub> = 200 μA)               | Vol    | 0    | 0.2 | 0.5  | V    |
| High Level (Vcc = $3.13$ V, IoH = $-5 \mu$ A)                    | Vон    | 2.2  |     | Vcc  | V    |

# **Table 15. Ringing Specifications**

| _           | 60          | _                                  | dB                                              |
|-------------|-------------|------------------------------------|-------------------------------------------------|
|             |             |                                    |                                                 |
| 40          | _           | _                                  | Vrms                                            |
| 40          | _           | _                                  | Vrms                                            |
| 40          | _           | _                                  | Vrms                                            |
| 40          | _           | _                                  | Vrms                                            |
| _<br>_<br>_ | 5<br>5<br>5 | _<br>_<br>_<br>10                  | %<br>%<br>%                                     |
|             | 40          | 40 —<br>40 —<br>40 —<br>— 5<br>— 5 | 40 — —  40 — —  40 — —  40 — —  5 — 5 — 5 — 5 — |

<sup>1.</sup> Voltage is measured across both resistive and capacitive elements of the ringer load.

<sup>2.</sup> Voltage is measured only across the resistive element of the ringer load.

**Table 16. Ring Trip (3 REN Configuration)** 

| Parameter                                      | Min | Тур | Max                      | Unit |
|------------------------------------------------|-----|-----|--------------------------|------|
| Ring Trip (NSTAT = 0): Loop Resistance (total) | 0   | _   | 1000                     | Ω    |
| Ring Trip (NSTAT = 1): Loop Resistance (total) | 10  | _   | _                        | kΩ   |
| Ringer Load                                    | _   | _   | $2330 \Omega + 24 \mu F$ | _    |
| Trip Time (f = 20 Hz)                          | _   | _   | 130                      | ms   |

Ringing will not be tripped by the following loads:

- 100  $\Omega$  resistor in series with a 2  $\mu$ F capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz.
- 10 kΩ resistor in parallel with a 4 μF capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz.

**Table 17. Ring Trip (5 REN Configuration)** 

| Parameter                                      | Min | Тур | Max                        | Unit |
|------------------------------------------------|-----|-----|----------------------------|------|
| Ring Trip (NSTAT = 0): Loop Resistance (total) | 0   | _   | 600                        | Ω    |
| Ring Trip (NSTAT = 1): Loop Resistance (total) | 10  | _   | _                          | kΩ   |
| Ringer Load                                    | _   | _   | 1386 $\Omega$ + 40 $\mu$ F | _    |
| Trip Time (f = 20 Hz)                          | _   | _   | 150                        | ms   |

Ringing will not be tripped by the following loads:

- 100  $\Omega$  resistor in series with a 2  $\mu$ F capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz.
- 10 kΩ resistor in parallel with a 6 μF capacitor applied across tip and ring. Ring frequency = 17 Hz to 23 Hz.

Note: Refer to the application section for further description of the 3 REN configuration vs. 5 REN configuration.

# **Test Configurations**



Figure 5. Basic Test Circuit, Vcc = 3.3 V (3 REN Configuration)

# **Test Configurations** (continued)



Figure 6. Metallic PSRR

12-2582.c (F)

VBAT OR VCC DISCONNECT BYPASS CAPACITOR 100 Ω≶ 4.7 μF **VBATOR** Vcc  $67.5~\Omega$ -10 μF **BASIC TEST CIRCUIT**  $67.5 \Omega$ RING  $V_{\rm M} \gtrsim 56.3 \, \Omega^{\odot}$ 10 μF  $PSRR = 20log \frac{Vs}{VM}$ 12-2583.b (F)

Figure 7. Longitudinal PSRR



Figure 8. Longitudinal Balance



Figure 9. ac Gains

# **Applications**

#### **Power Control**

Under normal device operating conditions, power dissipation must be controlled to prevent the device temperature from rising too close to the thermal shutdown point. Power dissipation is highest with higher battery voltages, higher current limit, and under shorter dc loop conditions. Additionally, higher ambient temperature will reduce thermal margin. Increasing the number of PC board layers and increasing airflow around the device are typical ways of improving thermal margin.

The maximum recommended junction temperature for the L9214 is 150 °C. The junction temperature is:

$$Tj = TAMBIENT + \theta JA * PSLIC$$

The thermal impedance of this device depends on the package type as well as number of PCB layers and airflow. The thermal impedance of the 28-pin SOG package is somewhat higher than the 32-pin PLCC package. The 28-pin SOG package in still air with a single-sided PCB is rated at 70 °C/W. The 32-pin PLCC package thermal impedance with no airflow on a four-layer PCB is estimated at 37 °C/W.

The power handling capability of the package is:

PSLIC = 
$$(150 \, ^{\circ}\text{C} - \text{Tambient})/\theta_{\text{JA}}$$

which is a minimum of 0.93 W for the 28-pin SOG package with a single-sided PCB and no airflow and as much as 2.15 W for the 32-pin PLCC package with a multilayer PCB.

This device is intended to operate with a high-voltage primary battery of -63 V to -70 V. Under short-loop conditions, an internal soft battery switch shunts most (all but  $I_{BIAS} = 3.5$  mA) of the loop current to an auxiliary battery of lower absolute voltage (typically -21 V). Where single battery operation is required, an external power control resistor can be connected from the  $V_{BAT2}$  pin to  $V_{BAT1}$  and all but 3.5 mA of the loop current will flow through the power control resistor.

The power dissipated in the device is best illustrated by an example. Assume VBAT1 is -65 V, VBAT2 is -21 V, and the current limit is is ILOOP.

Let IQ1 and IQ2 be the quiescent currents drawn from VBAT1 and VBAT2 respectively (the current drawn from the battery when the phone is on-hook). Let IBIAS be the additional current drawn from VBAT1 when the phone is off-hook.

IBIAS = IVBAT1(off-hook) - IQ1

Typically IBIAS is 3.5 mA. This additional VBAT1 current contributes to the loop current and the remaining loop current is supplied by VBAT2, so that

$$IVBAT2 = IQ2 + ILOOP - IBIAS$$

Ivcc is the current drawn from Vcc and is relatively constant as the phone goes off hook.

The total power from the power supplies is:

```
PTOTAL = \{[(IQ1 + IBIAS) * VBAT1] + [(IQ2 + ILOOP - IBIAS) * VBAT2] + [(IVCC) * VCC]\}
```

The maximum values of Iq1 and Iq2 are 1.95 mA and 1.20 mA respectively from Table 4.

If the current limit is set to 25 mA, given the current limit tolerance of 10%, the maximum current limit is 27.5 mA. Also, assume 20  $\Omega$  of wire resistance, 30  $\Omega$  of protection resistance, and 200  $\Omega$  for the handset

```
PTOTAL = \{[(1.95 \text{ mA} + 3.5 \text{ mA}) * (65 \text{ V})] + [(1.20 \text{ mA} + 27.5 \text{ mA} - 3.5 \text{ mA}) * (21 \text{ V})] + [(6 \text{ mA}) * (5 \text{ V})] = 913.45 \text{ mW}
```

The power delivered to the loop and the protection resistors (PLOOP) is:

Thus, the total power dissipated by the SLIC is:

PD of SLIC = Total power (PTOTAL) – power delivered to loop and protection resistors (PLOOP).

```
P_D = 913.45 \text{ mW} - 212 \text{ mW}
= 701.45 mW for this example.
```

Since the minimum power handling capability of the 28-pin SOG package is 0.93 W, in this case either package type is acceptable even with a single-sided PCB. At higher battery voltages, higher ambient temperature, and higher current limit, the required thermal impedance drops and the 32-pin PLCC package, more PCB layers, or some airflow might be required.

Another case to consider is the case of the power control resistor. In this case, the effective  $V_{BAT2}$  voltage is:

$$V_{BAT2} = V_{BAT1} - R_{PWR} * (I_{LOOP} - I_{BIAS} + I_{Q2})$$

For the case of the 27.5 mA maximum current limit, choosing Rpwr = 1.75 k $\Omega$  would give VBAT2 = -21 V and the same SLIC power as above. The power in the resistor would be:

PRPWR = 
$$(ILOOP - IBIAS + IQ2)^2 * RPWR = 1.11 W$$

Choosing a larger RPWR would result in lower VBAT2 and lower SLIC power, but more power in the resistor. Similarly, choosing a smaller RPWR results in higher VBAT2, higher SLIC power, and less power in the resistor.

## dc Loop Current Limit

In the active modes, dc current limit is programmable via an external resistor. The resistor is connected between IPROG and DCOUT. The loop current limit (ILOOP) with 100  $\Omega$  load is related to the RIPROG programming resistor by:

ILOOP (mA) = 
$$4 \text{ mA/k}\Omega * \text{RIPROG (k}\Omega) + 2 \text{ mA}$$

Note that the overall current-limit accuracy achieved will be affected by the specified accuracy of the internal SLIC current-limit circuit and the accuracy of the external resistor.

The above equation describes the active mode steadystate current-limit response. There will be a transient response of the current-limit circuit upon an on- to offhook transition. Typical active mode transient currentlimit response is given in Table 18.

Table 18. Typical Active Mode On- to Off-Hook Tip/ Ring Current-Limit Transient Response

| Parameter                                                                                              | Value      | Unit |
|--------------------------------------------------------------------------------------------------------|------------|------|
| dc Loop Current: Active Mode RLOOP = $100 \Omega$ On- to Off-hook Transition t < $20 \text{ ms}$       | ILOOP + 60 | mA   |
| dc Loop Current: Active Mode<br>RLOOP = $100 \Omega$ On- to Off-hook<br>Transition t < $30 \text{ ms}$ | ILOOP + 20 | mA   |
| dc Loop Current: Active Mode RLOOP = $100 \Omega$ On- to Off-hook Transition t < $50 \text{ ms}$       | ILOOP      | mA   |

## **Overhead Voltage**

#### **Active Mode**

The overhead is preprogrammed in the active mode.

Note that overhead is not symmetrical with respect to tip and ring. Under default conditions, the tip to ground voltage is 2.1 V to 2.6 V and the ring to battery overhead is 14.5 V typical.

The default overhead provides sufficient headroom for on-hook transmission of a +3.17 dBm signal into 600  $\Omega$ .

$$+3.17 \text{ dBm} = 10 \log (Vrms^2 / P_0 * R_{600} \Omega)$$

$$dBm = 10 \log (Vrms^2 / 0.001 W * 600 \Omega)$$

$$+3.17 \text{ dBm} = 10 \log \frac{\text{Vrms}^2}{0.6(\text{IV} \times \text{R})}$$

Vrms = 1.12 V and Vpeak = 1.58 V are supported.

#### Scan Mode

If the magnitude of the primary battery is greater than a nominal –63 V, the magnitude of the open-loop tip to ring voltage is clamped to between –42.5 V and –56.5 V.

Again, the overhead is not symmetrical with respect to tip and ring. With the magnitude of the primary battery greater than a nominal –63 V, the tip to ground voltage is clamped between –0.1 V and –0.6 V and the ring to ground voltage is clamped between –42.5 V and –56.5 V. If the magnitude of the primary battery is less than a nominal –63 V, the tip to ground voltage is –0.1 V to –0.6 V and the ring to battery voltage is typically 17 V less than VBAT1.

#### **On-Hook Transmission Mode**

If the magnitude of the primary battery is greater than 63 V, the magnitude of the open-loop tip to ring voltage will be greater than 42.5 V. If the magnitude of the primary battery is less than 63 V, the open-loop voltage may be less than 42.5 V and is approximately 17 V less than the magnitude of the primary battery voltage. For primary battery voltages less than 70 V, the magnitude of the ring to ground voltage will be less than 56.5 V.

Again, the overhead is not symmetrical with respect to tip and ring. The tip voltage to ground is between -2 V and -4.5 V and the ring to primary voltage is 14.5 V typical.

## Overhead Voltage (continued)

#### **Ring Mode**

In the ring mode, to maximize ringing loop length, the overhead is decreased to the saturation of the tip ring drive amplifiers, a nominal 4 V. The tip to ground voltage is 1 V, and the ring to VBAT1 voltage is 3 V.

The AX amplifier at VTX is active during the ring mode, differential ring current may be sensed at VTX during the ring mode.

# **Loop Range**

The dc loop range for medium-loop applications is calculated using:

$$R_L \,=\, \frac{(\left|V_{BAT1}\right| - V_{OHH})}{I_{LOOP}} - 2R_P - R_{dc}$$

The dc loop range for short-loop applications is calculated using:

$$R_L = \frac{(\left|V_{BAT2}\right| - V_{OHL})}{I_{LOOP}} - 2R_P - R_{dc}$$

where:

 $V_{OHH} = 19.5 (2.5 V + 17 V)$  and  $V_{OHL} = 3.4 V (2.5 V + 0.9 V)$ 

#### and where:

RL = loop resistance, not including protection resistors. RP = protection resistor value.

Rdc = SLIC internal dc feed resistance.

|VBAT1| and |VBAT2| = battery voltage magnitude.

**ILOOP** = **loop** current.

VOHH = overhead voltage when power is drawn from

VBAT1.

 $\ensuremath{\mathsf{VOHL}}$  = overhead voltage when power is drawn from  $\ensuremath{\mathsf{VBAT2}}$ .

The point of change over between VBAT2 and VBAT1 occurs at:

$$|VBAT2| - (0.9 + 2.5) V > [(2RP + RDC + RL) * ILOOP] V$$

VBAT2 is typically applied under off-hook conditions for power conservation and SLIC thermal considerations. The L9214 is intended for short- and medium-loop applications and, therefore, will always be in current limit during off-hook conditions. However, note that the ringing loop length rather than the dc loop length will be the factor to determine operating loop length. Where VBAT2 is insufficient to support the loop length, the power will be taken from VBAT1.

#### **Battery Reversal Rate**

The rate of battery reverse is controlled or ramped by capacitors FB1 and FB2. A chart showing FB1/FB2 values versus typical ramp time is given below. Leave FB1 and FB2 open if it is not desired to ramp the rate of battery reversal.

Table 19. FB1/FB2 Values vs. Typical Ramp Time at VBAT1 = −65 V

| CFB1/CFB2 | Transition Time<br>Fast, B3 = 0 | Transition Time<br>Slow, B3 = 1 |
|-----------|---------------------------------|---------------------------------|
| 0.01 μF   | 7 ms                            | 20 ms                           |
| 0.1 μF    | 75 ms                           | 220 ms                          |
| 0.22 μF   | 145 ms                          | 440 ms                          |
| 0.47 μF   | 300 ms                          | 900 ms                          |
| 1.0 μF    | 600 ms                          | 1.8 s                           |
| 1.22 μF   | 750 ms                          | 2.25 s                          |
| 1.3 μF    | 830 ms                          | 2.5 s                           |
| 1.4 μF    | 900 ms                          | 2.7 s                           |
| 1.6 μF    | 1070 ms                         | 3.2 s                           |

# Supervision

The L9214 offers the loop closure and ring trip supervision functions. Internal to the device, the outputs of these detectors are multiplexed into a single package output, NSTAT. Additionally, a common-mode current detector for tip or ring ground detection is included for ground key applications.

#### **Loop Closure**

The loop closure has a fixed typical 10 mA on- to off-hook threshold in the active mode and a fixed 10 mA on- to off-hook threshold from the scan mode. In either case, there is a 2 mA hysteresis with Vcc = 5.0 V and with Vcc = 3.3 V.

## **Ring Trip**

The ring trip detector requires an external filter at the input, minimizing external components. An R + R//C combination of 75 k $\Omega$  and 133 k $\Omega$  // 1  $\mu$ F, for a filter pole at 3.3 Hz, is recommended for a 3 REN configuration. For a 5 REN configuration, a 150 k $\Omega$  and 100 k $\Omega$  // 1  $\mu$ F (for a filter pole at 2.65 Hz) combination is recommended.

The ring trip threshold is internally fixed and is independent of battery voltage. The threshold, IRT = 20.1 mA.

#### **Tip or Ring Ground Detector**

In the ground key or ground start applications a common-mode current detector is used to indicate either a tip- or ring-ground has occurred (ground key) or an off-hook has occurred (ground start). The detection threshold is set by connecting a resistor from ICM to Vcc.

1000 \* Vcc/RICM (k $\Omega$ ) = ITH (mA)

where:

RICM > 80 k $\Omega$  @ Vcc = 3.3 V RICM > 150 k $\Omega$  @ Vcc = 5.0 V

Additionally, a filter capacitor across RICM will set the time constant of the detector. No hysteresis is associated with this detector.

#### **Power Ring**

The device offers a ring mode, in which a power ring signal is provided to the tip/ring pair. The standard method of ringing is to perform trapezoidal ringing by

use of the state input pins. It is possible to select either fast or slow slew rates to alter the crest factor of the ringing signal. This allows designers to set the external capacitors to a specific factor and change the ringing frequency under software control while maintaining the crest factor between 1.2 and 1.6 for the trapezoidal signal.

During the ring mode, it is also possible to supply a pulse-width modulated, PWM, signal into the device's B1 input. This signal is used to produce the power ring signal. This signal must be removed during nonring mode states. The user may input any crest factor ring signal using this method; thus, the device will support a sine wave (crest factor 1.414) or a lower or higher crest factor input for increased power efficiency ring signal. Various crest factors are shown below.



12-3346a (F)

Note: Slew rate = 5.65 V/ms; trise = tfall = 23 ms; pwidth = 2 ms; period = 50 ms.

Figure 10. Ringing Waveform Crest Factor = 1.6



12-3347a (F)

Note: Slew rate = 10.83 V/ms; trise = tfall = 12 ms; pwidth = 13 ms; period = 50 ms.

Figure 11. Ringing Waveform Crest Factor = 1.2

# Supervision (continued)

#### Power Ring (continued)

The ring signal will appear balanced on tip and ring. That is, the ring signal is applied on both tip and ring, with the signal on tip 180° out of phase from the signal on ring. This operation is shown in Figure 12 below.

Ringing loop range is calculated as follows:

VRINGLOAD = {(VBATTERY - 4)/Crest Factor} \* {RLOAD/(RLOAD + RLOOP + 2 x RPROTECTION)}

As a practical example, calculate the maximum dc loop length, assuming the following conditions:

Minimum required ring voltage = 40 Vrms VBATTERY = -67 V Trapezoidal ringing, crest factor = 1.2

Protection resistors = 30  $\Omega$  each

Ring Load = 2 North American REN = 3500  $\Omega$  + 16  $\mu$ F Ringing frequency = 25 Hz

First, calculate the equivalent ringing load resistance at 25 Hz.

RLOAD = 
$$\{(3500 \Omega)^2 + (2 * \pi * 25 * 16E-6)^{-2}\}^{0.5}$$

RLOAD = 3522 
$$\Omega$$

40 Vrms = {(67 - 4)/1.2)} {3522 
$$\Omega$$
/(RLOOP + 3522  $\Omega$  + 60  $\Omega$ )}

RLOOP = 
$$1040 \Omega$$

Effects such as power supply tolerance and crest factor tolerance can affect this calculation.

Crest factor is estimated by the formula:

$$= \frac{1}{\sqrt{1 - \frac{(4 \times f \times CFB \times \langle |VBAT1| - VOHH \rangle)}{3 \times Ics}}}$$

#### Where:

f = ringing frequency; CFB = (CFB1 + CFB2)/2; Ics = 30  $\mu$ A with B3 = 1 and 90  $\mu$ A with B3 = 0; VOHH = 4 V



Figure 12. Ring Operation

# **Periodic Pulse Metering (PPM)**

Periodic pulse metering (PPM), also referred to as teletax (TTX), is applied to the audio input of the L9214. When in the active state, this signal is presented to the tip/ring subscriber loop along with the audio signal. The L9214 assumes that a shaped PPM signal is applied to the audio input.

# ac Applications

#### ac Parameters

There are four key ac design parameters. **Termination impedance** is the impedance looking into the 2-wire port of the line card. It is set to match the impedance of the telephone loop in order to minimize echo return to the telephone set. **Transmit gain** is measured from the 2-wire port to the PCM highway, while **receive gain** is done from the PCM highway to the transmit port. Transmit and receive gains may be specified in terms of an actual gain, or in terms of a transmission level point (TLP), that is the actual ac transmission level in dBm. Finally, the **hybrid balance** network cancels the unwanted amount of the receive signal that appears at the transmit port.

#### **Codec Types**

At this point in the design, the codec needs to be selected. The interface network between the SLIC and codec can then be designed. Below is a brief codec feature summary.

#### **First-Generation Codecs**

These perform the basic filtering, A/D (transmit), D/A (receive), and  $\mu$ -law/A-law companding. They all have an op amp in front of the A/D converter for transmit gain setting and hybrid balance (cancellation at the summing node). Depending on the type, some have differential analog input and output stages, +5 V only or  $\pm 5$  V operation, and  $\mu$ -law/A-law selectability. These are available in single and quad designs. This type of codec requires continuous time analog filtering via external resistor/capacitor networks to set the ac design parameters. An example of this type of codec is the Agere T7504 quad 5 V only codec.

This type of codec tends to be the most economical in terms of piece part price, but tends to require more external components than a third-generation codec. The ac parameters are fixed by the external R/C network so software control of ac parameters is difficult.

#### **Third-Generation Codecs**

This class of devices includes all ac parameters set digitally under microprocessor control. Depending on the device, it may or may not have data control latches. Additional functionality sometimes offered includes tone plant generation and reception, PPM generation, test algorithms, and echo cancellation. Again, this type of codec may be 3.3 V, 5 V only, or  $\pm 5$  V operation, single-, quad-, or 16-channel, and  $\mu$ -law/A-law or 16-bit linear coding selectable. Examples of this type of codec are the Agere T8535/6 (5 V only, quad, standard features), T8537/8 (3.3 V only, quad with echo cancellation), and the T8531/32 (5 V only, eight- or 16-channel).

#### ac Interface Network

The ac interface network between the L9214 and the codec will vary depending on the codec selected. With a first-generation codec, the interface between the L9214 and codec actually sets the ac parameters. With a third-generation codec, all ac parameters are set digitally, internal to the codec; thus, the interface between the L9214 and this type of codec is designed to avoid overload at the codec input in the transmit direction and to optimize signal to noise ratio (S/N) in the receive direction.

Because the design requirements are very different with a first- or third-generation codec, the L9214 is offered with two different receive gains. Each receive gain was chosen to optimize, in terms of external components required, the ac interface between the L9214 and codec.

With a first-generation codec, the termination impedance is set by providing gain shaping through a feedback network from the SLIC VITR output to the SLIC RCVN/RCVP inputs. The L9214 provides a transconductance from T/R to VITR in the transmit direction and a single-ended to differential gain from either RCVN or RCVP to T/R in the receive direction. Assuming a short from VITR to RCVN or RCVP, the maximum impedance that is seen looking into the SLIC is the product of the SLIC transconductance times the SLIC receive gain, plus the protection resistors. The various specified termination impedance can range over the voiceband as low as 300  $\Omega$  up to over 1000  $\Omega$ . Thus, if the SLIC gains are too low, it will be impossible to synthesize the higher termination impedances. Further, the termination that is achieved will be far less than what is calculated by assuming a short for SLIC output to SLIC input.

#### ac Interface Network (continued)

In the receive direction, in order to control echo, the gain is typically a loss, which requires a loss network at the SLIC RCVN/RCVP inputs, which will reduce the amount of gain that is available for termination impedance. For this reason, a high-gain SLIC is required with a first-generation codec.

With a third-generation codec, the line card designer has different concerns. To design the ac interface, the designer must first decide upon all termination impedance, hybrid balances, and transmission level point (TLP) requirements that the line card must meet. In the transmit direction, the only concern is that the SLIC does not provide a signal that is too hot and overloads the codec input. Thus, for the highest TLP that is being designed to, given the SLIC gain, the designer, as a function of voiceband frequency, must ensure the codec is not overloaded. With a given TLP and a given SLIC gain, if the signal will cause a codec overload, the designer must insert some sort of loss, typically a resistor divider, between the SLIC output and codec input.

Note also that some third-generation codecs require the designer to provide an inherent resistive termination via external networks. The codec will then provide gain shaping, as a function of frequency, to meet the return loss requirements. This feedback will increase the signal at the codec input and increase the likelihood that a resistor divider is needed in the transmit direction. Further stability issues may add external components or excessive ground plane requirements to the design.

In the receive direction, the issue is to optimize the S/N. Again, the designer must consider all the TLPs. The idea is, for all desired TLPs, to run the codec at or as close as possible to its maximum output signal, to optimize the S/N. Remember noise floor is constant, so the hotter the signal from the codec, the better the S/N. The problem is if the codec is feeding a high-gain SLIC, either an external resistor divider is needed to knock the gain down to meet the TLP requirements, or the codec is not operated near maximum signal levels, thus compromising the S/N.

Thus, it appears that the solution is to have a SLIC with a low gain, especially in the receive direction. This will allow the codec to operate near its maximum output signal (to optimize S/N), without an external resistor divider (to minimize cost).

To meet the unique requirements of both type of codecs, the L9214 offers two receive gain choices. These receive gains are mask programmable at the factory and are offered as two different code variations. For interface with a first-generation codec, the L9214 is offered with a receive gain of 8. For interface with a third-generation codec, the L9214 is offered with a receive gain of 2. In either case, the transconductance in the transmit direction or the transmit gain is 300  $\Omega$ , (300 V/A).

This selection of receive gain gives the designer the flexibility to maximize performance and minimize external components, regardless of the type of codec chosen.

#### **Design Examples**

#### First-Generation Codec ac Interface Network— Resistive Termination

The following reference circuit shows the complete SLIC schematic for interface to the Agere T7504 first-generation codec for a resistive termination impedance. For this example, the ac interface was designed for a 600  $\Omega$  resistive termination and hybrid balance with transmit gain and receive gain set to 0 dBm. For illustration purposes, no PPM injection was assumed in this example.

This is a lower feature application example and uses single battery operation, fixed overhead, current limit, and loop closure threshold.

Resistor RGN is optional. It compensates for any mismatch of input bias voltage at the RCVN/RCVP inputs. If it is not used, there may be a slight offset at tip and ring due to mismatch of input bias voltage at the RCVN/RCVP inputs. It is very common to simply tie RCVN directly to ground in this particular mode of operation. If used, to calculate RGN, the impedance from RCVN to ac ground should equal the impedance from RCVP to ac ground.

# **Design Examples** (continued)

#### **Example 1, Real Termination**

The following design equations refer to the circuit in Figure 13. Use these to synthesize real termination impedance.

#### **Termination Impedance:**

$$zT = \frac{V_{T/R}}{-I_{T/R}}$$
 
$$zT = 36 \Omega + 2R_P + \frac{2400}{1 + \frac{R_{T1}}{R_{GP}} + \frac{R_{T1}}{R_{RCV}}}$$

#### Receive Gain:

$$grcv = \frac{VT/R}{VFR}$$

$$grcv = \frac{8}{\left(1 + \frac{RRCV}{RT1} + \frac{RRCV}{RGP}\right)\left(1 + \frac{ZT}{ZT/R}\right)}$$

#### **Transmit Gain:**

$$gtx = \frac{Vgsx}{Vt/R}$$

$$g_{tx} = \frac{-Rx}{RT2} \times \frac{300}{ZT/R}$$

#### **Hybrid Balance:**

$$h_{bal} = 20log \left( \frac{Rx}{R_{HB}} - g_{tx} \times g_{rcv} \right)$$

$$hbal = 20log \left(\frac{Vgsx}{VfR}\right)$$

To optimize the hybrid balance, the sum of the currents at the VFX input of the codec op amp should be set to 0. The expression for ZHB becomes the following:

$$\mathsf{RHB}(\mathsf{k}\Omega) = \frac{\mathsf{R}\mathsf{X}}{\mathsf{g}\mathsf{t}\mathsf{x} \times \mathsf{g}\mathsf{rc}\mathsf{v}}$$



Figure 13. ac Equivalent Circuit

**Design Examples** (continued)

**Example 1, Real Termination** (continued)



Figure 14. Agere T7504 First-Generation Codec; Resistive Termination (5 REN Configuration)

**Design Examples** (continued)

**Example 1, Real Termination** (continued)

Table 20. L9214 Parts List for Agere T7504 First-Generation Codec; Resistive Termination

| Name              | Value          | Tolerance | Rating         | Function                                                                                                 |
|-------------------|----------------|-----------|----------------|----------------------------------------------------------------------------------------------------------|
| Fault Protecti    | on             |           |                |                                                                                                          |
| Rpt               | 30 Ω           | 1%        | Fusible or PTC | Protection resistor.                                                                                     |
| RPR               | 30 Ω           | 1%        | Fusible or PTC | Protection resistor.                                                                                     |
| Protector         | Agere<br>L7591 |           | _              | Secondary protection.                                                                                    |
| Power Supply      | Power Supply   |           |                |                                                                                                          |
| CVBAT1            | 0.1 μF         | 20%       | 100 V          | VBAT filter capacitor.                                                                                   |
| Суват2            | 0.1 μF         | 20%       | 50 V           | VBAT filter capacitor.  VBAT2  <  VBAT1 .                                                                |
| <b>D</b> BAT1     | 1N4004         | _         | _              | Reverse current.                                                                                         |
| Ссс               | 0.1 μF         | 20%       | 10 V           | Vcc filter capacitor.                                                                                    |
| CF1               | 0.22 μF        | 20%       | 100 V          | Filter capacitor.                                                                                        |
| CF2               | 0.1 μF         | 20%       | 100 V          | Filter capacitor.                                                                                        |
| dc Profile        | •              |           |                |                                                                                                          |
| RIPROG            | 5.76 kΩ        | 1%        | 1/16 W         | With Riref, fixes dc current limit.                                                                      |
| RIREF             | 28.7 kΩ        | 1%        | 1/16 W         | With Riprog, fixes dc current limit.                                                                     |
| Ringing/Ring Trip |                |           |                |                                                                                                          |
| Скт               | 1.0 μF         | 20%       | 10 V           | Ring trip filter capacitor.                                                                              |
| R <sub>RT1</sub>  | 100 kΩ         | 1%        | 1/16 W         | Ring trip filter resistor.                                                                               |
| Rrt2              | 150 kΩ         | 1%        | 1/16 W         | Ring trip filter resistor.                                                                               |
| CFB1              | 0.01 μF        | 20%       | 100 V          | With C <sub>FB2</sub> , slows rate of battery reversal. Sets crest factor of balanced power ring signal. |
| CFB2              | 0.01 μF        | 20%       | 100 V          | With C <sub>FB1</sub> , slows rate of battery reversal. Sets crest factor of balanced power ring signal. |
| ac Interface      |                |           | ı              |                                                                                                          |
| Rgx               | 4750 Ω         | 1%        | 1/16 W         | Sets T/R to VITR transconductance.                                                                       |
| Rcr               | 5 kΩ           | 5%        | 1/16 W         | Compensation resistor.                                                                                   |
| Ccc1              | 150 pF         | 20%       | 10 V           | Compensation capacitor.                                                                                  |
| Стх               | 0.1 μF         | 20%       | 10 V           | ac/dc separation.                                                                                        |
| C <sub>C1</sub>   | 0.1 μF         | 20%       | 10 V           | dc blocking capacitor.                                                                                   |
| Cc2               | 0.1 μF         | 20%       | 10 V           | dc blocking capacitor.                                                                                   |
| Rтз               | 69.8 kΩ        | 1%        | 1/16 W         | With RgP and Rrcv, sets termination impedance and receive gain.                                          |
| RT6               | 49.9 kΩ        | 1%        | 1/16 W         | With Rx, sets transmit gain.                                                                             |
| Rx                | 100 kΩ         | 1%        | 1/16 W         | With R <sub>T6</sub> , sets transmit gain.                                                               |
| <b>R</b> нв1      | 100 kΩ         | 1%        | 1/16 W         | With Rx, sets hybrid balance.                                                                            |
| Rrcv              | 60.4 kΩ        | 1%        | 1/16 W         | With RgP and RT3, sets termination impedance and receive gain.                                           |
| Rgp               | 26.7 kΩ        | 1%        | 1/16 W         | With R <sub>RCV</sub> and R <sub>T3</sub> , sets termination impedance and receive gain.                 |
| Rgn Optional      | 17.6 kΩ        | 1%        | 1/16 W         | Optional. Compensates for input offset at RCVN/RCVP.                                                     |

Note: Tx = 0 dBm, Rx = 0 dBm, termination impedance = 600  $\Omega$ , hybrid balance = 600  $\Omega$ .

# **Design Examples** (continued)

# First-Generation Codec ac Interface Network—Complex Termination

The following reference circuit shows the complete SLIC schematic for interface to the Agere T7504 first-generation codec for the German complex termination impedance. For this example, the ac interface was designed for a 220  $\Omega$  + (820  $\Omega$  || 115 nF) complex termination and hybrid balance with transmit gain and receive gain set to 0 dBm.

#### **Complex Termination Impedance Design Example**

The gain shaping necessary for a complex termination impedance may be done by shaping across the Ax amplifier at nodes ITR and VTX.

Complex termination is specified in the form:



5-6396(

To work with this application, convert termination to the form:



5-6398(F)

where:

$$R_1' = R_1 + R_2$$
  
 $R_2' = \frac{R_1}{R_2} (R_1 + R_2)$ 

$$C' = \left(\frac{R_2}{R_1 + R_2}\right)^2 C$$

#### ac Interface Using First-Generation Codec

Rgx/R $\tau$ gs/Cgs (Z $\tau$ g): These components give gain shaping to get good gain flatness. These components are a scaled version of the specified complex termination impedance.

Note for pure (600  $\Omega$ ) resistive terminations, components R<sub>TGS</sub> and C<sub>GS</sub> are not used. Resistor R<sub>GX</sub> is used and is still 4750  $\Omega$ .

 $Rx/R\tau_6$ : With other components set, the transmit gain (for complex and resistive terminations) Rx and  $R\tau_6$  are varied to give specified transmit gain.

RT3/RRCV/RGP: For both complex and resistive terminations, the ratio of these resistors sets the receive gain. For resistive terminations, the ratio of these resistors sets the return loss characteristic. For complex terminations, the ratio of these resistors sets the low-frequency return loss characteristic.

C<sub>N</sub>/R<sub>N1</sub>/R<sub>N2</sub>: For complex terminations, these components provide high-frequency compensation to the return loss characteristic.

For resistive terminations, these components are not used and RCVN is connected to ground via a resistor.

Rhb: Sets hybrid balance for all terminations.

#### Set Z<sub>TG</sub>—gain shaping:

ZTG = RGX || RTGS + CGS which is a scaled version of ZT/R (the specified termination resistance) in the R1´ || R2´ + C´ form.

Rex must be 4750  $\Omega$  to set SLIC transconductance to 300 V/A.

 $Rgx = 4750 \Omega$ 

At dc, Cgs and C' are open.

 $Rgx = M \times R_1'$ 

where M is the scale factor.

 $M = \frac{4750}{R_1'}$ 

It can be shown:

 $RTGS = M \times R2'$ 

and

CTGS =  $\frac{C'}{M}$ 

## **Design Examples** (continued)

ac Interface Using First-Generation Codec (continued)



5-6400.H (F)

Figure 15. Interface Circuit Using First-Generation Codec (Blocking Capacitors Not Shown)

#### **Transmit Gain**

Transmit gain will be specified as a gain from T/R to PCM, Tx (dB). Since PCM is referenced to 600  $\Omega$  and assumed to be 0 dB, and in the case of T/R being referenced to some complex impedance other than 600  $\Omega$  resistive, the effects of the impedance transformation must be taken into account.

Again, specified complex termination impedance at T/R is of the form:



5-6396(F)

First, calculate the equivalent resistance of this network at the midband frequency of 1000 Hz.

$$\begin{aligned} \text{REQ} &= \\ &\sqrt{\frac{(2 \ \pi f)^2 C \, 1^2 R \, 1 R \, 2^2 + R \, 1 + R \, 2}{1 + (2 \ \pi f)^2 R \, 2^2 C \, 1^2}} \right)^2 + \left(\frac{2 \ \pi f \, R \, 2^2 C \, 1^2}{1 + (2 \ \pi f)^2 R \, 2^2 C \, 1^2}\right)^2} \end{aligned}$$

Using Req, calculate the desired transmit gain, taking into account the impedance transformation:

$$Tx (dB) = Tx (specified[dB]) + 20log \sqrt{\frac{600}{REQ}}$$

 $\mathsf{Tx}\,(\mathsf{specified[dB]})$  is the specified transmit gain. 600  $\Omega$  is the impedance at the PCM, and REQ is the impedance at

Tip and ring. 
$$20\log \sqrt{\frac{600}{R_{EO}}}$$
 represents the power

loss/gain due to the impedance transformation.

Note in the case of a 600  $\Omega$  pure resistive termination

at T/R 
$$20\log \sqrt{\frac{600}{REQ}} = 20\log \sqrt{\frac{600}{600}} = 0.$$

Thus, there is no power loss/gain due to impedance transformation and Tx (dB) = Tx (specified[dB]).

Finally, convert Tx (dB) to a ratio, gtx:

$$Tx (dB) = 20log gtx$$

The ratio of Rx/RT6 is used to set the transmit gain:

$$\frac{Rx}{R_{T6}} = g_{tx} \bullet \frac{318.25}{20} \bullet \frac{1}{M}$$
 with a quad Agere codec

such as T7504:

 $Rx < 200 k\Omega$ 

## **Design Examples** (continued)

ac Interface Using First-Generation Codec (continued)

#### **Receive Gain**

Ratios of RRCV, RT3, RGP will set both the low-frequency termination and receive gain for the complex case. In the complex case, additional high-frequency compensation, via CN, RN1, and RN2, is needed for the return loss characteristic. For resistive termination, CN, RN1, and RN2 are not used and RCVN is tied to ground via a resistor.

Determine the receive gain, grcv, taking into account the impedance transformation in a manner similar to transmit gain.

Rx (dB) = Rx (specified[dB]) + 
$$20log \sqrt{\frac{REQ}{600}}$$

$$Rx (dB) = 20log grcv$$

Then:

$$grcv = \frac{4}{1 + \frac{RRCV}{RT3} + \frac{RRCV}{RGP}}$$

and low-frequency termination

$$Z_{TER(low)} = \frac{2400}{1 + \frac{R_{T3}}{R_{GP}} + \frac{R_{T3}}{R_{RCV}}} + 2R_{P} + 36 \Omega$$

ZTER(low) is the specified termination impedance assuming low frequency (C or C´ is open).

RP is the series protection resistor.

36  $\Omega$  is the typical internal feed resistance.

These two equations are best solved using a computer spreadsheet.

Next, solve for the high-frequency return loss compensation circuit, C<sub>N</sub>, R<sub>N1</sub>, and R<sub>N2</sub>:

$$C_NR_{N2} = \frac{2R_P}{2400} C_G R_{TGP}$$

$$R_{N1} = R_{N2} \left[ \frac{2400}{2R_P} \left( \frac{R_{TGS}}{R_{TGP}} \right) - 1 \right]$$

There is an input offset voltage associated with nodes RCVN and RCVP. To minimize the effect of mismatch of this voltage at T/R, the equivalent resistance to ac ground at RCVN should be approximately equal to that at RCVP. Refer to Figure 16 (with dc blocking capacitors). To meet this requirement,  $R_{N2} = R_{GP} \parallel R_{T3}$ .

#### **Hybrid Balance**

Set the hybrid cancellation via Rhb.

$$RHB = \frac{Rx}{grcv \times gtx}$$

If a 5 V only codec such as the Agere T7504 is used, dc blocking capacitors must be added as shown in Figure 16. This is because the codec is referenced to 2.5 V and the SLIC to ground—with the ac coupling, a dc bias at T/R is eliminated and power associated with this bias is not consumed.

Typically, values of 0.1  $\mu$ F to 0.47  $\mu$ F capacitors are used for dc blocking. The addition of blocking capacitors will cause a shift in the return loss and hybrid balance frequency response toward higher frequencies, degrading the lower-frequency response. The lower the value of the blocking capacitor, the more pronounced the effect is, but the cost of the capacitor is lower. It may be necessary to scale resistor values higher to compensate for the low-frequency response. This effect is best evaluated via simulation. A *PSPICE*® model for the L9214 is available.

Design equation calculations seldom yield standard component values. Conversion from the calculated value to standard value may have an effect on the ac parameters. This effect should be evaluated and optimized via simulation.

**Design Examples** (continued)

ac Interface Using First-Generation Codec (continued)

#### **Blocking Capacitors**



Figure 16. ac Interface Using First-Generation Codec (Including Blocking Capacitors) for Complex Termination Impedance

**Design Examples** (continued)

ac Interface Using First-Generation Codec (continued)



Figure 17. Agere T7504 First-Generation Codec; Complex Termination with Power Control Resistor (3 REN Configuration)

Table 21. L9214 Parts List for Agere T7504 First-Generation Codec; Complex Termination with Power Control Resistor

| Name        | Value            | Tolerance | Rating         | Function              |  |  |  |
|-------------|------------------|-----------|----------------|-----------------------|--|--|--|
| Fault Prote | Fault Protection |           |                |                       |  |  |  |
| Rрт         | 30 Ω             | 1%        | Fusible or PTC | Protection resistor.  |  |  |  |
| Rpr         | 30 Ω             | 1%        | Fusible or PTC | Protection resistor.  |  |  |  |
| Protector   | Agere<br>L7591   | _         | 1              | Secondary protection. |  |  |  |

**Design Examples** (continued)

ac Interface Using First-Generation Codec (continued)

Table 21. L9214 Parts List for Agere T7504 First-Generation Codec; Complex Termination with Power Control Resistor (continued)

| Name             | Value    | Tolerance | Rating   | Function                                                             |  |
|------------------|----------|-----------|----------|----------------------------------------------------------------------|--|
| Power Sup        | pply     |           |          | 1                                                                    |  |
| CVBAT1           | 0.1 μF   | 20%       | 100 V    | VBAT filter capacitor.                                               |  |
| CVBAT2           | 0.1 μF   | 20%       | 50 V     | VBAT filter capacitor.  VBAT2  <  VBAT1 .                            |  |
| DBAT1            | 1N4004   | _         | _        | Reverse current.                                                     |  |
| Ccc              | 0.1 μF   | 20%       | 10 V     | Vcc filter capacitor.                                                |  |
| CF1              | 0.22 μF  | 20%       | 100 V    | Filter capacitor.                                                    |  |
| CF2              | 0.1 μF   | 20%       | 100 V    | Filter capacitor.                                                    |  |
| Rpwr             | 2.0 kΩ   | 5%        | 2 W      | Power control resistor, provides single battery supply operation.    |  |
| dc Profile       |          |           |          | •                                                                    |  |
| Riprog           | 5.76 kΩ  | 1%        | 1/16 W   | With Riref, fixes dc current limit.                                  |  |
| RIREF            | 28.7 kΩ  | 1%        | 1/16 W   | With Riprog, fixes dc current limit.                                 |  |
| Ringing/R        | ing Trip |           |          | •                                                                    |  |
| Cring            | 1.0 μF   | 20%       | 10 V     | Ring trip filter capacitor.                                          |  |
| R <sub>RT1</sub> | 133 kΩ   | 1%        | 1/16 W   | Ring trip filter resistor.                                           |  |
| Rrt2             | 75 kΩ    | 1%        | 1/16 W   | Ring trip filter resistor.                                           |  |
| Сғв1             | 0.01 μF  | 20%       | 100 V    | With CFB2, slows rate of battery reversal. Sets crest factor of bal- |  |
|                  |          |           |          | anced power ring signal.                                             |  |
| CFB2             | 0.01 μF  | 20%       | 100 V    | With CFB1, slows rate of battery reversal. Sets crest factor of bal- |  |
|                  |          |           |          | anced power ring signal.                                             |  |
| ac Interfac      |          | 40/       | 4/40.144 | O . T/D . N/ITD .                                                    |  |
| Rgx              | 4750 Ω   | 1%        | 1/16 W   | Sets T/R to VITR transconductance.                                   |  |
| RTGS             | 1.74 kΩ  | 1%        | 1/16 W   | Gain shaping for complex termination.                                |  |
| CGS              | 12 nF    | 5%        | 10 V     | Gain shaping for complex termination.                                |  |
| Стх              | 0.1 μF   | 20%       | 10 V     | ac/dc separation.                                                    |  |
| C <sub>C1</sub>  | 0.1 μF   | 20%       | 10 V     | dc blocking capacitor.                                               |  |
| C <sub>C2</sub>  | 0.1 μF   | 20%       | 10 V     | dc blocking capacitor.                                               |  |
| Rтз              | 49.9 kΩ  | 1%        | 1/16 W   | With Rep and Recv, sets termination impedance and receive gain.      |  |
| RT6              | 40.2 kΩ  | 1%        | 1/16 W   | With Rx, sets transmit gain.                                         |  |
| Rx               | 115 kΩ   | 1%        | 1/16 W   | With R <sub>T6</sub> , sets transmit gain.                           |  |
| Rнв1             | 113 kΩ   | 1%        | 1/16 W   | With Rx, sets hybrid balance.                                        |  |
| Rrcv             | 59.0 kΩ  | 1%        | 1/16 W   | With Rep and RT3, sets termination impedance and receive gain.       |  |
| RGP              | 54.9 kΩ  | 1%        | 1/16 W   | With RRCV and RT3, sets termination impedance and receive gain.      |  |
| Cn               | 120 pF   | 20%       | 10 V     | High frequency compensation.                                         |  |
| R <sub>N1</sub>  | 127 kΩ   | 1%        | 1/16 W   | High frequency compensation.                                         |  |
| R <sub>N2</sub>  | 47.5 kΩ  | 1%        | 1/16 W   | High frequency compensation, compensate for dc offset at RCVP/RCVN.  |  |

Note: Tx = 0 dBm, Rx = 0 dBm, termination impedance = 220  $\Omega$  + (820  $\Omega$  || 115 nF), hybrid balance = 220  $\Omega$  + (820  $\Omega$  || 115 nF).

## **Design Examples** (continued)

#### Third-Generation Codec ac Interface Network—Complex Termination

The following reference circuit shows the complete SLIC schematic for interface to the Agere T8536 third-generation codec. All ac parameters are programmed by the T8536. Note this codec differentiates itself in that no external components are required in the ac interface to provide a dc termination impedance or for stability. Please see the T8535/6 data sheet for information on coefficient programming.



Figure 18. Third-Generation Codec ac Interface Network; Complex Termination (3 REN Configuration)

**Design Examples** (continued)

Third-Generation Codec ac Interface Network—Complex Termination (continued)

Table 22. L9214 Parts List for Agere T8536 Third-Generation Codec Meter Pulse Application ac and dc Parameters; Fully Programmable

| Name             | Value             | Tolerance | Rating         | Function                                                   |  |  |
|------------------|-------------------|-----------|----------------|------------------------------------------------------------|--|--|
| Fault Prote      | Fault Protection  |           |                |                                                            |  |  |
| Rpt              | 30 Ω              | 1%        | Fusible or PTC | Protection resistor*.                                      |  |  |
| Rpr              | 30 Ω              | 1%        | Fusible or PTC | Protection resistor*.                                      |  |  |
| Protector        | Agere L7591       | _         | _              | Secondary protection.                                      |  |  |
| Power Supply     |                   |           |                |                                                            |  |  |
| CVBAT1           | 0.1 μF            | 20%       | 100 V          | VBAT filter capacitor.                                     |  |  |
| CVBAT2           | 0.1 μF            | 20%       | 50 V           | VBAT filter capacitor.  VBAT2  <  VBAT1 .                  |  |  |
| <b>D</b> ват1    | 1N4004            | _         | _              | Reverse current.                                           |  |  |
| Ccc              | 0.1 μF            | 20%       | 10 V           | Vcc filter capacitor.                                      |  |  |
| C <sub>F</sub> 1 | 0.22 μF           | 20%       | 100 V          | Filter capacitor.                                          |  |  |
| CF2              | 0.1 μF            | 20%       | 100 V          | Filter capacitor.                                          |  |  |
| dc Profile       | dc Profile        |           |                |                                                            |  |  |
| Riprog           | 5.76 kΩ           | 1%        | 1/16 W         | With Riref, fixes dc current limit.                        |  |  |
| RIREF            | 28.7 kΩ           | 1%        | 1/16 W         | With RIPROG, fixes dc current limit.                       |  |  |
| Ringing/Ri       | Ringing/Ring Trip |           |                |                                                            |  |  |
| Crt              | 1.0 μF            | 20%       | 10 V           | Ring trip filter capacitor.                                |  |  |
| R <sub>RT1</sub> | 133 kΩ            | 1%        | 1/16 W         | Ring trip filter resistor.                                 |  |  |
| R <sub>RT2</sub> | 75 kΩ             | 1%        | 1/16 W         | Ring trip filter resistor.                                 |  |  |
| C <sub>FB1</sub> | 0.01 μF           | 20%       | 100 V          | With CFB2, slows rate of battery reversal. Sets crest fac- |  |  |
|                  |                   |           |                | tor of balanced power ring signal.                         |  |  |
| CFB2             | 0.01 μF           | 20%       | 100 V          | With CFB1, slows rate of battery reversal. Sets crest fac- |  |  |
|                  |                   |           |                | tor of balanced power ring signal.                         |  |  |
| ac Interface     |                   |           |                |                                                            |  |  |
| Rgx              | 4750 Ω            | 1%        | 1/16 W         | Sets T/R to VITR transconductance.                         |  |  |
| Rcr              | 10 kΩ             | 5%        | 1/16 W         | Compensation resistor.                                     |  |  |
| Ccc1             | 270 pF            | 20%       | 10 V           | Compensation capacitor.                                    |  |  |
| Стх              | 0.1 μF            | 20%       | 10 V           | ac/dc separation.                                          |  |  |
| C <sub>C1</sub>  | 0.1 μF            | 20%       | 10 V           | dc blocking capacitor.                                     |  |  |

<sup>\*</sup> For loop stability, increase to 50  $\Omega$  minimum if synthesizing 900  $\Omega$  or 900  $\Omega$  + 2.16  $\mu$ F termination impedance.

# **Outline Diagrams**

# 28-Pin SOG

**Note:** The dimensions in these outline diagrams are intended for informational purposes only. For detailed drawings to assist your design efforts, please contact your Agere Sales Representative.



|                               |         | Package Dimensions |               |                 |                |  |
|-------------------------------|---------|--------------------|---------------|-----------------|----------------|--|
| Package                       | Number  | Maximum            | Maximum Width | Maximum Width   | Maximum Height |  |
| Description                   | of Pins | Length             | Without Leads | Including Leads | Above Board    |  |
|                               | N       | L                  | В             | W               | Н              |  |
| SOG (small outline gull-wing) | 28      | 18.11              | 7.62          | 10.64           | 2.67           |  |

5-4414

# **Outline Diagrams** (continued)

# 32-Pin PLCC

**Note:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.





5-3813r2 (F)

# **Outline Diagrams** (continued)

#### 48-Pin MLCC

Dimensions are in millimeters.

**Notes:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.

The exposed pad on the bottom of the package will be at VBAT1 potential.



0195

# Outline Diagrams (continued)

## 48-Pin MLCC, JEDEC MO-220 VKKD-2

Dimensions are in millimeters.

**Notes:** The dimensions in this outline diagram are intended for informational purposes only. For detailed schematics to assist your design efforts, please contact your Agere Sales Representative.

The exposed pad on the bottom of the package will be at VBAT1 potential.



0195

# **Ordering Information**

| Device Part No. | Description   | Package                                | Comcode   |
|-----------------|---------------|----------------------------------------|-----------|
| LUCL9214AAJ-D   | SLIC Gain = 8 | 28-Pin SOG*, Dry-bagged                | 108553892 |
| LUCL9214AAJ-DT  | SLIC Gain = 8 | 28-Pin SOG*, Dry-bagged, Tape and Reel | 108553900 |
| LUCL9214AAU-D   | SLIC Gain = 8 | 32-Pin PLCC, Dry-bagged                | 108697905 |
| LUCL9214AAU-DT  | SLIC Gain = 8 | 32-Pin PLCC, Dry-bagged, Tape and Reel | 108697913 |
| LUCL9214ARG-D   | SLIC Gain = 8 | 48-Pin MLCC, Dry-bagged                | 109058636 |
| LUCL9214ARG-DT  | SLIC Gain = 8 | 48-Pin MLCC, Dry-bagged, Tape and Reel | 109058644 |
| LUCL9214GAJ-D   | SLIC Gain = 2 | 28-Pin SOG*, Dry-bagged                | 108560723 |
| LUCL9214GAJ-DT  | SLIC Gain = 2 | 28-Pin SOG*, Dry-bagged, Tape and Reel | 108560731 |
| LUCL9214GAU-D   | SLIC Gain = 2 | 32-Pin PLCC, Dry-bagged                | 108698309 |
| LUCL9214GAU-DT  | SLIC Gain = 2 | 32-Pin PLCC, Dry-bagged, Tape and Reel | 108698317 |
| LUCL9214GRG-D   | SLIC Gain = 2 | 48-Pin MLCC, Dry-bagged                | 109058651 |
| LUCL9214GRG-DT  | SLIC Gain = 2 | 48-Pin MLCC, Dry-bagged, Tape and Reel | 109058669 |

<sup>\*</sup> Please contact your Agere Sales Representative for availability.

UL is a trademark of Underwriters Laboratories, Inc. IEC is a registered trademark of the International Electrotechnical Commission. IEEE is a registered trademark of The Institute of Electrical and Electronics Engineers, Inc. PSPICE is a registered trademark of MicroSim Corporation.

Telcordia Technologies is a trademark of Bell Communications Research, Inc.

For additional information, contact your Agere Systems Account Manager or the following:

INTERNET: http://www.agere.com docmaster@agere.com E-MAIL:

Agere Systems Inc., 555 Union Boulevard, Room 30L-15P-BA, Allentown, PA 18109-3286 1-800-372-2447, FAX 610-712-4106 (In CANADA: 1-800-553-2448, FAX 610-712-4106) N. AMERICA:

ASIA: Agere Systems Hong Kong Ltd., Suites 3201 & 3210-12, 32/F, Tower 2, The Gateway, Harbour City, Kowloon

Tel. (852) 3129-2000, FAX (852) 3129-2020

CHINA: (86) 21-5047-1212 (Shanghai), (86) 10-6522-5566 (Beijing), (86) 755-695-7224 (Shenzhen)

JAPAN: (81) 3-5421-1600 (Tokyo), KOREA: (82) 2-767-1850 (Seoul), SINGAPORE: (65) 778-8833, TAIWAN: (886) 2-2725-5858 (Taipei)

EUROPE: Tel. (44) 7000 624624, FAX (44) 1344 488 045

Agere Systems Inc. reserves the right to make changes to the product(s) or information contained herein without notice. No liability is assumed as a result of their use or application.

Copyright © 2001 Agere Systems Inc. All Rights Reserved

October 2001 DS01-144ALC (Replaces DS00-342ALC)

