

# RHF1201

# Rad-hard 12-bit 0.5 to 50 Msps A/D converter

# Features

- Wide sampling range: 0.5Msps to 50Msps
- Optimwatt<sup>TM</sup> adaptive power: 44mW @ 0.5Msps, 100mW @ 50Msps
- Input range: 2 V<sub>pp</sub> differential
- SFDR up to 75dB @  $F_S = 50Msps$ ,  $F_{in} = 15MHz$
- 2.5V / 3.3V compatible digital I/O
- Built-in reference voltage with external bias capability
- Hermetic package
- Rad-hard: 300 kRad(Si) TID
- Failure immune (SEFI) and latchup immune (SEL) up to 120 MeV-cm<sup>2</sup>/mg at 2.7V and 125°C
- Qml-V qualified, smd 5962-05217

# Applications

- Digital communication satellites
- Space data acquisition systems
- Aerospace instrumentation
- Nuclear and high-energy physics

# Description

The RHF1201 is a 12-bit 50MHz maximum sampling frequency analog to digital converter using pure (ELDRS-free) CMOS 0.25µm technology combining high performance, radiation robustness and very low power consumption.

The RHF1201 is based on a pipeline structure and digital error correction to provide excellent static linearity and achieve 10.3 effective bits at  $F_S = 50Msps$ , and  $F_{in} = 15MHz$ .



Specifically designed for optimizing power consumption, the RHF1201 can dissipate as little as 100mW at 50Msps, while maintaining a high level of performance.

It integrates a proprietary track-and-hold structure to ensure IF-sampling applications up to 150 MHz.

A voltage reference is integrated in the circuit to simplify the design and minimize external components. A tri-state capability is available on the outputs to allow common bus sharing. Output data can be coded in two different formats.

A Data Ready signal which is raised when the data is valid on the output can be used for synchronization purposes.

The RHF1201 is available in -55° C to +125° C temperature range, in a small 48-pin hermetic SO-48 package.

June 2007

# Contents

| 1  | Bloc | k diagram                                         |  |  |  |  |  |
|----|------|---------------------------------------------------|--|--|--|--|--|
| 2  | Pin  | connections                                       |  |  |  |  |  |
| 3  | Pin  | descriptions                                      |  |  |  |  |  |
| 4  | Timi | Timing characteristics5                           |  |  |  |  |  |
| 5  | Abs  | olute maximum ratings and operating conditions    |  |  |  |  |  |
| 6  | Elec | trical characteristics (unchanged after 300kRad)7 |  |  |  |  |  |
| 7  | Арр  | lication information                              |  |  |  |  |  |
|    | 7.1  | RHF1201 operating modes 10                        |  |  |  |  |  |
|    | 7.2  | Driving the analog input                          |  |  |  |  |  |
|    |      | 7.2.1 Differential inputs                         |  |  |  |  |  |
|    |      | 7.2.2 Single-ended input configuration12          |  |  |  |  |  |
|    |      | 7.2.3 IF-sampling                                 |  |  |  |  |  |
|    | 7.3  | Reference connection                              |  |  |  |  |  |
|    |      | 7.3.1 Internal reference                          |  |  |  |  |  |
|    |      | 7.3.2 External reference                          |  |  |  |  |  |
|    | 7.4  | Clock input                                       |  |  |  |  |  |
|    | 7.5  | Power consumption optimization 14                 |  |  |  |  |  |
|    | 7.6  | Layout precautions                                |  |  |  |  |  |
| 8  | Defi | nitions of specified parameters15                 |  |  |  |  |  |
|    |      | Static parameters                                 |  |  |  |  |  |
|    |      | Dynamic parameters                                |  |  |  |  |  |
| 9  | Pacl | xage information                                  |  |  |  |  |  |
| 10 | Orde | ering information                                 |  |  |  |  |  |
| 11 | Revi | ision history                                     |  |  |  |  |  |
|    |      |                                                   |  |  |  |  |  |

#### **Block diagram** 1



#### Figure 1. **Block diagram**

#### 2 **Pin connections**

#### Pin connections (top view) Figure 2.





# 3 Pin descriptions

| lable I |          |                                 |                              |     |                  |                             |                                |
|---------|----------|---------------------------------|------------------------------|-----|------------------|-----------------------------|--------------------------------|
| Pin     | Name     | Description                     | Observation                  | Pin | Name             | Description                 | Observation                    |
| 1       | GNDBI    | Digital buffer ground           | 0 V                          | 25  | SRC              | Slew rate control input     | 2.5 V/3.3 V CMOS<br>input      |
| 2       | GNDBE    | Digital buffer ground           | 0 V                          | 26  | OEB              | Output Enable input         | 2.5 V/3.3 V CMOS input         |
| 3       | VCCBE    | Digital buffer power supply     | 2.5 V/3.3 V                  | 27  | DFSB             | Data Format Select input    | 2.5 V/3.3 V CMOS input         |
| 4       |          | NC                              | Non connected                | 28  | AVCC             | Analog power supply         | 2.5 V                          |
| 5       |          | NC                              | Non connected                | 29  | AVCC             | Analog power supply         | 2.5 V                          |
| 6       | OR       | Out Of Range output             | CMOS output<br>(2.5 V/3.3 V) | 30  | AGND             | Analog ground               | 0 V                            |
| 7       | D11(MSB) | Most Significant Bit<br>output  | CMOS output<br>(2.5 V/3.3 V) | 31  | IPOL             | Analog bias current input   |                                |
| 8       | D10      | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 32  | VREFP            | Top voltage reference       | 1 V                            |
| 9       | D9       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 33  | VREFM            | Bottom voltage<br>reference | 0 V                            |
| 10      | D8       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 34  | AGND             | Analog ground               | 0 V                            |
| 11      | D7       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 35  | VIN              | Analog input                | 1 V <sub>pp</sub>              |
| 12      | D6       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 36  | AGND             | Analog ground               | 0 V                            |
| 13      | D5       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 37  | VINB             | Inverted analog input       | 1 V <sub>pp</sub>              |
| 14      | D4       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 38  | AGND             | Analog ground               | 0 V                            |
| 15      | D3       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 39  | INCM             | Input common mode           | 0.5 V                          |
| 16      | D2       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 40  | AGND             | Analog ground               | 0 V                            |
| 17      | D1       | Digital output                  | CMOS output<br>(2.5 V/3.3 V) | 41  | AVCC             | Analog power supply         | 2.5 V                          |
| 18      | D0(LSB)  | Least Significant Bit<br>output | CMOS output<br>(2.5 V/3.3 V) | 42  | AVCC             | Analog power supply         | 2.5 V                          |
| 19      | DR       | Data Ready output               | CMOS output<br>(2.5 V/3.3 V) | 43  | DV <sub>CC</sub> | Digital power supply        | 2.5 V                          |
| 20      |          | NC                              | Non connected                | 44  | DV <sub>CC</sub> | Digital power supply        | 2.5 V                          |
| 21      |          | NC                              | Non connected                | 45  | DGND             | Digital ground              | 0 V                            |
| 22      | VCCBE    | Digital Buffer power supply     | 2.5 V/3.3 V                  | 46  | CLK              | Clock input                 | 2.5 V compatible<br>CMOS input |
| 23      | GNDBE    | Digital Buffer ground           | 0 V                          | 47  | DGND             | Digital ground              | 0 V                            |
| 24      | VCCBI    | Digital Buffer power supply     | 2.5 V                        | 48  | DGND             | Digital ground              | 0 V                            |

# Table 1.Pin descriptions

# 4 Timing characteristics

|                  | Thing table                                      |                               |     |     |                                                                                                                                                                                                          |        |
|------------------|--------------------------------------------------|-------------------------------|-----|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|
| Symbol           | Parameter                                        | Test conditions               | Min | Тур | Max                                                                                                                                                                                                      | Unit   |
| F <sub>S</sub>   | Sampling frequency                               |                               | 0.5 |     | 50                                                                                                                                                                                                       | MHz    |
| T <sub>ck</sub>  | Sampling clock cycle                             |                               | 20  |     | 2000                                                                                                                                                                                                     | ns     |
| DC               | Clock duty cycle                                 | F <sub>S</sub> = 45 Msps      | 45  | 50  | 65                                                                                                                                                                                                       | %      |
| T <sub>C1</sub>  | Clock pulse width (high)                         |                               | 10  |     | 1800                                                                                                                                                                                                     | ns     |
| T <sub>C2</sub>  | Clock pulse width (low)                          |                               | 8   |     | 1800                                                                                                                                                                                                     | ns     |
| T <sub>od</sub>  | Data output delay (fall of clock to data valid)  | 10 pF load capacitance        | 4   | 5   | 6                                                                                                                                                                                                        | ns     |
| T <sub>pd</sub>  | Data pipeline delay                              |                               | 5.5 | 5.5 | 5.5                                                                                                                                                                                                      | cycles |
| T <sub>dr</sub>  | Data ready delay after data change               |                               |     | 0.5 |                                                                                                                                                                                                          | cycles |
| T <sub>on</sub>  | Falling edge of OEB to digital output valid data |                               |     | 1   | 3                                                                                                                                                                                                        | ns     |
| T <sub>off</sub> | Rising edge of OEB to digital output tri-state   |                               |     | 1   | 3                                                                                                                                                                                                        | ns     |
| т.               | Data rising time                                 | SRC = 0 5 pF load capacitance |     | 2.8 |                                                                                                                                                                                                          | ns     |
| ۱rD              | Data rising time                                 | SRC = 1 5pF load capacitance  |     | 5.7 |                                                                                                                                                                                                          | ns     |
| -                | Data falling time                                | SRC = 0 5pF load capacitance  |     | 2   |                                                                                                                                                                                                          | ns     |
| 'fD              |                                                  | SRC = 1 5pF load capacitance  |     | 4.3 | yp         Max           50         2000           50         65           1800         1800           5         6           5.5         5.5           0.5         1           1         3           2.8 | ns     |

## Table 2. Timing table

# Figure 3. Timing diagram





### RHF1201

# 5 Absolute maximum ratings and operating conditions

| Symbol            | Parameter                                    | Values      | Unit |
|-------------------|----------------------------------------------|-------------|------|
| AV <sub>CC</sub>  | Analog supply voltage <sup>(1)</sup>         | 0 to 3.3    | V    |
| DV <sub>CC</sub>  | Digital supply voltage <sup>(1)</sup>        | 0 to 3.3    | V    |
| V <sub>CCBI</sub> | Digital buffer supply voltage <sup>(1)</sup> | 0 to 3.3    | V    |
| V <sub>CCBE</sub> | Digital buffer supply voltage <sup>(1)</sup> | 0 to 3.6    | V    |
| I <sub>Dout</sub> | Digital output current                       | -100 to 100 | mA   |
| T <sub>stg</sub>  | Storage temperature                          | -65 to +150 | °C   |
| R <sub>thjc</sub> | Junction - case thermal resistance           | 22          | °C/W |
| ESD               | Electrostatic discharge<br>- HBM             | 2           | kV   |

### Table 3.Absolute maximum ratings

1. All voltage values, except differential voltage, are with respect to network ground terminal. The magnitude of input and output voltages must never exceed -0.3 V or  $V_{CC}$  +0.3 V.

| Symbol            | Parameter                         | Test conditions | Min | Тур | Max              | Unit |
|-------------------|-----------------------------------|-----------------|-----|-----|------------------|------|
| AV <sub>CC</sub>  | Analog supply voltage             |                 | 2.3 | 2.5 | 2.7              | V    |
| DV <sub>CC</sub>  | Digital supply voltage            |                 | 2.3 | 2.5 | 2.7              | V    |
| V <sub>CCBI</sub> | Digital internal buffer supply    |                 | 2.3 | 2.5 | 2.7              | V    |
| V <sub>CCBE</sub> | Digital output buffer supply      |                 | 2.3 | 2.5 | 3.4              | V    |
| V <sub>REFP</sub> | Forced top voltage<br>reference   |                 | 0.5 | 1   | AV <sub>CC</sub> | V    |
| V <sub>REFM</sub> | Bottom internal reference voltage |                 | 0   | 0   | 0.5              | V    |

#### Table 4.Operating conditions

# 6 Electrical characteristics (unchanged after 300kRad)

Test conditions, unless otherwise specified are:  $AV_{CC} = DV_{CC} = V_{CCB} = 2.5$  V,  $F_S = 50$  Msps,  $F_{in} = 2$  MHz,  $V_{IN}$  @ -1 dBSF,  $V_{REFP} =$  Internal,  $V_{REFM} = 0$  V,  $T_{amb} = 25^{\circ}$  C

| Table | 5.         | Analog       | inputs |
|-------|------------|--------------|--------|
| IUNIO | <b>v</b> . | 7 11 10 10 9 | mpato  |

| Symbol                            | Parameter                                     | Test conditions | Min | Тур | Max | Unit            |
|-----------------------------------|-----------------------------------------------|-----------------|-----|-----|-----|-----------------|
| V <sub>IN</sub> -V <sub>INB</sub> | Full scale reference voltage                  |                 |     | 2.0 |     | V <sub>pp</sub> |
| C <sub>in</sub>                   | Input capacitance                             |                 |     | 7.0 |     | pF              |
| R <sub>in</sub>                   | Input resistance                              |                 |     |     |     |                 |
| ERB                               | Effective resolution bandwidth <sup>(1)</sup> |                 |     | 95  |     | MHz             |

1. See Section 8: Definitions of specified parameters on page 14 for more information.

| Symbol            | Parameter                      | Test conditions                                                                                                                                 | Min  | Тур  | Max  | Unit  |
|-------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------|------|------|------|-------|
| V <sub>REFP</sub> | Top internal reference voltage |                                                                                                                                                 | 0.82 | 0.95 | 1.16 | V     |
| V <sub>INCM</sub> | Input common mode voltage      | $\begin{array}{l} AV_{CC}{=}2.3 \ V \ to \\ AV_{CC}{=}2.7 \ V \\ T_{min} = -55^{\circ} \ C \ to \\ T_{max} = 125^{\circ} \ C^{(1)} \end{array}$ | 0.43 | 052  | 0.67 | V     |
| TempCo            | Temperature coefficients       | $V_{REFP}$<br>$T_{min} = -55^{\circ} C to$<br>$T_{max} = 125^{\circ} C^{(1)}$                                                                   |      | 0.12 |      | mV/°C |
|                   |                                | $V_{INCM}$<br>$T_{min} = -55^{\circ} C \text{ to}$<br>$T_{max} = 125^{\circ} C^{(1)}$                                                           |      | 0.12 |      | mV/°C |

#### Table 6. Reference voltage

1. Not fully tested over the temperature range. Guaranteed by sampling.

| Table 7. Digital inputs and outputs |
|-------------------------------------|
|-------------------------------------|

| Symbol          | Parameter         | Test conditions | Min                       | Тур               | Max                       | Unit |  |
|-----------------|-------------------|-----------------|---------------------------|-------------------|---------------------------|------|--|
| Clock input     |                   |                 |                           |                   |                           |      |  |
| V <sub>IL</sub> | Logic "0" voltage |                 |                           | 0                 | 0.8                       | V    |  |
| V <sub>IH</sub> | Logic "1" voltage |                 | 2.0                       | 2.5               |                           | V    |  |
| Digital inputs  |                   |                 |                           |                   |                           |      |  |
| V <sub>IL</sub> | Logic "0" voltage |                 |                           | 0                 | 0.25<br>V <sub>CCBE</sub> | V    |  |
| V <sub>IH</sub> | Logic "1" voltage |                 | 0.75<br>V <sub>CCBE</sub> | V <sub>CCBE</sub> |                           | V    |  |

| Symbol          | Parameter                      | Test conditions            | Min                        | Тур | Мах | Unit |  |
|-----------------|--------------------------------|----------------------------|----------------------------|-----|-----|------|--|
| Digital outputs |                                |                            |                            |     |     |      |  |
| V <sub>OL</sub> | Logic "0" voltage              | I <sub>OL</sub> = -1mA     |                            | 0   | 0.2 | V    |  |
| V <sub>OH</sub> | Logic "1" voltage              | I <sub>OH</sub> = 1mA      | V <sub>CCBE</sub><br>- 0.2 |     |     | V    |  |
| I <sub>OZ</sub> | High impedance leakage current | OEB set to V <sub>IH</sub> | -15                        |     | 15  | μA   |  |
| CL              | Output load capacitance        |                            |                            |     | 15  | pF   |  |

 Table 7.
 Digital inputs and outputs (continued)

## Table 8. Accuracy

| Symbol | Parameter                                 | Test conditions                                       | Min | Тур   | Max    | Unit |
|--------|-------------------------------------------|-------------------------------------------------------|-----|-------|--------|------|
| OE     | Offset error                              | F <sub>in</sub> = 2 MHz,<br>V <sub>IN</sub> @ +1 dBFS |     | ±0.3  |        | %    |
| DNL    | Differential non linearity <sup>(1)</sup> | F <sub>in</sub> = 2 MHz,<br>V <sub>IN</sub> @ +1 dBFS |     | ±0.5  |        | LSB  |
| INL    | Integral non linearity <sup>(1)</sup>     | F <sub>in</sub> = 2 MHz,<br>V <sub>IN</sub> @ +1 dBFS |     | ±1.7  |        | LSB  |
| -      | Monotonicity and no missing codes         |                                                       |     | Guara | anteed |      |

1. See Section 8: Definitions of specified parameters on page 14 for more information.

### Table 9.Dynamic characteristics

| Symbol | Parameter <sup>(1)</sup>             | Test<br>conditions <sup>(2)</sup> | Min | Тур  | Мах | Unit |
|--------|--------------------------------------|-----------------------------------|-----|------|-----|------|
|        |                                      | F <sub>in</sub> = 15 MHz          |     | -75  | -63 | dBc  |
| SFDR   | Spurious free dynamic range          | F <sub>in</sub> = 95 MHz          |     | -70  |     |      |
|        |                                      | F <sub>in</sub> = 145 MHz         |     | -57  |     | dBc  |
|        |                                      | F <sub>in</sub> = 15 MHz          | 59  | 63   |     | dB   |
| SNR    | Signal to noise ratio                | F <sub>in</sub> = 95 MHz          |     | 60   |     | dB   |
|        |                                      | F <sub>in</sub> = 145 MHz         |     | 59   |     |      |
| THD    |                                      | F <sub>in</sub> = 15 MHz          |     | -76  | -64 | dB   |
|        | Total harmonics distortion           | F <sub>in</sub> = 95 MHz          |     | -72  |     | dB   |
|        |                                      | F <sub>in</sub> = 145 MHz         |     | -58  |     |      |
| SINAD  |                                      | F <sub>in</sub> = 15 MHz          | 59  | 63   |     | dB   |
|        | Signal to noise and distortion ratio | F <sub>in</sub> = 95 MHz          |     | 60   |     |      |
|        |                                      | F <sub>in</sub> = 145 MHz         |     | 56.5 |     | dB   |
| ENOB   |                                      | F <sub>in</sub> = 15 MHz          | 9.7 | 10.3 |     | bits |
|        | Effective number of bits             | F <sub>in</sub> = 95 MHz          |     | 9.5  |     | bits |
|        |                                      | F <sub>in</sub> = 145 MHz         |     | 9.1  |     |      |

1. See Section 8: Definitions of specified parameters on page 14 for more information.

2.  $V_{REFP} = 1 V$  with external supply.

# 7 Application information

The RHF1201 is a high speed analog to digital converter based on a pipeline architecture and a  $0.25 \ \mu m$  CMOS process to achieve the best performance in terms of linearity and power consumption.

The pipeline structure consists of 11 internal conversion stages in which the analog signal is fed and sequentially converted into digital data. Signal input is sampled on the rising edge of the clock.

The first 10 stages of the conversion include at each stage, an analog to digital converter, a digital to analog converter, a Sample and Hold, and an amplifier with a gain of 2. A 1.5 bit conversion resolution is also performed at each stage. The final stage is simply a comparator. Each resulting LSB-MSB couple is then time shifted to recover from the delay caused by the conversion. Digital data correction completes the processing by recovering from the redundancy of the (LSB-MSB) couple at each stage. The corrected data is output through the digital buffers.

The advantages of such a converter reside in the combination of pipeline architecture and the most advanced technologies. The highest dynamic performances are achieved while consumption remains at the lowest level.

# 7.1 RHF1201 operating modes

Extra functionalities are provided to simplify the application board as much as possible. The operation modes offered by the RHF1201 are described in the following table.

| Inputs                               |                                      |                                      |      |     |     | Outputs |     |                               |  |
|--------------------------------------|--------------------------------------|--------------------------------------|------|-----|-----|---------|-----|-------------------------------|--|
| Analog input differential level      |                                      |                                      | DFSB | OEB | SRC | OR      | DR  | Most significant<br>bit (MSB) |  |
| (V <sub>IN</sub> -V <sub>INB</sub> ) | >                                    | RANGE                                | Н    | L   | Х   | Н       | CLK | D11                           |  |
| -RANGE                               | >                                    | (V <sub>IN</sub> -V <sub>INB</sub> ) | Н    | L   | Х   | Н       | CLK | D11                           |  |
| RANGE>                               | (V <sub>IN</sub> -V <sub>INB</sub> ) | >-RANGE                              | Н    | L   | Х   | L       | CLK | D11                           |  |
| (V <sub>IN</sub> -V <sub>INB</sub> ) | >                                    | RANGE                                | L    | L   | Х   | Н       | CLK | D11 Complemented              |  |
| -RANGE                               | >                                    | (V <sub>IN</sub> -V <sub>INB</sub> ) | L    | L   | Х   | Н       | CLK | D11 Complemented              |  |
| RANGE>                               | (V <sub>IN</sub> -V <sub>INB</sub> ) | >-RANGE                              | L    | L   | Х   | L       | CLK | D11 Complemented              |  |
| Х                                    |                                      |                                      | Х    | н   | Х   | HZ      | HZ  | HZ                            |  |
| Х                                    |                                      |                                      | Х    | Х   | н   | Х       | CLK | Low slew rate                 |  |
| Х                                    |                                      |                                      | Х    | Х   | L   | Х       | CLK | High slew rate                |  |

Table 10.RHF1201 operating modes

### Data format select (DFSB)

When set to low level ( $V_{IL}$ ), the digital input DFSB provides a two's complement digital output MSB. This can be of interest when performing some further signal processing.

When set to high level (VIH), DFSB provides a standard binary output coding.



### Output enable (OEB)

When set to low level (V<sub>IL</sub>), all digital outputs remain active and are in low impedance state. When set to high level (V<sub>IH</sub>), all digital output buffers are in high impedance state while the converter goes on sampling. When OEB is set to a low level again, the data arrives on the output with a very short  $T_{on}$  delay. This mechanism allows the chip select of the device.

Figure 3: Timing diagram on page 5 summarizes this functionality.

## Slew rate control (SRC)

When set to high level ( $V_{IH}$ ), all digital output currents are limited to a clamp value so that digital noise power is reduced to the minimum. When set to low level ( $V_{IL}$ ), the output edges are twice as fast.

### Out of range (OR)

This function is implemented on the output stage in order to set an "Out of Range" flag whenever the digital data is over the full scale range.

Typically, there is a detection of all the data at '0' or all the data at '1'. It sets an output signal OR which is in low level state ( $V_{OL}$ ) when the data stays within the range, or in high level state ( $V_{OH}$ ) when the data is out of range.

### Data ready (DR)

The Data Ready output is an image of the clock being synchronized on the output data (D0 to D11). This is a very helpful signal that simplifies the synchronization of the measurement equipment or of the controlling DSP.

As all other digital outputs, DR goes into high impedance state when OEB is set to high level as shown in *Figure 3: Timing diagram on page 5*.

# 7.2 Driving the analog input

## 7.2.1 Differential inputs

The RHF1201 is designed to obtain optimum performance when driven on differential inputs. An RF transformer is an efficient way of achieving this high performance.

*Figure 4: Differential input configuration* describes the schematics. The input signal is fed to the primary of the transformer, while the secondary drives both ADC inputs. The common mode voltage of the ADC (INCM) is connected to the center-tap of the secondary of the transformer in order to bias the input signal around this common voltage, internally set close to 0.5V. The INCM is de-coupled to maintain a low noise level on this node. Our evaluation board is mounted with a 1:1 ADT1-1 transformer from Minicircuits. You might also use a higher impedance ratio (1:2 or 1:4) to reduce the driving requirement on the analog signal source.

Each analog input can drive a 1  $V_{pp}$  amplitude input signal, so the resulting differential amplitude is 2  $V_{pp}$ .



Figure 4. Differential input configuration

# 7.2.2 Single-ended input configuration

Some applications may require a single-ended input which is easily achieved with the configuration shown in *Figure 5: Single-ended input configuration*.

The lack of accurate differential driving with its common-mode noise and even harmonics cancellation advantages can degrade the rated RHF1201 performance. It is then recommended to use a well de-coupled DC reference to bias the RHF1201 inputs.

In this case, one can use an AC-coupled analog input and set the DC analog level with high value (10 k $\Omega$  to 100 k $\Omega$ ) resistor connected to a proper DC source.

The internal references INCM (0.52 V) or REFP (1 V) can be used as proper DC sources. Using 1 V DC with a single signal of 2  $V_{DD}$  input amplitude gives better SNR performance.





## 7.2.3 IF-sampling

The RHF1201 is specifically designed to meet sampling requirements for intermediate frequency input signals. In particular, the Track-and-Hold in the first stage of the pipeline is designed to minimize the linearity limitations as analog frequency increases. This is achieved by making the input impedance independent from the input frequency.

As a result, the RHF1201 can maintain high performance up to an analog frequency of 150 MHz.

57

# 7.3 Reference connection

# 7.3.1 Internal reference

In the standard configuration, the ADC is biased with the internal reference voltage. The  $V_{REFM}$  pin is connected to Analog Ground while  $V_{REFP}$  is internally set to a voltage close to 1.0 V. It is recommended to de-couple the  $V_{REFP}$  in order to minimize low and high frequency noise. Refer to *Figure 6: Internal reference setting* for the schematics.





# 7.3.2 External reference

It is possible to use an external reference voltage instead of the internal one for specific applications requiring even better linearity or enhanced temperature behavior. In this case, the amplitude of the external voltage must be at least equal to the internal one (1.0 V). You can use an external voltage reference with the configuration shown in *Figure 7: External reference setting* to obtain optimum performance.





This can be very helpful in multichannel applications for example to maintain a good matching along the sampling frequency range.

# 7.4 Clock input

The quality of your converter is very dependent on your clock input accuracy, in terms of aperture jitter; the use of a low jitter crystal controlled oscillator is recommended.

Further points to consider in your implementation are:

- The input signal must be square-shaped with sharp edges of less than 1 ns.
- At 45 Msps, the duty cycle must be between 45% and 65%; in any case, the high level duration of Clock must be longer than 10 ns.
- The clock power supplies must be independent from the ADC output supplies to avoid digital noise modulation on the output.
- When powered-on, the circuit needs several clock periods to reach its normal operating conditions.

# 7.5 Power consumption optimization

The internal architecture of the RHF1201 makes it possible to optimize power consumption according to the sampling frequency of the application. For this purpose, an External  $R_{pol}$  resistor is placed between the IPOL pin and the analog Ground. Therefore, the total dissipation can be adjusted across all the sampling range 0.5 Msps to 50 Msps to fulfil the requirements of applications where power saving is a must.

For low sampling frequency, this value of resistor may be adjusted in order to decrease the analog current without any degradation of dynamic performance.

Table 11 sums up the relevant data.

| F <sub>S</sub> (Msps) | 0.85 | 1.7 | 13.6 | 45 | 50  |
|-----------------------|------|-----|------|----|-----|
| R <sub>pol</sub> (kΩ) | 100  | 70  | 35   | 24 | 18  |
| Optimized power (mW)  | 44   | 47  | 60   | 93 | 100 |

#### Table 11. Total power consumption optimization depending on R<sub>pol</sub> value

# 7.6 Layout precautions

- Use of dedicated ground planes (analog, digital, internal and external buffer ones) on the PCB is recommended for high speed circuit applications to provide low inductance and low resistance common return.
- The separation of the analog signal from the digital output part is mandatory to prevent noise from coupling onto the input signal.
- Power supply bypass capacitors must be placed as close as possible to the IC pins in order to improve high frequency bypassing and reduce harmonic distortion.
- All leads must be wide and as short as possible especially for the analog input in order to decrease parasitic capacitance and inductance.
- Keep the capacitive loading as low as possible at digital outputs, short lead lengths of routing are essential to minimize currents when the output changes.
- Choose component sizes as small as possible (SMD).



# 8 Definitions of specified parameters

### Static parameters

Static measurements are performed using the histograms method on a 2 MHz input signal, sampled at 50 Msps, which is high enough to fully characterize the test frequency response. The input level is +1 dBFS to saturate the signal.

#### Differential non linearity (DNL)

The average deviation of any output code width from the ideal code width of 1 LSB.

#### Integral non linearity (INL)

An ideal converter exhibits a transfer function which is a straight line from the starting code to the ending code. The INL is the deviation from this ideal line for each transition.

### **Dynamic parameters**

Dynamic measurements are performed by spectral analysis, applied to an input sine wave of various frequencies and sampled at 50 Msps.

#### Spurious free dynamic range (SFDR)

The ratio between the power of the worst spurious signal (not always an harmonic) and the amplitude of fundamental tone (signal power) over the full Nyquist band. It is expressed in dBc.

#### Total harmonic distortion (THD)

The ratio of the rms sum of the first five harmonic distortion components to the rms value of the fundamental line. It is expressed in dB.

### Signal to noise ratio (SNR)

The ratio of the rms value of the fundamental component to the rms sum of all other spectral components in the Nyquist band ( $f_{s'}$  2) excluding DC, fundamental and the first five harmonics. SNR is reported in dB.

#### Signal to noise and distortion ratio (SINAD)

Similar ratio as for SNR but including the harmonic distortion components in the noise figure (not DC signal). It is expressed in dB.

The effective number of bits (ENOB) is easily deduced from the SINAD, using the formula:

 $SINAD = 6.02 \times ENOB + 1.76 dB.$ 

When the applied signal is not full scale (FS), but has an amplitude  $A_0$ , the SINAD expression becomes:

 $SINAD = 6.02 \times ENOB + 1.76 \, dB + 20 \log (2A_0/FS)$ 

The ENOB is expressed in bits.



### Effective resolution bandwidth

For a given sampling rate and clock jitter, the analog input frequency at which the SINAD is reduced of 3 dB.

## **Pipeline delay**

Delay between the initial sample of the analog input and the availability of the corresponding digital data output on the output bus. Also called data latency. It is expressed as a number of clock cycles.



57

# 9 Package information

# Figure 8. SO-48 package

|      | Dimensions |             |       |       |        |       |  |  |
|------|------------|-------------|-------|-------|--------|-------|--|--|
| Ref. |            | Millimeters |       |       | Inches |       |  |  |
|      | Min.       | Тур.        | Max.  | Min.  | Тур.   | Max.  |  |  |
| А    | 2.18       | 2.47        | 2.72  | 0.086 | 0.097  | 0.107 |  |  |
| b    | 0.20       | 0.254       | 0.30  | 0.008 | 0.010  | 0.012 |  |  |
| С    | 0.12       | 0.15        | 0.18  | 0.005 | 0.006  | 0.007 |  |  |
| D    | 15.57      | 15.75       | 15.92 | 0.613 | 0.620  | 0.627 |  |  |
| E    | 9.52       | 9.65        | 9.78  | 0.375 | 0.380  | 0.385 |  |  |
| E1   |            | 10.90       |       |       | 0.429  |       |  |  |
| E2   | 6.22       | 6.35        | 6.48  | 0.245 | 0.250  | 0.255 |  |  |
| E3   | 1.52       | 1.65        | 1.78  | 0.060 | 0.065  | 0.070 |  |  |
| е    |            | 0.635       |       |       | 0.025  |       |  |  |
| f    |            | 0.20        |       |       | 0.008  |       |  |  |
| L    | 12.28      | 12.58       | 12.88 | 0.483 | 0.495  | 0.507 |  |  |
| Р    | 1.30       | 1.45        | 1.60  | 0.051 | 0.057  | 0.063 |  |  |
| Q    | 0.66       | 0.79        | 0.92  | 0.026 | 0.031  | 0.036 |  |  |
| S1   | 0.25       | 0.43        | 0.61  | 0.010 | 0.017  | 0.024 |  |  |
|      |            |             | E ,   |       | f      |       |  |  |





# 10 Ordering information

| Part number    | Temperature range | Package | Marking     |
|----------------|-------------------|---------|-------------|
| RHF1201KSO1    | -55 °C to 125 °C  | SO-48   | RHF1201KSO1 |
| RHF1201KSO2    | -55 °C to 125 °C  | SO-48   | RHF1201KSO2 |
| RHF1201KSO-01V | -55 °C to 125 °C  | SO-48   | F0521701VXC |

# 11 Revision history

| Date        | Revision | Changes                                                                                                                                                                                                                                      |
|-------------|----------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 01-Sep-2006 | 1        | Initial release in new format.                                                                                                                                                                                                               |
| 29-Jun-2007 | 2        | Updated failure immune and latchup immune value to 120 MeV-<br>cm <sup>2</sup> /mg.<br>Updated package mechanical data.<br>Removed reference to non rad-hard components from <i>Section</i> 7.3.2:<br><i>External reference on page 12</i> . |



#### Please Read Carefully:

Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice.

All ST products are sold pursuant to ST's terms and conditions of sale.

Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein.

No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or services or any intellectual property contained therein.

UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT.

UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK.

Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST.

ST and the ST logo are trademarks or registered trademarks of ST in various countries.

Information in this document supersedes and replaces all information previously supplied.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners.

© 2007 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America

www.st.com

18/18

57