

The HIP0082 and HIP0084 Quad Power Drivers contain four

individually protected NDMOS transistor switches to drive

inductive and resistive loads such as: fuel injectors, relays,

solenoids, etc. The outputs are low-side switches driven by

active-low CMOS logic inputs. Each output is protected

against excessive current due to a short-circuit. Internal drain-to-gate zener diodes provide output clamping for over

voltage. An integrated charge pump allows operation from a

single 5V logic supply. Diagnostic circuits provide ground

short (SG), supply short (SC) and open load (OL) detection for each of the four output stages and indicate over tempera-

ture. Diagnostic information may be read via a synchronous

serial interface. Six bits of write/store data sets a long or

short OL fault delay time for each output and sets Outputs 3

and 4 to a 2A or 5A current shutdown threshold. The

Both types are fabricated in a Power BiMOS IC process and

are intended for use in automotive and other applications with a

wide range of temperature and electrical stress. They are particularly suited for driving high-current inductive loads requiring

high breakdown voltage and high output current. Both types

available in the 15 lead Power SIP or 20 lead PSOP packages

with low thermal resistance for high power applications.

HIP0084 is specified with controlled slew rate switching.

# PRELIMINARY

May 1998

# **Quad Power Drivers with** Serial Diagnostic Interface

### Features

- Low Side Power MOSFET Output Drivers
  - Output Voltage Clamp (Typ) ..... 80V
  - Maximum Output Current ...... 5A/2A
  - Output r<sub>DS(ON)</sub> (T<sub>J</sub> = 150<sup>o</sup>C) (Max)....0.57Ω/0.62Ω
- Controlled Slew Rate Switching (HIP0084)
- Programmable Output Over Current Shutdown Threshold - Bit Select 2A or 5A on Outputs 3 and 4
- Output Protection
  - Output Over Current Shutdown
  - Output Over Voltage Clamp
  - Over Temperature Diagnostic Feedback
- Diagnostics for Shorts, Opens and Over Temperature
- · Synchronous Serial Interface with
- 22-Bit Serial Diagnostic Register
- SPI Compatible Interface
- Single 5V Supply Operation with CMOS Logic Inputs
- Supply Current, I<sub>CC</sub>, Full Load (Typ) . . . . . . . <10mA</li>
- Low  $\theta_{\mbox{\scriptsize JC}}$  Power SIP Packages ..... 3<sup>0</sup>C/W PSOP...... 2°C/W
- -40°C to 125°C Operating Temperature

# Applications

| Drivers For    |             | <ul> <li>System Use</li> </ul> |
|----------------|-------------|--------------------------------|
| - Solenoids    | - Injectors | - Automotive                   |
| - Relays       | - Steppers  | - Appliances                   |
| - Power Output | - Motors    | - Industrial                   |
| - Lamps        | - Displays  | - Robotics                     |

#### Pinouts



CAUTION: These devices are sensitive to electrostatic discharge; follow proper IC Handling Procedures. http://www.intersil.com or 407-727-9207 | Copyright © Intersil Corporation 1999

# Ordering Information

Description

| 5              |                    |            |             |
|----------------|--------------------|------------|-------------|
| PART<br>NUMBER | TEMP.<br>RANGE(°C) | PACKAGE    | PKG.<br>NO. |
| HIP0082AS1     | -40 to 125         | 15 Ld SIP  | Z15.05A     |
| HIP0084AS1     | -40 to 125         | 15 Ld SIP  | Z15.05A     |
| HIP0082AS2     | -40 to 125         | 15 Ld SIP  | Z15.05B     |
| HIP0082AB      | -40 to 125         | 20 Ld PSOP | M20.433     |
| HIP0084AB      | -40 to 125         | 20 Ld PSOP | M20.433     |



1. For Open-Load Detection, the HIP0082 has an internal series pullup resistor, R<sub>OL</sub> and diode, D<sub>OL</sub> connected from OUTx to V<sub>CC</sub>.

2. HIP0084 OL (Open-Load) Detection:

Case 1: For OL Detection, an external series resistor and diode pullup connected from OUTx to V<sub>CC</sub> is needed.

Case 2: If no failure distinction for OL or SG (Short-to-GND) is required, both faults may be detected (without distinction), with an external pulldown resistor.

For either case, the pullup or pulldown resistors should be typically  $10k\Omega$  or greater.

#### Absolute Maximum Ratings T<sub>A</sub> = 25°C

| Supply Voltage (Logic and Control), V_{CC}                                  |
|-----------------------------------------------------------------------------|
| Power MOSFET Drain Voltage, Vo (Note 3)0.7 to VCLAMP                        |
| Output Clamp Energy, E <sub>OK</sub> (See Note 5)                           |
| Input Voltage (Logic and Driver Inputs), $V_{IN}$ 0.5V to $V_{CC}$ +0.5V    |
| Maximum Output Current, Outputs 1 and 2 +2A                                 |
| Maximum Output Current, Outputs 3 and 4 +5A                                 |
| Maximum Total Output Current, All Outputs ON +8A                            |
| Maximum Peak Output Current, $I_{O(MAX)},$ (Note 4) $\ldots$ 5A to $I_{SC}$ |

#### **Operating Conditions**

#### **Thermal Information**

| Thermal Resistance (Typical, Notes 5, 6, 7) | θ <sub>JA</sub> ( <sup>o</sup> C/W) | θ <sub>JC</sub> ( <sup>o</sup> C/W)    |
|---------------------------------------------|-------------------------------------|----------------------------------------|
| Power SIP Package                           | 45                                  | 3                                      |
| PSOP Package                                | 40                                  | 2                                      |
| Maximum Junction Temperature                |                                     |                                        |
| Maximum Storage Temperature Range, Te       | ытд <b>-</b> 55                     | 5 <sup>0</sup> C to 150 <sup>0</sup> C |
| Maximum Lead Temperature (During Sold       | ering 10s) .                        | 300 <sup>0</sup> C                     |
| (PSOP - Lead Tips Only)                     |                                     |                                        |

#### **Die Characteristics**

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

#### NOTES:

- 3. The MOSFET Output Drain is internally clamped with a Drain-to-Gate zener diode that turns on the MOSFET to hold the Drain at the V<sub>CLAMP</sub> voltage. Refer to the Electrical Specifications Table for the V<sub>CLAMP</sub> voltage limits.
- 4. Each Output has Over Current Shutdown protection in the positive current direction. The maximum peak current rating is set equal to the minimum Over Current Shutdown as detailed in the Electrical Specification Table. In the event of an Over Current Shutdown the input drive is latched OFF. The output short must be removed and the input toggled OFF and ON to restore the output drive.
- 5. Refer to Application Note AN9416 for Single Pulse Energy and Device Dissipation rating information, including inductive load operation and other thermal stress characterization.
- 6.  $\theta_{JA}$  is measured with the component mounted on an evaluation PC board in free air.
- 7. Maximum PSOP Package Dissipation at 125°C with 26°C/W Heat Sink (6 sq cm Copper PCB) is 0.96W.

#### **Electrical Specifications** $V_{CC} = 5V \pm 10\%$ , $T_A = -40^{\circ}C$ to $125^{\circ}C$ ; Unless Otherwise Specified

|                                                         |                                                           |                                                                         | HIP0082 |     |      |     | HIP0084 |      |       |
|---------------------------------------------------------|-----------------------------------------------------------|-------------------------------------------------------------------------|---------|-----|------|-----|---------|------|-------|
| PARAMETER                                               | SYMBOL                                                    | DL TEST CONDITIONS                                                      |         | TYP | MAX  | MIN | TYP     | MAX  | UNITS |
| POWER OUTPUTS                                           |                                                           |                                                                         |         |     |      |     |         |      |       |
| Output ON Resistance<br>(Normal Mode)                   | <sup>r</sup> DS(ON)1 <sup>,</sup><br>r <sub>DS(ON)2</sub> | Outputs 1 and 2, One Output ON, $I_{OUT} = 2A$ , $T_J = 150^{\circ}C$   | -       | -   | 0.62 | -   | -       | 0.62 | Ω     |
|                                                         | <sup>r</sup> DS(ON)3,<br><sup>r</sup> DS(ON)4             | Outputs 3 and 4, One Output ON, $I_{OUT} = 2A$ , $T_{J} = 150^{\circ}C$ | -       | -   | 0.57 | -   | -       | 0.57 | Ω     |
| Output ON Resistance<br>(Normal Mode)                   | r <sub>DS(ON)1</sub> ,<br>r <sub>DS(ON)2</sub>            | Outputs 1 and 2, One Output ON, $I_{OUT} = 2A$ , $T_J = 75^{\circ}C$    |         |     | -    | -   | 0.5     | Ω    |       |
| Output ON Resistance<br>(Normal Mode)                   | r <sub>DS(ON)3</sub> ,<br>r <sub>DS(ON)4</sub>            | Outputs 3 and 4, One Output ON, $I_{OUT} = 2A$ , $T_{J} = 105^{\circ}C$ | N/A     |     | -    | -   | 0.5     | Ω    |       |
| Output Zener Clamp Voltage                              | VZ                                                        | I <sub>OUT</sub> = 40mA                                                 | 73      | 80  | 90   | 73  | 80      | 90   | V     |
| Matching Zener Clamp<br>Voltage                         | ΔVZ                                                       | $I_{OUT}$ = 40mA, t <sub>Z</sub> = 100µs                                |         | N/A |      | -   | -       | ±1.5 | V     |
| Output Short Current Limit,<br>Outputs 1 and 2 (Note 8) | I <sub>SC(L)</sub>                                        |                                                                         | 2       | -   | 3.4  | 3   | -       | 5.1  | A     |
| Output Short Current Limit,<br>Outputs 3 and 4 (Note 8) | I <sub>SC(L)</sub>                                        | ISC Bit High                                                            | 2       | -   | 3.4  | 2   | -       | 3.4  | A     |
| Output Short Current Limit,<br>Outputs 3 and 4 (Note 8) | I <sub>SC(H)</sub>                                        | ISC Bit Low 5 - 7.5                                                     |         | 5   | -    | 8.3 | A       |      |       |
| Short Circuit Current Filter<br>Time                    | t <sub>SC</sub>                                           | 1                                                                       |         | -   | -    | 3   | μs      |      |       |
| Output Capacitance                                      | Co                                                        | V <sub>OUTX</sub> = 16V, f = 1MHz                                       | -       | -   | 250  | -   | -       | 250  | pF    |

|                                                                           |                      |                                                                                                                                                                               |                          | HIP0082 |                          |                          | HIP0084 | ļ.                       |       |
|---------------------------------------------------------------------------|----------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|---------|--------------------------|--------------------------|---------|--------------------------|-------|
| PARAMETER                                                                 | SYMBOL               | TEST CONDITIONS                                                                                                                                                               | MIN                      | ТҮР     | MAX                      | MIN                      | ТҮР     | MAX                      | UNITS |
| Positive Output Voltage<br>Ramp Slew Rate, Inductive                      | SR1                  | $I_{OUTX}$ = 1A, Load 6mH, 12 $\Omega$ ;<br>Measure 25% to 75% of V <sub>Z</sub>                                                                                              | 6 70                     |         | 100                      | 6                        | 14      | 24                       | V/µs  |
| Load Switching Off                                                        |                      | $I_{OUTX}$ = 1A, Load 6mH, 12 $\Omega$ ;<br>Measure 4V to 16V of V <sub>Z</sub>                                                                                               |                          | N/A     |                          | 2                        | 9       | 20                       | V/µs  |
|                                                                           |                      | $I_{OUTX}$ = 1A, Load 6mH, 12 $\Omega$ ;<br>Measure 75% to 95% of V <sub>Z</sub>                                                                                              |                          |         |                          | 5.1                      | 11      | 20.4                     | V/µs  |
| Negative Output Voltage<br>Ramp Slew Rate, Inductive<br>Load Switching On | SR2                  | $V_{BATT}$ = 12V, Load 6mH, 6Ω;<br>Measure 25% to 75%,<br>$V_{CC}$ = 5V ±2%                                                                                                   | 0.75                     | 15      | 25                       | 0.75                     | 1.5     | 3.75                     | V/µs  |
|                                                                           |                      | $\label{eq:barrier} \begin{array}{l} V_{BATT} = 12V, \mbox{ Load 6mH}, \mbox{ 6}\Omega; \\ Measure \ 25\% \ to \ 75\%, \\ T_J = 25^{O}C, \ V_{CC} = 5V \ \pm 2\% \end{array}$ |                          | N/A     |                          | 1                        | -       | 3                        | V/µs  |
| Output Negative Voltage<br>Ramp Fall Time                                 | t <sub>f</sub>       | $I_{OUTX}$ = 2A, From 90% to 10%, 6 $\Omega$ Load                                                                                                                             | -                        | -       | 25                       | -                        | 15      | 25                       | μs    |
| Turn-Off Delay                                                            | <sup>t</sup> d(OFF)  | $I_{OUTX} = 2A,$<br>From 50% of $\overline{INx}$ to 10% of OUTx                                                                                                               | 0.5                      | -       | 3                        | -                        | -       | 10                       | μs    |
| Turn-On Delay                                                             | <sup>t</sup> d(ON)   | $I_{OUTX} = 2A,$<br>From 50% of $\overline{INx}$ to 90% of OUTx                                                                                                               |                          | N/A     |                          | -                        | -       | 10                       | μs    |
| Matching Turn-On Delay                                                    | $\Delta t_{d(ON)}$   |                                                                                                                                                                               |                          |         | -                        | -                        | ±3      | μs                       |       |
| Matching Turn-Off Delay                                                   | $\Delta t_{d(OFF)}$  |                                                                                                                                                                               |                          |         | -                        | -                        | ±3      | μs                       |       |
| Output Rise Time                                                          | t <sub>r</sub>       | For SR3 Postive Ramp Conditions From 10% to 90% of $V_Z$                                                                                                                      |                          |         |                          | -                        |         | 10                       | μs    |
| Output Leakage Current                                                    | I <sub>LK</sub>      | ĪNx = High, V <sub>OUTX</sub> = 60V                                                                                                                                           | -                        | -       | 10                       |                          | N/A     |                          | μA    |
|                                                                           |                      | V <sub>OUTX</sub> = 60V, V <sub>CC</sub> Open                                                                                                                                 | -                        | -       | 10                       |                          |         |                          | μA    |
|                                                                           |                      | $\overline{INx}$ = High, $V_{OUTX}$ = $V_{CC+}$ to 60V                                                                                                                        |                          | N/A     |                          | -10                      | -       | 10                       | μA    |
|                                                                           |                      | $\overline{INx} = Low, V_{OUTX} = 0V \text{ to } 60V,$<br>$V_{CC} = 0V$                                                                                                       |                          |         |                          | -10                      | -       | 10                       | μA    |
| SUPPLY                                                                    |                      |                                                                                                                                                                               |                          |         |                          |                          |         |                          |       |
| Power Supply Current                                                      | Icc                  | Standby, No Load                                                                                                                                                              | -                        | 7.5     | 15                       | -                        | 7.5     | 15                       | mA    |
| Low $V_{CC}$ Shutdown Threshold                                           | V <sub>CC(LOW)</sub> | (Note 9)                                                                                                                                                                      | 3.4                      | 3.7     | 4.0                      | 3.4                      | 3.7     | 4.0                      | V     |
| Active Supply Range for RST<br>Pin                                        | V <sub>CC(RST)</sub> |                                                                                                                                                                               | 3.5                      | -       | 5.5                      | 3.5                      | -       | 5.5                      | V     |
| INPUTS (INx, CS, CLK, RS                                                  |                      | )                                                                                                                                                                             |                          |         |                          |                          |         |                          |       |
| Low-Level Input Voltage                                                   | VIL                  |                                                                                                                                                                               | -0.3                     | -       | 0.2 X<br>V <sub>CC</sub> | -0.3                     | -       | 0.2 X<br>V <sub>CC</sub> | V     |
| High-Level Input Voltage                                                  | VIH                  |                                                                                                                                                                               | 0.7 x<br>V <sub>CC</sub> | -       | V <sub>CC</sub> +<br>0.3 | 0.7 x<br>V <sub>CC</sub> | -       | V <sub>CC</sub> +<br>0.3 | V     |
| Input Hysteresis Voltage                                                  | V <sub>HYS</sub>     |                                                                                                                                                                               | 0.85                     | 1.2     | 2.25                     | 0.85                     | 1.2     | 2.25                     | V     |
| Reset Time after $\overline{RST} L \rightarrow H$                         | t <sub>RST</sub>     |                                                                                                                                                                               | 48                       | -       | 80                       | 48                       | -       | 80                       | μs    |
| Input Pull-Up Resistance                                                  | R <sub>IN</sub>      |                                                                                                                                                                               | 50                       | -       | 150                      | 50                       | -       | 150                      | kΩ    |
| Input Current                                                             | Ι <sub>ΙΗ</sub>      | Logic High Input Voltage                                                                                                                                                      | -                        | -       | 2                        | -                        | -       | 2                        | μA    |
| <b>TXD PIN</b> ( $R/\overline{W} = High$ )                                |                      |                                                                                                                                                                               |                          |         |                          |                          |         |                          |       |
| Three-State Leakage Current                                               | I <sub>LK_TXD</sub>  | $\overline{\text{CS}}$ = High, V <sub>TXD</sub> = V <sub>CC</sub>                                                                                                             | -5                       | -       | 5                        | -5                       | -       | 5                        | μA    |
| Logic High Output Voltage                                                 | V <sub>TXDH</sub>    | $I_{OH} = -4mA, \overline{CS} = Low$                                                                                                                                          | V <sub>CC</sub> -<br>0.4 | -       | -                        | V <sub>CC</sub> -<br>0.4 | -       | -                        | V     |
| Logic Low Output Voltage                                                  | V <sub>TXDL</sub>    | $I_{OL} = 3.2 \text{mA}, \overline{CS} = \text{Low}$                                                                                                                          | -                        | -       | 0.42                     | -                        | -       | 0.42                     | V     |

|                                                                                     |                                                  |                                                                            |                                    | HIP0082 | 2                                  |     | HIP0084 | Ļ   |       |
|-------------------------------------------------------------------------------------|--------------------------------------------------|----------------------------------------------------------------------------|------------------------------------|---------|------------------------------------|-----|---------|-----|-------|
| PARAMETER                                                                           | SYMBOL                                           | TEST CONDITIONS                                                            | MIN                                | TYP     | MAX                                | MIN | TYP     | MAX | UNITS |
| OPEN LOAD DETECTION                                                                 |                                                  |                                                                            |                                    |         |                                    |     |         |     |       |
| Output ON Resistance in<br>High r <sub>DS(ON)</sub> Open-Load                       | r <sub>DS(ON)1OL</sub><br>r <sub>DS(ON)2OL</sub> | Outputs 1 and 2, One Output ON, $I_{OUT} = 10$ mA, $T_{J} = 150^{\circ}$ C | -                                  | -       | 6.2                                |     | N/A     |     | Ω     |
| Detection Mode                                                                      |                                                  |                                                                            | -                                  | -       | 5.7                                |     |         |     | Ω     |
| Max. Output Current in High<br>r <sub>DS(ON)</sub> Mode                             | IOL(MAX)                                         |                                                                            | 90                                 | -       | 180                                |     |         |     | mA    |
| Min. Output Current in Low<br>r <sub>DS(ON)</sub> Normal Mode<br>(Hysteresis Range) | I <sub>O(HYS)</sub>                              |                                                                            | 0.25 x<br>I <sub>OL</sub><br>(MAX) | -       | 0.95 x<br>I <sub>OL</sub><br>(MAX) |     | NA      |     | mA    |
| Open-Load Fault Threshold                                                           | I <sub>OLF</sub>                                 | (ISC Bit is set in Fault Register)                                         | 3                                  | -       | 20                                 | 15  | 60      | 100 | mA    |
| Open-Load Detection Pull-up<br>Resistance                                           | R <sub>OL</sub>                                  |                                                                            | 2                                  | -       | 6.5                                |     | NA      |     | kΩ    |
| Open-Load Delay Time<br>after INx H→L                                               | <sup>t</sup> DOLL                                | Td_OLx Bit = Low                                                           | 3                                  | -       | 5.2                                | 3   | -       | 5.2 | ms    |
| Open-Load Delay Time<br>after INx H→L                                               | <sup>t</sup> DOLH                                | Td_OLx Bit = High (Note 10)                                                | 340                                | -       | 580                                | 340 | -       | 580 | μs    |
| Open Load Filter Time                                                               | t <sub>OL</sub>                                  |                                                                            | 150                                | -       | 252                                | 150 | -       | 252 | μs    |
| OVER TEMPERATURE AND                                                                | SHORT CI                                         | RCUIT PROTECTION                                                           |                                    |         |                                    |     |         |     |       |
| Over Temperature Detection<br>Threshold                                             | T <sub>TMP</sub>                                 |                                                                            | 155                                | -       | 165                                | 155 | -       | 165 | °C    |
| Output Short-to-Gnd<br>Threshold                                                    | V <sub>SG</sub>                                  |                                                                            | 2.4                                | -       | 2.9                                | 2.4 | 2.6     | 2.9 | V     |
| Short-to-GND Filter Time                                                            | t <sub>SG</sub>                                  |                                                                            | 150                                | -       | 252                                | 150 | -       | 252 | μs    |
| SERIAL INTERFACE (Figur                                                             | re 3) C <sub>EXT</sub> =                         | 50pF                                                                       |                                    |         |                                    |     |         |     |       |
| Serial Clock Frequency                                                              | <sup>f</sup> CLK                                 | 50% Duty Cycle                                                             | -                                  | -       | 3                                  | -   | -       | 3   | MHz   |
| Propagation Delay CLK to<br>Data Valid                                              | <sup>t</sup> PCLKDV                              |                                                                            | -                                  | -       | 150                                | -   | -       | 150 | ns    |
| Setup Time, $\overline{CS}$ to CLK                                                  | <sup>t</sup> CSLCLK                              |                                                                            | 150                                | -       | -                                  | 150 | -       | -   | ns    |
| CS Low to Data Valid                                                                | <sup>t</sup> CSLDV                               |                                                                            | -                                  | -       | 100                                | -   | -       | 100 | ns    |
| Hold Time $\overline{\text{CS}}$ after CLK                                          | <sup>t</sup> CLKCSH                              |                                                                            | 150                                | -       | -                                  | 150 | -       | -   | ns    |
| CS High to Output High Z                                                            | t <sub>CSHDZ</sub>                               |                                                                            | -                                  | -       | 100                                | -   | -       | 100 | ns    |
| Minimum Time CLK = High                                                             | <sup>t</sup> CLKH                                |                                                                            | 100                                | -       | -                                  | 100 | -       | -   | ns    |
| Minimum Time CLK = Low                                                              | <sup>t</sup> CLKL                                |                                                                            | 100                                | -       | -                                  | 100 | -       | -   | ns    |
| Setup Time $R/\overline{W}$ Low to CLK                                              | <sup>t</sup> RWLCLK                              |                                                                            | 150                                | -       | -                                  | 150 | -       | -   | ns    |
| R/W Low to Output High Z                                                            | t <sub>RWLDZ</sub>                               |                                                                            | -                                  | -       | 100                                | -   | -       | 100 | ns    |
| Setup Time Data Valid to CLK Low                                                    | <sup>t</sup> DVCLKL                              |                                                                            | 20                                 | -       | -                                  | 20  | -       | -   | ns    |
| Setup Time R/W High to CLK                                                          | <sup>t</sup> RWHCLK                              |                                                                            | 100                                | -       | -                                  | 100 | -       | -   | ns    |
| Time $R/\overline{W}$ High to Data Valid                                            | tRWHDV                                           |                                                                            | -                                  | -       | 100                                | -   | _       | 100 | ns    |

NOTES:

8. Each Output has Over Current Shutdown protection in the positive current direction. The maximum peak current rating is set equal to the minimum Over Current Shutdown as detailed in the Electrical Specification Table. In the event of an Over Current Shutdown the input drive is latched OFF. The output short must be removed and the input toggled OFF and ON to restore the output drive.

9. The "Low V<sub>CC</sub> Shutdown" is an internal control that switches off all power drive stages when V<sub>CC</sub> is less than V<sub>CC(LOW)</sub>.

10. Measurement includes the Filter Time.

### **Functional Description**

#### **Power Output Stages**

The Block Diagram details the equivalent logic control of each power output driver. Each power output stage has a separately controlled input with hysteresis and is active low with a pull-up to maintain an off state when there is no input. Each output driver has sensors for short circuit, open load and short-to-ground fault detection. The drive to each output is also controlled by the POR, Reset and an RS latch that switches off the output when a short circuit occurs. An internal zener diode feedback from the drain to gate of the output driver provides over voltage clamp protection.

For the HIP0082, each power output channel has a low  $r_{DS(ON)}(Q_O)$  and a high  $r_{DS(ON)}(Q_{OL})$  NDMOS drivers in parallel. The high  $r_{DS(ON)}$  driver is used to enhance the open load detection while providing one-tenth of the output load current.

The HIP0084 output is modified into one low  $r_{DS(ON)}$  driver and provides controlled slew rate switching. In addition, the HIP0084 requires an external zener and resistor network for OL detection. Refer to the Block Diagram, Specifications and OL Detection information.

#### **Reset Operation**

An active low reset on the  $\overline{RST}$  pin or the writing of a Low to the Test Bit is required to guarantee normal operation after power-up. When  $\overline{RST}$  is in the low state all outputs are off and all registers and counters are reset. When the reset pin is taken high the IC remains in reset mode for a time t<sub>RST</sub>.

When the  $\overline{\text{RST}}$  pin is switched active low, the on-chip reset circuitry ensures that the output stages are turned off, all counters and registers are reset, and the programmable functions are in their default states. The default state for the Test Bit is a Low. The default state for the short-circuit current for outputs 3 and 4 is the higher value for 5A maximum current operation (ISC Bit Low). The default state for the open-load delay times for each output is the higher value between 3ms and 5.2ms (Td\_OLx Bits Low).

#### Low Power Drive Shutdown

As part of the POR function, there is a low voltage power drive shutdown when the supply voltage, V<sub>CC</sub> drops below the voltage threshold, V<sub>CC(LOW)</sub>. During the low voltage condition the output stages are held off.

#### **Over Voltage Clamp Operation**

A drain-to-gate zener diode on each output driver internally clamps an over voltage pulse, including the kick pulse generated when turning off an inductive load. While providing over voltage protection, it is not part of the diagnostic feedback via the Diagnostic Register.

#### Short-Circuit (SC) Protection

If the output current is above the current limit for a time delay greater than  $t_{SC}$  the output is switched off and the corresponding bit in the diagnostic register set. The current level for shutdown on outputs 3 and 4 is programmable between 2A

and 5A with the ISC bit. After shutdown, the output remains off until the corresponding input is taken high and again low.

#### **Open-Load (OL) Detection**

Load currents are monitored while the outputs are ON. If the open load current falls below the fault threshold current,  $I_{OLF}$ , the open load fault bit is set after a delay time  $t_{DOL}$ . The open load fault bits (OLx) are stored in the diagnostic register as shown in Figure 1. The output of open-load detector circuit is input to the Diagnostic Register via the delay filter and is also connected directly to the R/W Shift Register for potential monitoring via the serial interface.

For the HIP0082 in an ON state, if a load current falls below the  $I_{OL}$  threshold level, a low load current condition is detected and the low  $r_{DS(ON)}$ , high current DMOS output transistor  $(Q_O)$  is switched off. The high  $r_{DS(ON)}$  driver  $(Q_{OL})$  continues to conduct. If the load current is then increased from a low level,  $Q_O$  will be switched on, with hysteresis, to a normal mode of operation as defined by the  $I_{OL(HYS)}$  limits. When the output current is higher than  $I_{OL(MAX)}$ , both  $Q_O$  and  $Q_{OL}$  conduct.

The HIP0084 OL detection diagnostics differ from the HIP0082. The HIP0084 does not have an internal pullup resistor (shown in the Block Diagram of the HIP0082 as  $R_{OI}$  in series with the diode,  $D_{OI}$ ) connected between OUTx and V<sub>CC</sub>. Where no failure distinction between an OL and a SG fault condition is required, an external pulldown resistor from OUTx-to-Ground may be used. For a distinction between an OL and SG fault condition, an external pullup resistor in series with a diode between OUTx and V<sub>CC</sub> is needed. The pullup resistor must have a value greater than (V<sub>CC</sub> - V<sub>BE</sub> - V<sub>SG</sub>)/I<sub>OLF</sub> where V<sub>CC</sub> is the external power supply voltage for the outputs,  $\mathsf{V}_{\mathsf{BE}}$  is the diode drop of the series diode;  $V_{SG}$  is the short-to-ground comparator threshold level for OUTx and IOLF is the openload current detection threshold of OUTx. While the values for pullup and pulldown resistors are not critical, they should not be minimally small. In either case, they should be typically  $10k\Omega$  or greater.

#### **Output Short-to-Ground (SG) Detection**

When the voltage on an output pin is below V<sub>SG</sub> and the output is off, a ground short is detected and stored in the diagnostic register after a delay  $t_{SG}$ . The outputs of the short-to-ground (SG) comparators are also connected directly to the diagnostic register so that they can be monitored via the serial interface. Where V<sub>SG</sub> is specified in the range of 2.4V to 2.9V, I<sub>OLF</sub> is specified in the range of 15mA to 100mA for the HIP0084 and 3mA to 20mA for the HIP0082.

# Serial Interface Operation

Microprocessor communication to the diagnostic/control registers is via a 4 wire serial interface. Data control is bidirectional, the direction of data transfer being dependent on the state of the R/W pin (See Figure 2).



FIGURE 1. SERIAL INTERFACE READ OPERATION

#### **Diagnostic Read Operation**

When  $\overline{CS}$  goes from high to low (while CLK is high), data from the diagnostic register is jammed into the serial shift register, At the same time, the TXD pin exits three-state and outputs the FSB bit which indicates whether any of the fault bits in the shift register are set. With the first negative transition of CLK, the diagnostic register is cleared. Data from the shift register is shifted to TXD on each low to high transition of the CLK pulse. The Diagnostic Fault Bits as shown in Figure 1 are described as follows:

**FSB Bit** - Indicates that one or more of the bits in the diagnostic register are set.

**TMP Bit** - Indicates that the chip temperature has exceeded the limit  $T_{TMP}$ . The outputs are not switched off when this occurs; the condition is indicated by the setting of the TMP bit. Sensors for the TMP bit are located near the power drivers and are ORed to provide a single bit for the chip.

**SCx Bits** - Indicate a short-circuit to battery or over current on the corresponding output. The corresponding output driver has been latched off. It will remain off until the input is toggled off and then on.

**OLx Bits** - Indicate that no load (or a high resistance load) is connected to the corresponding output. The open load bit is set when the output current is less than  $I_{OLF}$ .

 ${\rm SGx}~{\rm Bits}$  - Indicate that the voltage on the corresponding output is below the  ${\rm V}_{{\rm SG}}$  limit.

The final 8 bits (most significant bits) of the diagnostic word indicate the states of the open load and short-to-ground comparators when the  $\overline{CS}$  pin went from high to low. As such, an external microprocessor can monitor the status of the OL and SG comparators directly to cross-check the action of the filtered fault bits, OL1 to OL4 and SG1 to SG4 (See Figure 1). The action of the filters is to suppress switching anomalies that may be read as false data. To avoid potential confusion in normal operation, reading the direct comparator output bits is not necessary or recommended.

#### **Diagnostic Write Operation**

When the R/W pin is in the low state it is possible to write six bits to the Write/Store register to influence the IC mode of operation. The write operation is illustrated in Figure 3. The FSB (First Significant Bit) is present when  $\overline{CS}$  pin goes from high to low while the CLK pin is high and the  $R/\overline{W}$  pin is in the high (read) state. The FSB is the error flag and is the same FSB bit shown for the Figure 1 read operation. When FSB is high, a read operation is assumed, until or unless the  $R/\overline{W}$  goes low. When the  $R/\overline{W}$  pin goes low (write mode), TXD is ready to receive input data. The first write bit occurs when CLK goes low.

In the write mode, data is latched in the Write/Store register when  $\overline{CS}$  goes high. The Write/Store data will be in the default state after a  $\overline{RST}$  reset or power up reset. The write operation does not affect the data present in the Diagnostic Register and a read operation does not affect the data present in the Write/Store Register.

The programmable bits in the Write/Store register are:

**Test Bit** - Used to put the IC in test mode (not recommended). This bit should be low for normal operation.

**ISC Bit** - This bit programs the short circuit level for outputs 3 and 4. When this bit is set high the lower value for the current shutdown threshold is set.

 $\mbox{Td}\_\mbox{OLx Bits}$  - The  $t_{DOL}$  delay times for the Td\_OLx Bits are programmable to two levels ( $t_{DOLL}$  or  $t_{DOLH}$ ). These bits set the delay times for the open-load detection at each of the four outputs. A logical high sets the open-load delay time to its shorter value.

#### **Reading Serial Data on the SPI Interface**

When interfacing to an 8-bit SPI system and choosing to read all 22 bits as shown in Figure 1, note that the FSB (First Significant Bit) is the first bit present before the first CLK pulse goes low. This leaves 21 bits of available output data to be shifted by the CLK.

An FSB high state when  $\overline{CS}$  goes low indicates the presents of a fault bit in the Diagnostic Register. The FSB bit is normally used as a flag to initiate a read of all data bits in the shift register. The FSB output bit should be separately directed to an interrupt or port that is programmed to initiate a fault data read sequence.

Since SPI data is read 8 bits at a time, reading 24 bits leaves 3 (dummy) bits that follow after the 21 bits of diagnostic fault output data. Internally, the shift register has an input low state which will cause the last 3 bits shifted out to be low.



There is no need in normal operation to read the Direct Comparator output bits, except to directly read the fault state when  $\overline{CS}$  goes low or to cross-check on the filtered OL and SG fault data. If the Direct Comparator data is ignored, then only 16 bits of SPI data is read. In this case the last 3 bits in the 16 bit sequence is the first 3 bits of Direct Comparator data which can be ignored.

Data read from a SPI interface starts with the first clock pulse. The  $\overline{CS}$  and  $R/\overline{W}$  inputs cannot be changed while reading data from the shift register. And, as noted, an internal low on the shift register input causes low data bits to follow the 21 bits of diagnostic data.

While the Write/Store operation calls for 6 bits of data, a SPI write will output 8 bits. The first 2 bits transmitted should be dummy bits. The 3-bit is the Test bit which should be low for normal operation. The Test bit is used to facilitate testing in the manufacturing process and is not recommended for other use. The 6 programmable bits are described in the section on Diagnostic Write Operation.

#### **Pin Descriptions**

 $V_{CC}$  and GND - 5V Supply and Ground connections. A charge pump is used to boost the Power MOSFET gate drive. This allows a single 5V supply to satisfy all logic and drive requirements.

**OUT1 - OUT4 -** Low-side output drivers with 0.62 $\Omega$  (OUT1 and OUT2) or 0.57 $\Omega$  (OUT3 and OUT4) on resistance. The outputs are provided with over current shutdown and over voltage clamping. Additionally, open-load and short-to-ground detection is carried out when the outputs are ON.

**IN1** - **IN4** - Active-low CMOS logic inputs which control the output stages OUT1 - OUT4. These inputs are provided with pull-up resistors.

**RST** - Active-low logic-level reset input with internal pull-up resistor.

**CLK** - Clock input for synchronous serial interface with internal pull-up resistor. This input must be high when  $\overline{\text{CS}}$  transitions from high to low.

**CS** - Active-low chip select input for serial interface. This input has an internal pull-up resistor.

 $\mathbf{R}/\overline{\mathbf{W}}$  - Read/write control pin for serial interface. This input controls whether the TXD pin is an input or output. This input has an internal pull-up resistor.

**TXD** - Bidirectional data pin for serial interface. When  $R/\overline{W}$  is high diagnostic data can be read from HIP0082. When  $R/\overline{W}$  is low, 6 bits may be written to the internal program register.

# Power Small Outline Plastic Package (PSOP)



| M20.433

20 LEAD POWER SMALL OUTLINE PLASTIC PACKAGE

|        | INC   | HES   | MILLIN   | IETERS |       |
|--------|-------|-------|----------|--------|-------|
| SYMBOL | MIN   | MAX   | MIN      | MAX    | NOTES |
| А      | 0.122 | 0.142 | 3.10     | 3.60   | -     |
| A1     | 0.004 | 0.012 | 0.10     | 0.30   | -     |
| A2     | 0.118 | 0.130 | 3.00     | 3.30   | -     |
| A3     | 0.000 | 0.004 | 0.00     | 0.10   | -     |
| b      | 0.016 | 0.021 | 0.40     | 0.53   | 6, 7  |
| b1     | 0.016 | 0.020 | 0.40     | 0.50   | 6, 7  |
| С      | 0.009 | 0.013 | 0.23     | 0.32   | 7     |
| c1     | 0.009 | 0.011 | 0.23     | 0.29   | 7     |
| D      | 0.622 | 0.630 | 15.80    | 16.00  | 3     |
| D1     | 0.496 | 0.512 | 12.60    | 13.00  | -     |
| D2     | -     | 0.043 | -        | 1.10   | -     |
| Е      | 0.547 | 0.571 | 13.90    | 14.50  | -     |
| E1     | 0.429 | 0.437 | 10.90    | 11.10  | 4     |
| E2     | -     | 0.114 | -        | 2.90   | -     |
| E3     | 0.228 | 0.244 | 5.80     | 6.20   | -     |
| е      | 0.050 | BSC   | 1.27 BSC |        | -     |
| L      | 0.031 | 0.043 | 0.80     | 1.10   | 5     |
| L1     | 0.014 | BSC   | 0.35     | BSC    | -     |
| Ν      | 2     | :0    | 2        | 20     | -     |

NOTES:

- Rev. 0 3/96
- 1. Dimensioning and tolerancing per ANSI Y14.5M-1982.
- 2. "C" is a reference datum. Seating plane is defined by lead tips only.
- 3. Dimension D does not include mold flash, protrusions or gate burrs. Mold flash, protrusions or gate burrs shall not exceed 0.15 per side. D measured at -H-.
- Dimension E1 does not include interlead flash or protrusion. Interlead flash or protrusion shall not exceed 0.15 per side. E1 measured at -H-.
- 5. Dimension "L" is the length of terminal for soldering to a substrate.
- The lead width dimension does not include dambar protrusion. Allowable dambar protrusion shall be 0.08mm total in excess of the lead width dimension at maximum material condition.
- 7. Section "B-B" to be determined at 0.10mm to 0.25mm from the lead tip.
- 8. Controlling dimension: MILLIMETER.
- 9. Dimensions conform with JEDEC Outline MO-166AA Issue B.





Z15.05A (JEDEC MO-048 AB ISSUE A) 15 LEAD PLASTIC SINGLE-IN-LINE PACKAGE STAGGERED VERTICAL LEAD FORM

|                | INC       | HES   | MILLIN | IETERS |  |  |
|----------------|-----------|-------|--------|--------|--|--|
| SYMBOL         | MIN       | MAX   | MIN    | MAX    |  |  |
| А              | 0.172     | 0.182 | 4.37   | 4.62   |  |  |
| В              | 0.024     | 0.031 | 0.61   | 0.79   |  |  |
| С              | 0.014     | 0.024 | 0.36   | 0.61   |  |  |
| D              | 0.778     | 0.798 | 19.76  | 20.27  |  |  |
| E              | 0.684     | 0.694 | 17.37  | 17.63  |  |  |
| E1             | 0.416     | 0.426 | 10.57  | 10.82  |  |  |
| E2             | 0.110     | BSC   | 2.79   | BSC    |  |  |
| е              | 0.050 BSC |       | 1.27   | BSC    |  |  |
| e1             | 0.200 BSC |       | 5.08   | BSC    |  |  |
| e2             | 0.169     | BSC   | 4.29   | BSC    |  |  |
| e3             | 0.700     | ) BSC | 17.78  | 3 BSC  |  |  |
| F              | 0.057     | 0.063 | 1.45   | 1.60   |  |  |
| L              | 0.150     | 0.176 | 3.81   | 4.47   |  |  |
| L <sub>1</sub> | 0.690     | 0.710 | 17.53  | 18.03  |  |  |
| N              | 15        |       | 15     |        |  |  |
| ØP             | 0.148     | 0.152 | 3.76   | 3.86   |  |  |
| R1             | 0.065     | 0.080 | 1.65   | 2.03   |  |  |
| Rev. 1 4/98    |           |       |        |        |  |  |

NOTES:

- 1. Refer to series symbol list, JEDEC Publication No. 95.
- 2. Dimensioning and Tolerancing per ANSI Y14.5M-1982.
- 3. N is the number of terminals.

TAB DETAIL

4. Controlling dimension: INCH.

Е

# Single-In-Line Plastic Packages (SIP)



#### Z15.05B

15 LEAD PLASTIC SINGLE-IN-LINE PACKAGE SURFACE MOUNT "GULLWING" LEAD FORM

|             | INC   | HES   | MILLIN   | IETERS |  |  |
|-------------|-------|-------|----------|--------|--|--|
| SYMBOL      | MIN   | MAX   | MIN      | MAX    |  |  |
| A           | 0.172 | 0.182 | 4.37     | 4.62   |  |  |
| В           | 0.024 | 0.031 | 0.61     | 0.79   |  |  |
| С           | 0.018 | 0.024 | 0.46     | 0.61   |  |  |
| D           | 0.778 | 0.798 | 19.76    | 20.27  |  |  |
| E           | 0.684 | 0.694 | 17.37    | 17.63  |  |  |
| E1          | 0.416 | 0.426 | 10.57    | 10.82  |  |  |
| E2          | 0.110 | BSC   | 2.79 BSC |        |  |  |
| е           | 0.050 | BSC   | 1.27     | BSC    |  |  |
| e3          | 0.700 | BSC   | 17.78    | BSC    |  |  |
| F           | 0.057 | 0.063 | 1.45     | 1.60   |  |  |
| L           | 0.065 | 0.080 | 1.66     | 2.03   |  |  |
| L1          | 0.098 | 0.108 | 2.49     | 2.74   |  |  |
| N           | 15    |       | 15       |        |  |  |
| ØP          | 0.148 | 0.152 | 3.76     | 3.86   |  |  |
| R1          | 0.065 | 0.080 | 1.65     | 2.03   |  |  |
| Rev. 1 11/9 |       |       |          |        |  |  |

NOTES:

- 1. Dimensioning and Tolerancing per ANSI Y14.5M 1982.
- 2. N is the number of terminals.
- 3. All lead surfaces are within 0.004 inch of each other. No lead can be more than 0.004 inch above or below the header plane, (**-z-** Datum).
- 4. Controlling dimension: INCH.



All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see web site http://www.intersil.com

#### Sales Office Headquarters

#### NORTH AMERICA

Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (407) 724-7000 FAX: (407) 724-7240

#### EUROPE

Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05

#### ASIA

Intersil (Taiwan) Ltd. Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029