# M8282/M8283 OCTAL LATCH Military - Fully Parallel 8-Bit Data Register and Buffer - **Transparent During Active Strobe** - Supports M8085AH, M8048AH, M8086, M8088 and M80186 - High Output Drive Capability for Driving System Data Bus - 3-State Outputs - No Output Low Noise When Entering or Leaving High Impedance State - Military Temperature Range: -55°C to +125°C (T<sub>C</sub>) The M8282 and M8283 are 8-bit bipolar latches with 3-state output buffers. They can be used to implement latches, buffers, or multiplexers. The M8283 inverts the input data at its outputs while the M8282 does not. Thus, all of the principal peripheral and input/output functions of a microcomputer system can be implemented with these devices. Figure 1. Logic Diagrams Figure 2. Pin Configurations **Table 1. Pin Description** | Symbol | Туре | Name and Function | | | | | |------------------------------------------------------------------------------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | STB | . 1 | <b>STROBE:</b> STB is an input control pulse used to strobe data at the data input pins $(A_0-A_7)$ into the data latches. This signal is active HIGH to admit input data. The data is latched at the HIGH to LOW transition of STB. | | | | | | ŌĒ | 1 | OUTPUT ENABLE: OE is an input control signal which when active LOW enables the contents of the data latches onto the data output pin (B <sub>0</sub> -B <sub>7</sub> ). OE being inactive HIGH forces the output buffers to their high impedance state. | | | | | | A <sub>0</sub> -A <sub>7</sub> | 1. | DATA INPUT PINS: Data presented at these pins satisfying setup time requirements when STB is strobed is latched into the data input latches. | | | | | | B <sub>0</sub> -B <sub>7</sub><br>M8282<br>B <sub>0</sub> -B <sub>7</sub><br>M8283 | 0 | DATA OUTPUT PINS: When OE is true, the data in the data latches is presented as inverted (M8283) or non-inverted (M8282) data onto the data output pins. | | | | | ## **FUNCTIONAL DESCRIPTION** The M8282 and M8283 octal latches are 8-bit latches with 3-state output buffers. Data having satisfied the setup time requirements is latched into the data latched by strobing the STB line HIGH to LOW. Holding the STB line in its active HIGH state makes the latches appear transparent. Data is presented to the data output pins by activating the $\overline{OE}$ input line. When $\overline{OE}$ is inactive HIGH the output buffers are in their high impedance state. Enabling or disabling the output buffers will not cause negative-going transients to appear on the data output bus. ### **ABSOLUTE MAXIMUM RATINGS\*** \*Notice: Stresses above those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only and functional operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. # **D.C. CHARACTERISTICS** $V_{CC} = 5V \pm 5\%$ , $T_{C}^{(2)} = -55^{\circ}C$ to $+125^{\circ}C$ | Symbol | Parameter | Min | Max | Units | Test Conditions | |------------------|-----------------------|-----|------|-------|-------------------------------------------------------------------------------------| | Vc | Input Clamp Voltage | | -1 | V | $I_C = -5 \text{ mA}$ | | lcc | Power Supply Current | | 160 | mA | | | lF | Forward Input Current | | -0.2 | mA | V <sub>F</sub> = 0.45V | | I <sub>R</sub> | Reverse Input Current | | 50 | μΑ | V <sub>R</sub> = 5.25V | | VOL | Output Low Voltage | | 0.45 | V | I <sub>OL</sub> = 20 mA | | V <sub>OH</sub> | Output High Voltage | 2.4 | | ٧ | $I_{OH} = -5 \text{ mA}$ | | OFF | Output Off Current | | ± 50 | μΑ | $V_{OFF} = 0.45 \text{ to } 5.25 \text{V}$ | | V <sub>I</sub> L | Input Low Voltage | | 0.8 | V | V <sub>CC</sub> = 5.0V (Note 1) | | V <sub>IH</sub> | Input High Voltage | 2.0 | | V | V <sub>CC</sub> = 5.0V (Note 1) | | C <sub>IN</sub> | Input Capacitance | | 12 | pF | F = 1 MHz<br>V <sub>BIAS</sub> = 2.5V, V <sub>CC</sub> = 5<br>T <sub>C</sub> = 25°C | #### NOTE: - 1. Output Loading $I_{OL} = 20$ mA, $I_{OH} = -5$ mA, $C_L = 300$ pF - 2. Case Temperatures are "instant on." **A.C. CHARACTERISTICS** $V_{CC}=5V\pm5\%$ , $T_{C}^{(2)}=-55^{\circ}C$ to $\pm125^{\circ}C$ Loading: Outputs— $I_{OL}=20$ mA, $I_{OH}=-5$ mA, $I_{CL}=300$ pF | Symbol | Parameter | Min | Max | Units | Test Conditions | |--------|-----------------------------------------------------|-----|----------|----------|-------------------| | TIVOV | Input to Output Delay<br>Inverting<br>Non-Inverting | | 25<br>35 | ns<br>ns | (Note 1) | | TSHOV | STB to Output Delay<br>Inverting<br>Non-Inverting | | 45<br>55 | ns<br>ns | | | TEHOZ | Output Disable Time | | 25 | ns | 1 | | TELOV | Output Enable Time | 10 | 50 | ns | ] | | TIVSL | Input to STB Setup Time | 0 | | ns | ] | | TSLIX | Input to STB Hold Time | 25 | | ns | ] | | TSHSL | STB High Time | 15 | | ns | ] | | TOLOH | Output Rise Time | | 20 | ns | From 0.8V to 2.0V | | TOHOL | Output Fall Time | | 12 | ns | From 2.0V to 0.8V | ### **NOTES:** - 1. See waveforms and test load circuit on following page. - 2. Case temperatures are "instant on". # A.C. TESTING INPUT, OUTPUT WAVEFORM for a Logic "0". Timing Measurements are Made at 1.5V for Both a Logic "1" and "0". Input Rise and Fall Times are Measured from 0.8V to 2.0V and are Driven at 5 ns $\pm 2$ ns. # A.C. TESTING LOAD CIRCUIT # **WAVEFORMS** - M8283 only—output may be momentarily invalid following the high going STB transition. All timing measurements are made at 1.5V unless otherwise noted.