## Serial I/O 8-Bit A/D Converters

## GENERAL DESCRIPTION

The ML2280 and ML2283 are 8-bit successive approximation A/D converters with serial I/O and configurable input multiplexers with up to 4 input channels.

All errors of the sample-and-hold incorporated on the ML2280 and ML2283 are accounted for in the analog-todigital converters accuracy specification.

The voltage reference can be externally set to any value between GND and $\mathrm{V}_{\mathrm{CC}}$, thus allowing a full conversion over a relatively small voltage span if desired.

The ML2283 is an enhanced double polysilicon, CMOS, pin-compatible second source for the ADC0833 A/D converter. All parameters are guaranteed over temperature with a power supply voltage of $5 \mathrm{~V} \pm 10 \%$.

## FEATURES

- Conversion time: $6 \mu \mathrm{~s}$

■ ML2280 capable of digitizing a $5 \mathrm{~V}, 40 \mathrm{kHz}$ sine wave

- Total unadjusted error with external reference: $\pm 1 / 2$ LSB or $\pm 1$ LSB
- Sample-and-hold: 375 ns acquisition
- 0 to 5 V analog input range with single 5 V power supply
- 2.5 V reference provides 0 to 5 V analog input range
- No zero- or full-scale adjust required

■ Low power: 12.5 mW MAX
■ Analog input protection: $25 \mathrm{~mA}(\mathrm{~min})$ per input

- Differential analog voltage inputs (ML2280)
- Programmable multiplexer with differential or single ended analog inputs (ML2283)
■ 0.3 " width 8 - or 14 -pin DIP, or 8 -Pin SOIC (ML2280)
- Superior pin-compatible replacement for ADC0833
* This Part Is Obsolete
** This Part Is End Of Life As Of August 1, 2000


## BLOCK DIAGRAM



PIN CONFIGURATION


ML2283
4-Channel MUX
14-Pin PDIP


## PIN DESCRIPTION

| NAME | FUNCTION |
| :---: | :---: |
| $\mathrm{V}_{\mathrm{CC}}$ | Positive supply. $5 \mathrm{~V} \pm 10 \%$ |
| DGND | Digital ground. 0 volts. All digital inputs and outputs are referenced to this point. |
| AGND | Analog ground. The negative reference voltage for A/D converter. |
| GND | Combined analog and digital ground. |
| $\begin{aligned} & \mathrm{CHO}, \\ & \mathrm{~V}_{\mathrm{IN}^{+}}, \mathrm{V}_{\mathrm{IN}^{-}} \end{aligned}$ | Analog inputs. Digitally selected to be single ended ( $\mathrm{V}_{\mathrm{IN}}$ ) or; $\mathrm{V}_{\mathrm{IN}}+$ or $\mathrm{V}_{\mathrm{IN}}$ - of a differential input. Analog range $=G N D-V_{I N}-V_{C C}$. |
| $\mathrm{V}_{\text {REF/2 }}$ | Reference. The analog input range is twice the positive reference voltage value applied to this pin. |
| V+ | Input to the Shunt Regulator. |
| DO | Data out. Digital output which contains result of $A / D$ conversion. The serial data is clocked out on falling edges of CLK. |

NAME FUNCTION
SARS Successive approximation register status. Digital output which indicates that a conversion is in progress. When SARS goes to 1 , the sampling window is closed and conversion begins. When SARS goes to 0, conversion is completed. When $\overline{C S}=1$, SARS is in high impedance state.
CLK Clock. Digital input which clocks data in on DI on rising edges and out on DO on falling edges. Also used to generate clocks for A/D conversion.
DI Data input. Digital input which contains serial data to program the MUX and channel assignments.
$\overline{\mathrm{CS}} \quad$ Chip select. Selects the chip for multiplexer and channel assignment and $\mathrm{A} / \mathrm{D}$ conversion. When $\overline{\mathrm{CS}}=1$, all digital outputs are in high impedance state. When $\overline{C S}=0$, normal $A / D$ conversion takes place.

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.
15 mA
Current into V+Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$
6.5 VVoltage
Logic Inputs
$\qquad$-7 to $V_{C C}+7 \mathrm{~V}$
Analog Inputs

$\qquad$

$\qquad$
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
Input Current per Pin (Note 1)

$\qquad$
$\pm 25 \mathrm{~mA}$Storage Temperature$-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Package Dissipationat $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ (Board Mount)
$\qquad$ 800 mW
Lead Temperature (Soldering 10 sec .) Dual-In-Line Package (Molded) ..... $260^{\circ} \mathrm{C}$
Dual-In-Line Package (Ceramic) ..... $300^{\circ} \mathrm{C}$
OPERATING CONDITIONS
Supply Voltage, $\mathrm{V}_{\mathrm{CC}}$ $4.5 \mathrm{~V}_{\mathrm{DC}}$ to $6.3 \mathrm{~V}_{\mathrm{DC}}$Temperature Range (Note 2)
$\qquad$ $\mathrm{T}_{\text {MIN }}-\mathrm{T}_{\mathrm{A}}-\mathrm{T}_{\text {MAX }}$ ML2280 BIP, ML2283 BIP $\ldots .40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$
ML2280 CIP, ML2283 CIP
ML2280 BCP, ML2283 BCP $\qquad$ $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \%, \mathrm{f}_{\mathrm{CLK}}=1.333 \mathrm{MHz}$, and $\mathrm{V}_{\mathrm{REF} / 2}=2.5 \mathrm{~V}$.

| SYMBOL | PARAMETER | CONDITIONS | ML228XB |  |  | ML228XC |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | $\begin{gathered} \text { TYP } \\ \text { NOTE } 3 \end{gathered}$ | MAX | MIN | $\begin{gathered} \text { TYP } \\ \text { NOTE } 3 \end{gathered}$ | MAX |  |

## CONVERTER AND MULTIPLEXER CHARACTERISTICS

|  | Total Unadjusted Error | $\mathrm{V}_{\text {REF } / 2}=2.5 \mathrm{~V}$ <br> $V_{\text {REF/2 }}$ not connected <br> (Notes 4, 6) |  |  | $\begin{gathered} \pm 1 / 2 \\ \pm 2 \end{gathered}$ |  |  | $\begin{aligned} & \pm 1 \\ & \pm 2 \end{aligned}$ | $\begin{aligned} & \text { LSB } \\ & \text { LSB } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Reference Input Resistance | (Note 4) | 10 | 15 | 20 | 10 | 15 | 20 | k $\Omega$ |
|  | Common-Mode Input Range | (Notes 4, 7) | $\begin{gathered} \text { GND } \\ -0.05 \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ +0.05 \end{gathered}$ | $\begin{gathered} \text { GND } \\ -0.05 \end{gathered}$ |  | $\begin{gathered} \mathrm{V}_{\mathrm{CC}} \\ +0.05 \end{gathered}$ | V |
|  | DC Common-Mode Error | Common mode voltage voltage GND to $\mathrm{V}_{\mathrm{CC} / 2}$ (Note 5) |  | $\pm 1 / 16$ | $\pm 1 / 4$ |  | $\pm 1 / 16$ | $\pm 1 / 4$ | LSB |
|  | AC Common-Mode Error | Common mode voltage GND to $\mathrm{V}_{\mathrm{CC}}$, <br> 0 to 50 kHz (Note 5) |  |  | $\pm 1 / 4$ |  |  | $\pm 1 / 4$ | LSB |
|  | DC Power Supply Sensitivity | $\begin{aligned} & \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 10 \% \\ & \mathrm{~V}_{\mathrm{REF}}-\mathrm{V}_{\mathrm{CC}}+0.1 \mathrm{~V} \\ & \text { (Note 5) } \end{aligned}$ |  | $\pm 1 / 32$ | $\pm 1 / 4$ |  | $\pm 1 / 32$ | $\pm 1 / 4$ | LSB |
|  | AC Power Supply Sensitivity | 100 mV P-P, 25 kHz sine on $\mathrm{V}_{\mathrm{CC}}$ (Note 5) |  |  | $\pm 1 / 4$ |  |  | $\pm 1 / 4$ | LSB |
|  | Change in Zero <br> Error from $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ <br> to Internal Zener <br> Operation | $\begin{array}{\|l} \hline 15 \mathrm{~mA} \text { into } \mathrm{V}+ \\ \mathrm{V}_{\mathrm{CC}}=\mathrm{N} . \mathrm{C} . \\ \mathrm{V}_{\mathrm{REF} / 2}=2.5 \mathrm{~V}(\text { Note } 5) \end{array}$ |  | $\pm 1 / 2$ |  |  | $\pm 1 / 2$ |  | LSB |
| $\mathrm{V}_{\mathrm{Z}}$ | Internal Diode Regulated Breakdown (at V+) | 15 mA into $\mathrm{V}+$ |  | 6.9 |  |  | 6.9 |  | V |
| V+ | Input Resistance | (Note 4) | 20 | 35 |  | 20 | 35 |  | k $\Omega$ |

ELECTRICAL CHARACTERISTICS (Continued)

|  |  |  | ML228XB |  |  | ML228XC |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SYMBOL | PARAMETER | CONDITIONS | MIN | $\begin{aligned} & \text { TYP } \\ & \text { NOTE } 3 \end{aligned}$ | MAX | MIN | TYP <br> NOTE 3 | MAX |  |

## CONVERTER AND MULTIPLEXER CHARACTERISTICS (Continued)

| $\mathrm{I}_{\text {OFF }}$ | Off Channel <br> Leakage Current | $\begin{aligned} & \text { On channel }=\mathrm{V}_{\mathrm{CC}} \\ & \text { Off channel }=0 \mathrm{~V} \\ & (\text { Notes } 4,8) \end{aligned}$ | -1 |  | -1 |  | $\mu \mathrm{A}$ |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | On channel $=0 \mathrm{~V}$ <br> Off channel $=\mathrm{V}_{\mathrm{CC}}$ <br> (Notes 4, 8) |  | +1 |  | +1 | $\mu \mathrm{A}$ |
| $\mathrm{l}_{\mathrm{ON}}$ | On Channel Leakage Current | On channel $=0 \mathrm{~V}$ <br> Off channel $=\mathrm{V}_{\mathrm{CC}}$ <br> (Notes 4, 8) | -1 |  | -1 |  | $\mu \mathrm{A}$ |
|  |  | On channel $=\mathrm{V}_{\mathrm{CC}}$ <br> Off channel $=0 \mathrm{~V}$ <br> (Notes 4, 8) |  | +1 |  | +1 | $\mu \mathrm{A}$ |


| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP | NOTE 3 | MAX |
| :--- | :---: | :---: | :---: | :---: | :---: | :---: | UNITS | MIN |
| :--- |

## DIGITAL AND DC CHARACTERISTICS

| $\mathrm{V}_{\mathrm{IN}(1)}$ | Logical " 1 " Input Voltage | (Note 4) | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{IN}(0)}$ | Logical "0" Input Voltage | (Note 4) |  |  | 0.8 | V |
| $\mathrm{I}_{\mathrm{IN}(1)}$ | Logical " 1 " Input Current | $\mathrm{V}_{\mathrm{IN}}=\mathrm{V}_{\mathrm{CC}}($ Note 4) |  |  | 1 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{N}(0)}$ | Logical "0" Input Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}($ Note 4) | -1 |  |  | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {OUT }(1}$ | Logical "1" Output Voltage | $\mathrm{l}_{\text {OUT }}=-2 \mathrm{~mA}($ Note 4) | 4.0 |  |  | V |
| $\mathrm{V}_{\text {OUT(0) }}$ | Logical "0" Output Voltage | $\mathrm{l}_{\text {OUT }}=2 \mathrm{~mA}($ Note 4) |  |  | 0.4 | V |
| I OUT | HI-Z Output Current | $\begin{aligned} & \mathrm{V}_{\text {OUT }}=0 \mathrm{~V}(\text { Note } 4) \\ & \mathrm{V}_{\text {OUT }}=\mathrm{V}_{\mathrm{CC}} \end{aligned}$ | -1 |  | 1 | $\begin{aligned} & \mu \mathrm{A} \\ & \mu \mathrm{~A} \end{aligned}$ |
| $\mathrm{I}_{\text {SOURCE }}$ | Output Source Current | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}($ Note 4) | -6.5 |  |  | mA |
| $\mathrm{I}_{\text {SINK }}$ | Output Sink Current | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}($ Note 4) |  |  | 8.0 | mA |
| $\mathrm{I}_{\mathrm{CC}}$ | Supply Current | (Note 4) |  | 1.3 | 2.5 | mA |

ELECTRICAL CHARACTERISTICS
(Continued)

| SYMBOL | PARAMETER | CONDITIONS | MIN | TYP NOTE 3 | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| AC ELECTRICAL CHARACTERISTICS |  |  |  |  |  |  |
| $\mathrm{f}_{\text {CLK }}$ | Clock Frequency | (Note 4) | 10 |  | 1333 | kHz |
| $\mathrm{t}_{\mathrm{ACQ}}$ | Sample-and-Hold Acquisition |  |  | 1/2 |  | 1/f ${ }_{\text {CLK }}$ |
| ${ }^{\text {t }}$ C | Conversion Time | Not including MUX adddressing time |  | 8 |  | 1/f ${ }_{\text {CLK }}$ |
| SNR | Signal to Noise Ratio ML2280 | $\mathrm{V}_{\mathrm{IN}}=40 \mathrm{kHz}, 5 \mathrm{~V}$ sine. $\mathrm{f}_{\mathrm{CLK}}=1.333 \mathrm{MHz}$ ( $\mathrm{f}_{\text {SAMPLING }} \cong 120 \mathrm{kHz}$ ). Noise is sum of all nonfundamental components up to $1 / 2$ of $\mathrm{f}_{\text {SAMPLING }}$ (Note 11) |  | 47 |  | dB |
| THD | Total Harmonic Distortion ML2280 | $\mathrm{V}_{\mathrm{IN}}=40 \mathrm{kHz}, 5 \mathrm{~V}$ sine. $\mathrm{f}_{\mathrm{CLK}}=1.333 \mathrm{MHz}$ ( $\mathrm{f}_{\text {SAMPLING }} \cong 120 \mathrm{kHz}$ ). THD is sum of 2 , $3,4,5$ harmonics relative to fundamental (Note 11) |  | -60 |  | dB |
| IMD | Intermodulation Distortion ML2280 | $\mathrm{V}_{\mathrm{IN}}=\mathrm{f}_{\mathrm{A}}+\mathrm{f}_{\mathrm{B}} . \mathrm{f}_{\mathrm{A}}=40 \mathrm{kHz}, 2.5 \mathrm{~V}$ sine. <br> $\mathrm{f}_{\mathrm{B}}=39.8 \mathrm{kHz}, 2.5 \mathrm{~V}$ Sine, $\mathrm{f}_{\mathrm{CLK}}=1.333 \mathrm{MHz}$ <br> $\left(\mathrm{f}_{\text {SAMPLING }} \cong 120 \mathrm{kHz}\right)$. IMD is $\left(\mathrm{f}_{\mathrm{A}}+\mathrm{f}_{\mathrm{B}}\right)$, <br> $\left(f_{A}-f_{B}\right),\left(2 f_{A}+f_{B}\right),\left(2 f_{A}-f_{B}\right),\left(f_{A}+2 f_{B}\right)$, <br> $\left(f_{A}-2 f_{B}\right)$ relative to fundamental (Note 11) |  | -60 |  | dB |
|  | Clock Duty Cycle | (Notes 4, 9) | 40 |  | 60 | \% |
| $\mathrm{t}_{\text {SET-UP }}$ | $\overline{\mathrm{CS}}$ Falling Edge or Data Input Valid to CLK Rising Edge | (Note 4) | 130 |  |  | ns |
| $\mathrm{thold}^{\text {l }}$ | Data Input Valid after CLK Rising Edge | (Note 4) | 80 |  |  | ns |
| $\begin{aligned} & \mathrm{t}_{\mathrm{tPD} 1}, \\ & \mathrm{t}_{\mathrm{PDD}} \end{aligned}$ | CLK Falling Edge to Output Data Valid | $C_{L}=100 \mathrm{pF}(\text { Note } 4 \& 10)$ <br> Data MSB first <br> Data LSB first |  | $\begin{aligned} & 90 \\ & 50 \end{aligned}$ | $\begin{aligned} & 200 \\ & 110 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| $\begin{aligned} & \mathrm{t}_{1 \mathrm{H}}, \\ & \mathrm{t}_{0 \mathrm{H}} \end{aligned}$ | Rising Edge of $\overline{\mathrm{CS}}$ to Data Output and SARS Hi-Z | $C_{L}=10 \mathrm{pF}, R_{L}=10 \mathrm{k} \Omega$ (see high impedance test circuits) (Note 5) |  | 40 | 90 | ns |
|  |  | $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}, \mathrm{R}_{\mathrm{L}}=2 \mathrm{k} \Omega$ (Note 5) |  | 80 | 160 | ns |
| $\mathrm{CIN}^{\text {N }}$ | Capacitance of Logic Input |  |  | 5 |  | pF |
| COUT | Capacitance of Logic Outputs |  |  | 5 |  | pF |

Note 1: When the input voltage ( $\mathrm{V}_{\mathrm{IN}}$ ) at any pin exceeds the power supply rails ( $\mathrm{V}_{\mathrm{IN}}<\mathrm{GND}<$ or $\mathrm{V}_{\mathbb{I N}}>\mathrm{V}_{\mathrm{CC}}$ ) the absolute value of current at that pin should be limited to 25 mA or less.
Note 2: $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ and $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ operating temperature range devices are $100 \%$ tested with temperature limits guaranteed by $100 \%$ testing, sampling, or by correlation with worst-case test conditions.
Note 3: Typicals are parametric norm at $25^{\circ} \mathrm{C}$.
Note 4: Parameter guaranteed and $100 \%$ tested.
Note 5: Parameter guaranteed. Parameters not $100 \%$ tested are not in outgoing quality level calculation.
Note 6: Total unadjusted error includes offset, full-scale, linearity, multiplexer and sample-and-hold errors.
Note 7: For $\mathrm{V}_{1 \mathrm{~N}^{-}} \bullet \mathrm{V}_{\mathrm{IN}^{+}}$the digital output code will be 00000000 . Two on-chip diodes are tied to each analog input (see Block Diagram) which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $\mathrm{V}_{\mathrm{CC}}$ supply. Be careful, during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct-especially at elevated temperatures, and cause errors for analog inputs near full-scale. The spec allows 50 mV forward bias of either diode. This means that as long as the analog $V_{I N}$ or $V_{\text {REF }}$ does not exceed the supply voltage by more than 50 mV , the output code will be correct. To achieve an absolute 0 V to 5 V input voltage range will therefore require a minimum supply voltage of $4.950 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.
Note 8: Leakage current is measured with the clock not switching.
Note 9: A $40 \%$ to $60 \%$ clock duty cycle range insures proper operation at all clock frequencies. In the case that an available clock has a duty cycle outside of these limits, the minimum time the clock is high or the minimum time the clock is low must be at least 300 ns . The maximum time the clock can be high or low is $60 \mu \mathrm{~s}$.
Note 10: Since data, MSB first, is the output of the comparator used in the successive approximation loop, an additional delay is built in (see Block Diagram) to allow for comparator response time..
Note 11: Because of multiplexer addressing, test conditions for the ML2283 is $\mathrm{V}_{\mathbb{I N}}=30 \mathrm{kHz}, 5 \mathrm{~V}$ sine ( $\mathrm{f}_{\text {SAMPLING }} \wedge 89 \mathrm{kHz}$ )


Figure 1. High Impedance Test Circuits and Waveforms


Figure 2. Timing Diagrams

## ML2280 Timing



Figure 2. Timing Diagrams (Continued)


Figure 3. Linearity Error vs $\mathrm{f}_{\mathrm{CLK}}$


Figure 4. Linearity Error vs $V_{\text {REF }}$ Voltage


Figure 5. Unadjusted Offset Error vs $\mathrm{V}_{\text {ReF }}$ Voltage


Figure 6. ML2288 Functional Block Diagram

## FUNCTIONAL DESCRIPTION

## MULTIPLEXER ADDRESSING

The design of these converters utilizes a sample data comparator structure which provides for a differential analog input to be converted by a successive approximation routine.

The actual voltage converted is always the difference between an assigned " + " input terminal and a " - " input terminal. The polarity of each input terminal of the pair being converted indicates which line the converter expects to be the most positive. If the assigned " + " input is less than the " - " input, the converter responds with an all zeros output code.

A unique input multiplexing scheme has been utilized to provide multiple analog channels with software configurable single ended, differential, or pseudo differential options.

A particular input configuration is assigned during the MUX addressing sequence, prior to the start of a conversion. The MUX address selects which of the analog inputs are to be enabled and whether this input is single ended or differential. In the differential case, it also assigns the polarity of the analog channels. Differential inputs are restricted to adjacent channel pairs. For example, channel 0 and channel 1 may be selected as a different pair but channel 0 or channel 1 cannot act differentially with any other channel. In addition to selecting the differential mode, the sign may also be selected. Channel 0 may be selected as the positive input and channel 1 as the negative input or vice versa. This programmability is illustrated by the MUX addressing codes shown in Table 1.

The MUX address is shifted into the converter via the DI input. Since the ML2280 contains only one differential input channel with a fixed polarity assignment, it does not require addressing.

Since the input configuration is under software control, it can be modified, as required, at each conversion. A channel can be treated as a single-ended, ground referenced input for one conversion; then it can be reconfigured as part of a differential channel for another conversion. Figure 7 illustrates these different input modes.

## DIGITAL INTERFACE

The block diagram and timing diagrams in Figures 2-5 illustrate how a conversion sequence is performed.

A conversion is initiated when $\overline{\mathrm{CS}}$ is pulsed low. This line must me held low for the entire conversion. The converter is now waiting for a start bit and its MUX assignment word.

A clock is applied to the CLK input. On each rising edge of the clock, the data on DI is clocked into the MUX address shift register. The start bit is the first logic " 1 " that appears on the DI input (all leading edge zeros are ignored). After the start bit, the device clocks in the next 2 to 4 bits for the MUX assignment word.

## SINGLE-ENDED MUX MODE

| MUX ADDRESS |  |  |  | CHANNEL\# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ | ODD/ | SELECT |  |  |  |  |  |
|  |  | 1 | 0 | 1 | 2 | 3 |  |
| 1 | 0 | 0 | + |  |  |  |  |
| 1 | 0 | 1 |  |  | + |  |  |
| 1 | 1 | 0 |  | + |  |  |  |
| 1 | 1 | 1 |  |  |  | + |  |

COM is internally tied to AGND

## DIFFERENTIAL MUX MODE

| MUX ADDRESS |  |  | CHANNEL\# |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SGL/ | ODD/ | SELECT |  |  |  |  |
|  | SIGN | 1 | 0 | 1 | 2 | 3 |
| 0 | 0 | 0 | + | - |  |  |
| 0 | 0 | 1 |  |  | + | - |
| 0 | 1 | 0 | - | + |  |  |
| 0 | 1 | 1 |  |  | - | + |

Table 1. ML2283 MUX Addressing 4 Single-Ended or 2 Differential Channel


Figure 7. Analog Input Multiplexer Functional Options for ML2288

When the start bit has been shifted into the start location of the MUX register, the input channel has been assigned and a conversion is about to begin. An interval of $1 / 2$ clock period is used for sample \& hold settling through the selected MUX channels. The SAR status output goes high at this time to signal that a conversion is now in progress and the DI input is ignored.

The DO output comes out of High impedance and provides a leading zero for this one clock period.

When the conversion begins, the output of the comparator, which indicates whether the analog input is greater than or less than each successive voltage from the internal DAC, appears at the DO output on each falling edge of the clock. This data is the result of the conversion being shifted out (with MSB coming first) and can be read by external logic or $\mu \mathrm{P}$ immediately.

After 8 clock periods, the conversion is completed. The SAR status line returns low to indicate this $1 / 2$ clock cycle later.

The serial data is always shifted out MSB first during the conversion. After the conversion has been completed, the data can be shifted out a second time with LSB first. The 2280 data is shifted out only once, MSB first.

All internal registers are cleared when the $\overline{\mathrm{CS}}$ input is high. If another conversion is desired, $\overline{\mathrm{CS}}$ must make a high to low transition followed by address information.

The DI input and DO output can be tied together and controlled through a bidirectional $\mu \mathrm{P} / / \mathrm{O}$ bit with one connection. This is possible because the DI input is only latched in during the MUX addressing interval while the DO output is still in the high impedance state.

## REFERENCE

The ML2280 and ML2283 are intended primarily for use in circuits requiring absolute accuracy. In this type of system, the analog inputs vary between very specific voltage limits and the reference voltage for the $A / D$ converter must remain stable with time and temperature. For ratiometric applications, see the ML2281 and ML2284 which have a $\mathrm{V}_{\text {REF }}$ input that can be tied to $\mathrm{V}_{\mathrm{CC}}$.

The voltage applied to the $\bigvee_{\text {REF/2 }}$ pin defines the voltage span of the analog input (the difference between VIN+ and $\mathrm{VI}_{\mathrm{N}}$ ) over which the 256 possible output codes apply. A full-scale conversion (an all 1s output code) will result when the voltage difference between a selected " + "input and " - " input is approximately twice the voltage at the $\mathrm{V}_{\mathrm{REF} / 2} \mathrm{pin}$. This internal gain of 2 from the applied reference to the fullscale input voltage allows biasing a low voltage reference diode from the $5 \mathrm{~V}_{\mathrm{DC}}$ converter supply. To accommodate a 5 V input span, only a 2.5 V reference is required. The output code changes in accordance with the following equation:

$$
\text { Output Code }=256\left(\frac{\mathrm{~V}_{\mathrm{IN}}(+)-\mathrm{V}_{\mathrm{IN}}(-)}{2\left(\mathrm{~V}_{\mathrm{REF} / 2}\right)}\right)
$$

where the output code is the decimal equivalent of the 8 -bit binary output (ranging from 0 to 255) and the term $V_{\text {REF/2 }}$ is the voltage to ground.

The $V_{\text {REF/2 }}$ pin is the center point of a two resistor divider (each resistor is $10 \mathrm{k} \Omega$ ) connected from $\mathrm{V}_{\mathrm{CC}}$ to ground. Total ladder input resistance is the parallel combination of these two equal resist. As show in Figure 8, a reference diode requiring an external biasing resistor if its current requirements meet the indicated level.

The minimum value of $\mathrm{V}_{\text {REF/2 }}$ can be quite small (See Typical Performance Curves) to allow direct conversions of transducer outputs providing less than a 5 V output span. Particular care must be taken with regard to noise pickup, circuit layout and system error voltage sources when operating with a reduced span due to the increased sensitivity of the converter (1LSB equals $\mathrm{V}_{\text {REF/256 }}$ ).


NOTE: NO EXTERNAL BIASING RESISTOR NEENED IF: $\mathrm{V}_{\mathrm{Z}}<\frac{\mathrm{V}_{\mathrm{CC}}}{2}$ AND $I_{Z} \min .<\frac{\mathrm{V}_{\mathrm{CC} / 2}-\mathrm{V}_{\mathrm{Z}}}{5 \mathrm{k} \Omega}$
Figure 8. Reference Biasing

## ANALOG INPUTS AND SAMPLE/HOLD

An important feature of the ML2280 and ML2283 is that they can be located at the source of the analog signal and then communicate with a controlling $\mu \mathrm{P}$ with just a few wires. This avoids bussing the analog inputs long distances and thus reduces noise pickup on these analog lines. However, in some cases, the analog inputs have a large common mode voltage or even some noise present along with the valid analog signal.

The differential input of these converters reduces the effects of common mode input noise. Thus, if a common mode voltage is present on both " + " and " - " inputs, such as 60 Hz , the converter will reject this common mode voltage since it only converts the difference between " + " and " - " inputs.

The ML2280 and ML2283 have a true sample and hold circuit which samples both " + " and " - " inputs simultaneously. This simultaneous sampling with a true S/H will give common mode rejection and AC linearity performance that is superior to devices where the two input terminals are not sampled at the same instant and where true sample and hold capability does not exist. Thus, these A/D converters can reject AC common mode signals from DC-50kHz as well as maintain linearity for signals from DC50 kHz .

The signal at the analog input is sampled during the interval when the sampling switch is closed prior to conversion start. The sampling window ( $\mathrm{S} / \mathrm{H}$ acquisition time) is $1 / 2$ CLK period wide and occurs $1 / 2$ CLK period before DO goes from high impedance to active low state. When the sampling switch closes at the start of the $\mathrm{S} / \mathrm{H}$ acquisition time, 8 pF of capacitance is thrown onto the analog input. 1/ 2 CLK period later, the sampling switch is opened and the signal present at the analog input is stored. Any error on the analog input at the end of the $\mathrm{S} / \mathrm{H}$ acquisition time will cause additional conversion error. Care should be taken to allow adequate charging or settling time from the source. If more charging or settling time is needed to reduce these analog input errors, a longer CLK period can be used.

For latchup immunity each analog input has dual diodes to the supply rails, and a minimum of $\pm 25 \mathrm{~mA}( \pm 100 \mathrm{~mA}$ typically) can be injected into each analog input without causing latchup.

## ZERO ERROR ADJUSTMENT

The zero of the $A / D$ does not require adjustment. If the minimum analog input voltage value, $\mathrm{V}_{\text {IN MIN }}$ is not ground, a zero offset can be done. The converter can be made to output 00000000 digital code for this minimum input voltage by biasing any $\mathrm{V}_{\mathrm{IN}^{-}}$input at this $\mathrm{V}_{\text {IN MIN }}$ value. This utilizes the differential mode operation of the $A / D$.

The zero error of the $A / D$ converter relates to the location of the first riser of the transfer function and can be measured by grounding the $\mathrm{V}_{\mathrm{IN}^{-}}$input and applying a small magnitude positive voltage to the $\mathrm{V}_{1 \mathrm{~N}}+$ input. Zero error is the difference between the actual DC input voltage which is necessary to just cause an output digital code transition from 00000000 to 00000001 and the ideal $1 / 2$ LSB value ( $1 / 2 \mathrm{LSB}=9.8 \mathrm{mV}$ for $\left.\mathrm{V}_{\text {REF }}=5.000 \mathrm{~V}_{\mathrm{DC}}\right)$.

## FULL-SCALE ADJUSTMENT

The full-scale adjustment can be made by applying a differential input voltage which is $1-1 / 2$ LSB down from the desired analog full-scale voltage range and then adjusting the magnitude of the $\mathrm{V}_{\text {REF }}$ input or $\mathrm{V}_{\mathrm{CC}}$ for a digital output code which is just changing from 11111110 to 11111111.

## ADJUSTMENT FOR AN ARBITRARY ANALOG INPUT VOLTAGE RANGE

If the analog zero voltage of the $A / D$ is shifted away from ground (for example, to accommodate an analog input signal which does not go to ground), this new zero reference should be properly adjusted first. $A V_{I N}+$ voltage which equals this desired zero reference plus $1 / 2$ LSB (where the LSB is calculated for the desired analog span, 1 LSB = analog span/256) is applied to selected " + " input and the zero reference voltage at the corresponding " - " input should then be adjusted to just obtain the 00000000 to 00000001 code transition.

The full-scale adjustment should be made by forcing a voltage to the $\mathrm{V}_{1 \mathrm{IN}^{+}}$input which is given be:

$$
\mathrm{V}_{\mathrm{IN}}+\text { fs adjust }=\mathrm{V}_{\mathrm{MAX}}-1.5 \times\left[\frac{\left(\mathrm{V}_{\mathrm{MAX}}-\mathrm{V}_{\mathrm{MIN}}\right)}{256}\right]
$$

where $\quad V_{\text {MAX }}=$ high end of the analog input range
$\mathrm{V}_{\text {MIN }}=$ low end (offset zero) of the analog range The $\mathrm{V}_{\text {REF }}$ or $\mathrm{V}_{\mathrm{CC}}$ voltage is then adjusted to provide a code change from 11111110 to 11111111.

## SHUNT REGULATOR

A unique feature of the ML2283 is the inclusion of a shunt regulator connected from $\mathrm{V}+$ terminal to ground which also connects to the $\mathrm{V}_{\mathrm{CC}}$ terminal (which is the actual converter supply) through a silicon diode as shown in Figure 8. When the regulator is turned on, the V+ voltage is clamped at $11 \mathrm{~V}_{\mathrm{BE}}$ set by the internal resistor ratio. The typical I-V of the shunt regulator is shown in Figure 9.

It should be noted that before $V+$ voltage is high enough to turn on the shunt regulator (which occurs at about $5.5 \mathrm{~V}), 35 \mathrm{k} \Omega$ resistance is observed between $\mathrm{V}+$ and GND. When the shunt regulator is not used, $\mathrm{V}+$ pin should be either left floating or tied to GND. The temperature coefficient of the regulator is $-22 \mathrm{mV} /{ }^{\circ} \mathrm{C}$.


Figure 9. Shunt Regulator


Figure 10. I-V Characteristic of the Shunt Regulator

## APPLICATIONS



8051 Interface and Controlling Software

| MNEMONIC |  |  | INSTRUCTION |
| :---: | :---: | :---: | :---: |
| START: | ANL | P1, \#0F7H | ;SELECT A/D (CS = 0) |
|  | MOV | B, \#5 | ;BIT COUNTER * 5 |
|  | MOV | A, \#ADDR | ;A M MUX BIT |
| LOOP 1: | RRC | A | ;CY ADDRESS BIT |
|  | JC | ONE | ;TEST BIT |
|  |  |  | ;BIT = 0 |
| ZERO: | ANL | P1, \#0FEH | ;DI • 0 |
|  | SJMP | CONT | ;CONTINUE |
|  |  |  | ;BIT = 1 |
| ONE: | ORL | P1, \#1 | ;D1 * 1 |
| CONT: | ACALL | PULSE | ;PULSE SK $0 \varnothing 1 \varnothing 0$ |
|  | DJNZ | B, LOOP 1 | ;CONTINUE UNTIL DONE |
|  | ACALL | PULSE | ;EXTRA CLOCK FOR SYNC |
|  | MOV | B, \#8 | ;BIT COUNTER * 8 |
| LOOP 2: | ACALL | PULSE | ;PULSE SK $0 \varnothing 1 \varnothing 0$ |
|  | MOV | A, P1 | ;CY DO |
|  | RRC | A |  |
|  | RRC | A |  |
|  | MOV | A, C | ;A * RESULT |
|  | RLC | A | ;A(0) BIT * AND SHIFT |
|  | MOV | C, A | ;C * RESULT |
|  | DJNZ | B, LOOP 2 | ;CONTINUE UNTIL DONE |
| RETI |  |  | ;PULSE SUBROUTINE |
| PULSE: | ORL | P1, \#04 | ;SK * 1 |
|  | NOP |  | ;DELAY |
|  | ANL | P1, \#0FBH | ;SK 0 |
|  | RET |  |  |

APPLICATIONS (Continued)


ML2283 "Stand-Alone" or Evaluation Circuit

APPLICATIONS (Continued)


Low-Cost Remote Temperature Sensor


Protecting the Input


Operating with Ratiometric Transducers

APPLICATIONS (Continued)


Span Adjust: $0 \mathrm{~V}-\mathrm{V}_{\mathrm{IN}}-\mathbf{3 V}$


Zero-Shift and Span Adjust: 2V- $\mathrm{V}_{\mathrm{IN}}-\mathbf{5 V}$
 FOR HIGH NOISE IMMUNITY

## Digital Load Cell

APPLICATIONS (Continued)


Sampling Rate 111 kHz , Data Rate 1.33 MHz


Interfacing ML2280 to TMS320 Series

## PHYSICAL DIMMENSIONS inches (millimeters)



Package: S08
8-Pin SOIC


PHYSICAL DIMMENSIONS inches (millimeters)


ORDERING INFORMATION

| PART NUMBER | ALTERNATE <br> PART NUMBER | TOTAL | TEMPERATURE | RNADJUSTED ERROR |
| :---: | :---: | :---: | :---: | :---: |$\quad$ RANGE | PACKAGE |
| :---: |

## SINGLE ANALOG INPUT, 8-PIN PACKAGE

| ML2280BIP (Obs) |  | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 8-Pin DIP (P08) |
| :---: | :---: | :---: | :---: |
| ML2280BIS (Obs) | $\pm 1 / 2$ LSB | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 8-Pin SOIC (S08) |
| ML2280BCP (Obs) |  | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 8-Pin DIP (P08) |
| ML2280BCS (Obs) |  | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 8-Pin SOIC (S08) |
| ML2280CIP (Obs) |  | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 8-Pin DIP (P08) |
| ML2280CIS (Obs) | $\pm 1$ ISB | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{CQ}$ | 8-Pin SOIC (S08) |
| ML2280CCP (Obs) | $\pm 1$ LSB | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 8-Pin DIP (P08) |
| ML2280CCS (Obs) |  | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 8-Pin SOIC (S08) |

TWO ANALOG INPUTS, 14-PIN PACKAGE

| ML2283BIP (Obs) <br> ML2283BCP (Obs) <br> ML2283CIP (Obs) <br> ML2283CCP (EOL) | ADC0833CCN <br> ADC0833BCN <br> ADC0833BCN <br> ADC0833CCN | +1/2 LSB | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 14-Pin DIP (P014) |
| :---: | :---: | :---: | :---: | :---: |
|  |  | $\pm 1 / 2 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 14-Pin DIP (P014) |
|  |  | $\pm 1$ SB | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | 14-Pin DIP (S014) |
|  |  | $\pm 1$ LSB | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 14-Pin DIP (P014) |

© Micro Linear 1997 Micro Linear is a registered trademark of Micro Linear Corporation
 $5,546,017 ; 5,559,470 ; 5,565,761 ; 5,592,128 ; 5,594,376 ;$ Japan: $2598946 ; 2619299$. Other patents are pending.

Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application herein. The customer is urged to consult with appropriate legal counsel San Jose, CA 95131
before deciding on a particular application.

