ML2264*

## 4-Channel High-Speed 8-Bit A/D Converter with T/H (S/H)

## GENERAL DESCRIPTION

The ML2264 is a high-speed, $\mu \mathrm{P}$ compatible, 4-channel 8 -bit A/D converter with a conversion time of 680 ns over the operating temperature range and supply voltage tolerance. The ML2264 operates from a single 5 V supply and has an analog input range from GND to $\mathrm{V}_{\mathrm{CC}}$.
The ML2264 has two different pin selectable modes. The T/H mode has an internal track and hold. The $\mathrm{S} / \mathrm{H}$ mode has a true internal sample and hold and can digitize 0 to 5 V sinusoidal signals as high as 500 kHz .
The ML2264 digital interface has been designed so that the device appears as a memory location or I/O port to a $\mu$ P. Analog input channels are selected by the latched and decoded multiplexer address inputs.
The ML2264 is an enhanced, pin compatible second source for the industry standard AD7824. The ML2264 enhancements are faster conversion time, parameters guaranteed over the supply tolerance and temperature range, improved digital interface timing, superior power supply rejection, and better latchup immunity on analog inputs.

## FEATURES

- Conversion time, WR-RD mode over temperature and supply voltage tolerance
Track \& Hold Mode
830ns max

Sample \& Hold Mode 700ns max
■ Total unadjusted error ..................... $\pm 1 / 2$ LSB or $\pm 1$ LSB
■ Capable of digitizing a $5 \mathrm{~V}, 250 \mathrm{kHz}$ sine wave

- 4-analog input channels
- No missing codes
- 0 V to 5 V analog input range with single 5 V power supply
- No zero or full scale adjust required
- Analog input protection $\qquad$ 25 mA min
- Operates ratiometrically or with up to 5 V voltage reference
- No external clock required
- Power-on reset circuitry
- Low power $\qquad$ 100 mW
- Narrow 24-pin DIP, SOIC, or SSOP
- Superior pin compatible replacement for AD7824


## BLOCK DIAGRAM



## PIN CONNECTIONS



## PIN DESCRIPTION

| PIN\# | NAME | FUNCTION |
| :---: | :---: | :---: |
| 1 | A IN 4 | Analog input 4. |
| 2 | A IN 3 | Analog input 3. |
| 3 | A IN 2 | Analog input 2. |
| 4 | A IN 1 | Analog input 1. |
| 5 | MODE | Mode select input. <br> MODE = GND: RD mode <br> MODE $=\mathrm{V}_{\mathrm{CC}}:$ WR-RD mode <br> Pin has internal current source pulldown to GND. |
| 6 | DB0 | Data output - bit 0 (LSB). |
| 7 | DB1 | Data output - bit 1. |
| 8 | DB2 | Data output - bit 2. |
| 8 | DB3 | Data output - bit 3. |
| 10 | $\overline{R D}$ | Read input. In RD mode, this pin initiates a conversion. In WR-RD mode, this pin latches data into output latches. See Digital Interface section. |
| 11 | $\overline{\text { INT }}$ | Interrupt output. This output signals the end of a conversion and indicates that data is valid on the data outputs. See Digital Interface section. |
| 12 | GND | Ground. |
| 13 | $-\mathrm{V}_{\text {REF }}$ | Negative reference voltage for A/D converter. |
| 14 | $+\mathrm{V}_{\text {REF }}$ | Positive reference voltage for A/D converter. |


| PIN\# | NAME | FUNCTION |
| :---: | :---: | :---: |
| 15 | $\overline{W R} / R D Y$ | Write input or ready output. In WR-RD mode, this pin is $\overline{W R}$ input. In RD mode, this pin is RDY open drain output. See Digital Interface section. |
| 16 | $\overline{\mathrm{CS}}$ | Chip select input. This pin must be held low for the device to perform a conversion. |
| 17 | DB4 | Data output - bit 4. |
| 18 | DB5 | Data output - bit 5. |
| 19 | DB6 | Data output - bit 6. |
| 20 | DB7 | Data output - bit 7 (MSB). |
| 21 | A1 | Digital address input 1 that selects analog input channel. See multiplexer addressing section. |
| 22 | A0 | Digital address input 0 that selects analog input channel. See multiplexer addressing section. |
| 23 | $\mathrm{SH} / \overline{\mathrm{TH}}$ | $\mathrm{S} / \mathrm{H}, \mathrm{T} / \mathrm{H}$ mode select. When $\mathrm{SH} / \overline{\mathrm{TH}}=$ $\mathrm{V}_{\mathrm{CC}}$, the device is in sample and hold mode. When $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$, the device is in track and hold mode. Pin has internal pulldown current source to GND. |
| 24 | $\mathrm{V}_{\mathrm{CC}}$ | Positive supply. +5 volts $\pm 5 \%$. |

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

```
Supply Voltage, VCC ............................................6.5V
Voltage
    Logic Inputs ........................... -0.3V to V }\mp@subsup{\textrm{V}}{\textrm{CC}}{}+0.3\textrm{V
    Analog Inputs .......................... -0.3V to V VCC}+0.3\textrm{V
Input Current per Pin (Note 2) ........................... }\pm25m
Storage Temperature ........................ - 65 % C to +150 }\mp@subsup{}{}{\circ}\textrm{C
Package Dissipation
    at T
```

$\qquad$

``` 875 mW
Lead Temperature (Soldering 10 sec.)
    Dual-In-Line Package (Plastic)......................... 260o}\textrm{C
    Dual-In-Line Package (Ceramic) ....................... 300o}\textrm{C
    SOIC
        Vapor Phase (60 sec.) ................................ 215 % C
        Infrared (15 sec.) ........................................ 220}\mp@subsup{}{}{\circ}\textrm{C
```


## OPERATING CONDITIONS

Supply Voltage, $\mathrm{V}_{\mathrm{CC}} \ldots \ldots . . . . . . . . . . . . . . . . . . .4 .5 \mathrm{~V}_{\mathrm{DC}}$ to $6.0 \mathrm{~V}_{\mathrm{DC}}$<br>Temperature Range (Note 3) ................. $\mathrm{T}_{\mathrm{MIN}}-\mathrm{T}_{\mathrm{A}}-\mathrm{T}_{\mathrm{MAX}}$<br>ML2264CCS<br>ML2264CCP<br>ML2264CCR .......................................... $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{CC}}=+\mathrm{V}_{\text {REF }}=5 \mathrm{~V} \pm 5 \%$, and $-\mathrm{V}_{\text {REF }}=\mathrm{GND}$ (Note 1)

| PARAMETER | NOTES | CONDITIONS | ML2264XCX |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | $\begin{gathered} \text { TYP } \\ \text { (NOTE 3) } \end{gathered}$ | MAX |  |

## Converter

| Total Unadjusted Error ML2264CXX | 4,6 |  |  |  | $\pm 1$ | LSB |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Integral Linearity Error ML2264CXX | 4,6 |  |  |  | $\pm 1$ | LSB |
| Differential Linearity Error ML2264CXX | 4 |  |  |  | $\pm 1$ | LSB |
| Full Scale Error ML2264CXX | 4 |  |  |  | $\pm 1$ | LSB |
| Zero Scale Error ML2264CXX | 4 |  |  |  | $\pm 1$ | LSB |
| Channel to Channel Mismatch | 4 |  |  |  | $\pm 1 / 4$ | LSB |
| $+\mathrm{V}_{\text {ReF }}$ Voltage Range | 5 |  | $-\mathrm{V}_{\text {REF }}$ |  | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| - $\mathrm{V}_{\text {REF }}$ Voltage Range | 5 |  | GND-0.1 |  | $+\mathrm{V}_{\text {REF }}$ | V |
| Reference Input Resistance | 4 |  | 1 | 2.5 | 4 | k y |
| Analog Input Range | 4, 7 |  | GND-0.1 |  | $\mathrm{V}_{\mathrm{CC}}+0.1$ | V |
| Power Supply Sensitivity | 4 | DC $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V} \pm 5 \%, \mathrm{~V}_{\mathrm{REF}}=4.50 \mathrm{~V}$ |  | $\pm 1 / 32$ | $\pm 1 / 4$ | LSB |
|  |  | $\begin{aligned} & 100 \mathrm{mVp}-\mathrm{p} \\ & 100 \mathrm{kHz} \text { sine on } \mathrm{V}_{\mathrm{CC}}, \mathrm{~V}_{\mathrm{IN}}=0 \end{aligned}$ |  | $\pm 1 / 16$ |  | LSB |
| Analog Input Leakage Current, OFF Channel | 4 | $\begin{aligned} & \text { ON Channel }=\mathrm{V}_{\mathrm{CC}} \\ & \text { OFF Channel }=0 \mathrm{~V} \end{aligned}$ | -1 |  |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { ON Channel }=0 \mathrm{~V} \\ & \text { OFF Channel }=V_{\mathrm{CC}} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Analog Input Leakage Current, ON Channel | 4 | $\begin{aligned} & \text { ON Channel }=0 \mathrm{~V} \\ & \text { OFF Channel }=V_{C C} \end{aligned}$ | -1 |  |  | $\mu \mathrm{A}$ |
|  |  | $\begin{aligned} & \text { ON Channel }=\mathrm{V}_{\mathrm{CC}} \\ & \text { OFF Channel }=0 \mathrm{~V} \end{aligned}$ |  |  | 1 | $\mu \mathrm{A}$ |
| Analog Input Capacitance |  | During Acquisition Period |  | 45 |  | pF |

Digital and DC

| VIN(1), Logical "1" Input Voltage | 4 | $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \overline{\mathrm{CS}}, \mathrm{A0}, \mathrm{~A} 1$ |  | 2.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MODE, SH/TH |  | $\mathrm{V}_{\mathrm{CC}}-0.5$ |  |  | V |
| VIN(0), Logical "0" Input Voltage | 4 | $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \overline{\mathrm{CS}}, \mathrm{A} 0, \mathrm{~A} 1$ |  |  |  | 0.8 | V |
|  |  | MODE, SH/TH |  |  |  | 0.5 | V |
| $\mathrm{I}_{\mathrm{IN}(1), \text { Logical "1" Input Current }}$ | 4 | $\mathrm{V}_{\mathrm{IH}}=\mathrm{V}_{\mathrm{CC}}$ | $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \overline{\mathrm{CS}}, \mathrm{A} 0, \mathrm{~A} 1$ |  |  | 1 | $\mu \mathrm{A}$ |
|  |  |  | MODE, SH/TH | 15 | 50 | 150 | $\mu \mathrm{A}$ |
| $\mathrm{I}_{\mathrm{IN}(0)}$, Logical " 0 " Input Current | 4 | $\mathrm{V}_{\mathrm{IL}}=\mathrm{GND}$ | $\overline{\mathrm{WR}}, \overline{\mathrm{RD}}, \overline{\mathrm{CS}}$ | -1 |  |  | $\mu \mathrm{A}$ |
|  |  |  | MODE, SH/TH | -20 |  |  | $\mu \mathrm{A}$ |

## ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{CC}}=+\mathrm{V}_{\text {REF }}=5 \mathrm{~V} \pm 5 \%$, and $-\mathrm{V}_{\text {REF }}=\mathrm{GND}$, and timing measured at 1.4 V , $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$. (Note 1)

| PARAMETER | NOTES | CONDITIONS | ML2264XCX |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | $\begin{gathered} \text { TYP } \\ \text { (NOTE 3) } \end{gathered}$ | MAX |  |

Digital and DC (Continued)

| VOUT(1), Logical "1" Output Voltage | 4 | $\mathrm{l}_{\text {OUT }}=-2 \mathrm{~mA}$ | 4.0 |  |  | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {OUT(0), }}$ Logical " $0^{\prime \prime}$ Output Voltage | 4 | $\mathrm{I}_{\text {OUT }}=2 \mathrm{~mA}$ |  |  | 0.4 | v |
| IOUT, Three-State Output Current | 4 | $\mathrm{V}_{\text {OUT }}=0 \mathrm{~V}$ | -1 |  |  | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\text {OUT }}=\mathrm{V}_{\text {CC }}$ |  |  |  | $1 \mu \mathrm{~A}$ |
| Cout, Logic Output Capacitance |  |  |  | 5 |  | pF |
| $\mathrm{C}_{\mathrm{IN}}$, Logic Input Capacitance |  |  |  | 5 |  | pF |
| $I_{\text {CC }}$, Supply Current | 4 | $\begin{aligned} & \overline{\mathrm{CS}}=\overline{\mathrm{WR}}=\overline{\mathrm{RD}}="{ }^{\prime \prime}, \\ & \text { No Output Load } \end{aligned}$ |  |  | 18 | mA |

AC and Dynamic Performance (Note 9)

| ${ }^{t}$ CRD, Conversion Time, Read Mode | 4 | $\overline{\mathrm{RD}}$ to $\overline{\mathrm{NTT}}, \mathrm{MODE}=0 \mathrm{~V}$ |  |  |  | 1020 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {t CWR-RD }}$, Conversion Time, Write-Read Mode | 4, 8 | $\overline{\text { WR Falling }}$ Edge to $\overline{\mathrm{INT}}$, $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{INT}}$, $\mathrm{MODE}=\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$ |  |  | 700 | ns |
|  |  |  | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$ |  |  | 830 | ns |
| SNR, Signal to Noise Ratio |  | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, 250 \mathrm{kHz}$ <br> Noise is sum of all nonfundamental components from $0-500 \mathrm{kHz}$. $\begin{aligned} & \mathrm{SH} / \mathrm{TH}=\mathrm{V}_{\mathrm{CC}}, \mathrm{MODE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{f}_{\mathrm{SAMPLING}}=1.0 \mathrm{MHz} \end{aligned}$ |  |  | 48 |  | dB |
| HD, Harmonic Distortion |  | $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, 250 \mathrm{kHz}$ <br> THD is sum of $2-5$ th harmonics relative to fundamental. $\begin{aligned} & \mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{MODE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{f}_{\mathrm{SAMPLING}}=1.0 \mathrm{MHz} \end{aligned}$ |  |  | -63 |  | dB |
| IMD, Intermodulation Distortion |  | $\begin{aligned} & \mathrm{fa}=2.5 \mathrm{~V}, 250 \mathrm{kHz} \\ & \mathrm{fb}=2.5 \mathrm{~V}, 248 \mathrm{kHz} \end{aligned}$ <br> IMB is $(\mathrm{fa}+\mathrm{fb}),(\mathrm{fa}-\mathrm{fb})$, $(2 \mathrm{fa}+\mathrm{fb})$, $(2 \mathrm{fa}-\mathrm{fb})$, ( $\mathrm{fa}+2 \mathrm{fb}$ ), or ( $\mathrm{fa}-2 \mathrm{fb}$ ) relative to fundamental. $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{MODE}=\mathrm{V}_{\mathrm{CC}}$ <br> $\mathrm{f}_{\text {SAMPLING }}=1.0 \mathrm{MHz}$ |  |  | -60 |  | dB |
| FR, Frequency Response |  | $\begin{aligned} & \mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}, 0-250 \mathrm{kHz} \text { Relative to } 1 \mathrm{kHz} \\ & \mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}, \mathrm{MODE}=\mathrm{V}_{\mathrm{CC}} \\ & \mathrm{f}_{\text {SAMPLING }}=1.0 \mathrm{MHz} \end{aligned}$ |  |  | $\pm 0.1$ |  | dB |
| SR, Slew Rate Tracking | 5 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$ |  |  |  | 4.0 | $\mathrm{V} / \mu \mathrm{s}$ |
|  |  | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$ |  |  |  | 0.25 | V/ $/ \mathrm{s}$ |
| $\mathrm{t}_{\mathrm{AS}}$, Multiplexer Address Setup Time | 4 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$, Figure 1 <br> (Track \& Hold Operation) |  | 0 |  |  | ns |

## ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{CC}}=+\mathrm{V}_{\text {REF }}=5 \mathrm{~V} \pm 5 \%$, and $-\mathrm{V}_{\text {REF }}=\mathrm{GND}$, and timing measured at 1.4 V , $\mathrm{C}_{\mathrm{L}}=100 \mathrm{pF}$. (Note 1)

| PARAMETER | NOTES | CONDITIONS | ML2264XCX |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | $\begin{gathered} \text { TYP } \\ \text { (NOTE 3) } \end{gathered}$ | MAX |  |

AC and Dynamic Performance (Note 9) (Continued)

| $t_{\text {AH, }}$, Multiplexer Address <br> Hold Time | 4 | $\mathrm{SH} / \overline{\mathrm{TH}}=$ GND, Figure 1 <br> $(T r a c k ~ \& ~ H o l d ~ O p e r a t i o n) ~$ | 60 | ns |
| :--- | :---: | :--- | :---: | :---: |
| $\mathrm{t}_{\text {As }}$, Multiplexer Address <br> Setup Time | 4 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$, Figure 2 <br> $(\mathrm{Sample}$ \& Hold Operation) | 225 | ns |
| $\mathrm{t}_{\text {AH }}$, Multiplexer Address <br> Hold Time | 4 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$, Figure 2 <br> $(\mathrm{Sample} \&$ Hold Operation $)$ | 60 | ns |

AC Performance Read Mode (Pin $5=0 \mathrm{~V}$ ), Figure 4


AC Performance Write-Read Mode (Pin $5=5 \mathrm{~V}$ ), Figures 5 and 6

| ${ }^{\text {C }}$ CSS,$\overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ Setup Time | 4 |  | 0 |  | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ${ }^{\text {CSSH }}, \overline{\mathrm{CS}}$ to $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$ Hold Time | 4 |  | 0 |  | ns |
| $t_{\text {WR, }}$, $\overline{\text { WR }}$ Pulse Width | 4 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$ | 190 | 50K | ns |
|  | 5 | $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$ | 320 | 50K | ns |
| $\mathrm{t}_{\mathrm{RD}}$, Read Time - $\overline{\mathrm{WR}}$ High to $\overline{R D}$ Low Delay | 4 | $\mathrm{t}_{\text {RD }}<\mathrm{t}_{\text {INTL }}$ | 275 |  | ns |
| $\mathrm{t}_{\mathrm{RI},} \overline{\mathrm{RD}}$ to $\overline{\mathrm{INT}}$ Delay | 4,9 | $\mathrm{t}_{\text {RD }}<\mathrm{t}_{\text {INTL }}$ | 0 | 235 | ns |
| $\mathrm{t}_{\mathrm{ACC}}$, Data Access Time <br> - RD Low to Data Valid | 4 | $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\text {INTL }}$ | 0 | 240 | ns |
| ${ }^{\text {t}}$ CWR-RD, Conversion Time <br> — $\overline{\mathrm{WR}}$ Falling Edge to $\overline{\mathrm{NT}}$ Low | 4, 8, 9 | $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\text {INTL }}, \mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{V}_{\mathrm{CC}}$ |  | 700 | ns |
|  | 5,8,9 | $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{INTL}}, \mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$ |  | 830 | ns |

## ELECTRICAL CHARACTERISTICS (Continued)

Unless otherwise specified, $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}}$ to $\mathrm{T}_{\mathrm{MAX}}, \mathrm{V}_{\mathrm{CC}}=+\mathrm{V}_{\mathrm{REF}}=5 \mathrm{~V} \pm 5 \%$, and $-\mathrm{V}_{\text {REF }}=\mathrm{GND}$, and timing measured at 1.4 V , $C_{L}=100$ pF. (Note 1)

|  |  |  | ML2264XCX |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| PARAMETER | NOTES | CONDITIONS | MIN | $\begin{gathered} \text { TYP } \\ \text { (NOTE 3) } \end{gathered}$ | MAX |  |

AC Performance Write-Read Mode (Pin $5=5 \mathrm{~V}$ ) Figures 5 and 6 (Continued)

| $\mathrm{t}_{\text {INTL }}$ Internal Comparison Time - $\overline{\mathrm{WR}}$ Rising Edge to $\overline{\mathrm{NT}}$ Low | 4, 9 | $t_{\text {RD }}>t_{\text {INTL }}$ |  | 620 | ns |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $t_{\text {ACC2 }}$, Data Access Time <br> - $\overline{\mathrm{RD}}$ to Data Valid | 4 | $\mathrm{t}_{\mathrm{RD}}>\mathrm{t}_{\text {INTL }}$ | 0 | 50 | ns |
| $t_{D H}$, Data Hold Time $\overline{\text { RD Rising Edge to Data }}$ High Impedance State | 5,9 | Figure 3 | 0 | 50 | ns |
| $\mathrm{t}_{\text {INTH }}, \overline{\mathrm{RD}} \square$ to $\overline{\mathrm{INT}} \square$ Delay | 4,9 |  | 0 | 65 | ns |
| $t_{p}$, Delay Time Between Conversions - $\overline{\mathrm{NT}}$ Low to $\overline{W R}$ Low | 4,9 | Sample \& Hold Mode, $\mathrm{SH} \stackrel{\overline{\mathrm{TH}}}{ }=\mathrm{V}_{\mathrm{CC}}$ | 300 |  | ns |
|  |  | Track \& Hold Mode, $\mathrm{SH} / \overline{\mathrm{TH}}=\mathrm{GND}$ | 240 |  | ns |
| $\mathrm{t}_{\text {IHWR }}, \overline{\mathrm{WR}} \square$ to $\overline{\text { INT }} \square$ Delay | 4,9 | Standalone Mode | 0 | 90 | ns |
| $\mathrm{t}_{\mathrm{ID}}, \overline{\mathrm{NT}} \sim$ to Data Valid Delay | 4,9 | Standalone Mode | 0 | 20 | ns |

Note 1: Limits are guaranteed by $100 \%$ testing, sampling, or correlation with worst-case test conditions.
Note 2: When the voltage at any pin exceeds the power supply rails $\left(V_{I N}<G N D\right.$ or $\left.V_{I N}>V_{C C}\right)$ the absolute value of current at that pin should be limited to 25 mA or less.
Note 3: Typicals are parametric norm at $25^{\circ} \mathrm{C}$.
Note 4: Parameter guaranteed and $100 \%$ production tested.
Note 5: Parameter guaranteed. Parameters not $100 \%$ tested are not in outgoing quality level calculation
Note 6: Total unadjusted error includes offset, full scale, linearity, sample and hold, and multiplexer errors. Total unadjusted error is tested at the minimum specified times for $\overline{W R}, \overline{R D}, t_{R 1}$, and $t_{p}$. For example, for the ML2264XCX in the sample and hold mode, $\overline{W R} / \overline{R D}$ mode: $t_{W R}=190 \mathrm{~ns}, t_{R D}=275 \mathrm{~ns}$ with a frequency of 1.000 MHz (cycle time of 1000 ns ).
Note 7: For $-\mathrm{V}_{\text {REF }} \cdot \mathrm{V}_{\text {IN }}$ the digital output code will be 00000000 . Two on-chip diodes are tied to the analog input which will forward conduct for analog input voltages one diode drop below ground or one diode drop greater than the $\mathrm{V}_{\mathrm{CC}}$ supply. Be careful, during testing at low $\mathrm{V}_{\mathrm{CC}}$ levels ( 4.5 V ), as high level analog inputs ( 5 V ) can cause this input diode to conduct - especially at elevated temperatures, and cause errors for analog inputs near full scale. The spec allows 100 mV forward bias of either diode. This means that as long as the analog $\mathrm{V}_{\mathbb{I N}}$ or $\mathrm{V}_{\text {REF }}$ does not exceed the supply voltage by more than 100 mV , the output code will be correct. To achieve an absolute $0 V_{D C}$ to $5 V_{D C}$ input voltage range will therefore require a minimum supply voltage of $4.900 \mathrm{~V}_{\mathrm{DC}}$ over temperature variations, initial tolerance and loading.
Note 8: Conversion time, write-read mode $=t_{W R}+t_{R D}+t_{R 1}$.
Note 9: Defined from the time an output crosses 0.8 V or 2.4 V .


Figure 1. Analog Multiplexer Address Timing for Track \& Hold Mode (Pin $23=$ GND)


Figure 2. Analog Multiplexer Address Timing for Sample \& Hold Mode (Pin $23=\mathrm{V}_{\mathrm{CC}}$ )


Figure 3. High Impedance Test Circuits and Waveforms

*In SAMPLE \& HOLD mode a pull up resistor on RDY should not be used unless $\mathrm{CS}_{\neg}$ is $\bullet 20 \mathrm{~ns}$ before $\mathrm{RD} \neg$.

Figure 4. RD Mode Timing


Figure 7. WR-RD Mode Stand-Alone Timing $\overline{\mathrm{CS}}=\overline{\mathrm{RD}}=0$

Figure 5. WR-RD Mode Timing ( $\mathrm{t}_{\mathrm{RD}}>\mathrm{t}_{\mathrm{INTL}}$ )

### 1.0 FUNCTIONAL DESCRIPTION

The ML2264 uses a two stage flash technique for A/D conversion. This technique first performs a 4 bit flash conversion on $\mathrm{V}_{\text {IN }}$ to determine the 4 MSB's. These 4 MSB's are then cycled through an internal DAC to recreate the analog input. This reconstructed analog input signal from the DAC is then subtracted from the input, and the difference voltage is converted by a second 4 bit flash conversion, providing the 4 LSB's of the output data word.

### 1.1 MULTIPLEXER ADDRESSING

The ML2264 contains a 4-channel single ended analog multiplexer. A particular input channel is selected by using the address inputs A0 and A1. The relationship between the address inputs, A 0 and A 1 , and the analog input selected is shown in Table 1.

| Selected <br> Analog Channel | A 0 | A 1 |
| :---: | :---: | :---: |
|  | 0 | 0 |
| A IN 2 | 1 | 0 |
| A IN 3 | 0 | 1 |
| A IN 4 | 1 | 1 |

Table 1. Multiplexer Address Decoding
The address inputs are latched into the ML2264 on the falling edge of the $\overline{\mathrm{RD}}, \overline{\mathrm{WR}}$, or $\overline{\mathrm{CS}}$ depending on the state of pins $\mathrm{SH} / \overline{\mathrm{TH}}$ and mode as shown in Table 2.

| Address Latching <br> Signal | Mode | Operation Mode |
| :---: | :---: | :---: |
| $\overline{\mathrm{RD}}_{\neg}$ | GND | GND |
| $\overline{\mathrm{WR}}_{\neg}$ | $\mathrm{V}_{\mathrm{CC}}$ | GND |
| $\overline{\mathrm{CS}}_{\neg}$ | GND | $\mathrm{V}_{\mathrm{CC}}$ |
| $\overline{\mathrm{CS}}_{\neg}$ | $\mathrm{V}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}$ |

Table 2.
In the Sample \& Hold mode of operation $\overline{\mathrm{CS}}$ is used as the address latch enable, allowing for continuous conversions without addressing a given analog input for each conversion.

The Track \& Hold mode of operation requires an analog input to be addressed and latched for each conversion that the ML2264 performs.

### 1.2 ANALOG INPUTS

The analog input on the ML2264 behaves differently than inputs on conventional converters. The analog input current requirements change while the conversion is in progress, and the amount of input current depends on what cycle the converter is in.

The equivalent input circuit for the converter is shown in Figure 8. When the conversion starts in the T/H mode ( $\overline{\mathrm{WR}} \neg$ in the WR-RD mode or $\overline{\mathrm{RD}} \neg$ in the RD mode) S 1 , S4 and S6 close and S3 opens. This period is known as the acquisition period where the MSB flash converter tracks the input signal and the LSB flash converter samples it. During this period, $\mathrm{V}_{\text {IN }}$ is connected to the 16 MSB and 15 LSB comparators. Thus 38 pF of input capacitance must be charged up through the combined $\mathrm{R}_{\mathrm{ON}}$ resistance of the internal analog switches plus any external source resistance, $\mathrm{R}_{\mathrm{S}}$. In addition, there is a stray capacitance of approximately 11 pF that needs to be charged through the external source resistance $R_{S}$. This period ends in the WRRD mode when $\overline{W R} \square$ or by an internal timer in the RD mode. At this point S1 and S4 open and the analog input at $\mathrm{V}_{\mathrm{IN}}$ is no longer being sampled; thus during this time the analog voltage on $\mathrm{V}_{\mathrm{IN}}$ does not affect converter performance.
As shown above, the critical period for charging up the analog input occurs when the MSB and LSB comparators are sampling the input, known as the acquisition period. The source of the external signal on $\mathrm{V}_{\mathrm{IN}}$ must adequately charge up the analog voltage during the acquisition period. To do this, the input must settle within the required analog accuracy tolerance at least 50ns before the end of the acquisition period so that the MSB comparators have adequate time to make the correct decision. If more time is needed due to finite charging or settling time of the external source, the $\overline{W R}$ low period can be extended in WR-RD mode. In RD mode, since the acquisition time is fixed by internal delays, the burden is on the external source to charge up and settle the input adequately.
When the ML2264 operates in the S/H mode (pin $23=$ $\mathrm{V}_{\mathrm{CC}}$ ) both the MSB and the LSB flash converter perform a true sample and hold operation during the acquisition or sampling period. This period starts after the falling edge of $\overline{\mathrm{INT}}$ and ends with the falling edge of $\overline{W R}$ in the WR-RD mode or the falling edge of $\overline{R D}$ in the RD mode. The duration of this period is user controlled and must satisfy a minimum of $t_{p}$.
During this period S1, S3, S4 and S6 close, therefore 46 pF of input capacitance must be charged up in addition to the 11 pF of stray capacitance.

### 1.3 TRACK AND HOLD vs. SAMPLE AND HOLD

The MSB Flash Converter of the ML2264 in T/H mode has a track and hold mechanism for sampling the input. The input is attached to the MSB comparators directly in the MSB compare cycle, or acquisition period. When the MSB compare cycle ends, the state of the MSB comparators is latched. The LSB Flash Converter always performs a S/H operation. Thus, the analog input signal can be changing during the MSB compare cycle, or acquisition period, and
the MSB comparators will be tracking it as long as the slew rate of the analog input is slow enough so that the MSB comparators can respond. The ML2264 can track and hold signals with slew rates as high as $0.25 \mathrm{~V} / \mu \mathrm{s}$ ( $16 \mathrm{kHz} @ 5$ volts) without sacrificing conversion accuracy.

The ML2264 in S/H mode does not have the slew rate limitation of the T/H mode since an internal sample and hold acquires the analog signal, holds it internally, and then performs a conversion. Since this is a true sample and hold function, the $\mathrm{S} / \mathrm{H}$ mode can theoretically digitize signals of frequencies much higher than the T/H mode. The ML2264 in S/H mode can digitize signals of frequencies as high as 250 kHz @ 5 V (slew rates as high as $4 \mathrm{~V} / \mu \mathrm{s}$ ) without sacrificing conversion accuracy. In most applications, the S/H mode is more desirable than T/H mode because of the better dynamic performance.

### 1.3.1 Converter - T/H Mode

The operating sequence for the WR-RD mode is illustrated in Figure 9a. Initially, the internal comparators are autozeroed while $\overline{W R}$ is high. A conversion is initiated by the falling edge of $\overline{W R}$. While $\overline{W R}$ is low, the MSB comparators are tracking the analog input and comparing this voltage against voltages from the internal resistor ladder. At the same time, the input is being acquired or sampled by LSB comparators. On the rising edge of $\overline{W R}$, the MSB comparator results are latched, and the LSB acquisition time is ended by closing the sampling switch to the LSB comparators. While $\overline{W R}$ is high, the LSB comparators then compare the residual input voltage against internal voltages from the resistor ladder to determine the 4 LSB's. When the LSB comparison or conversion is complete, $\overline{\mathrm{INT}}$ goes low and latches the conversion result into the output latches. Then, the comparators are auto-zeroed while $\overline{W R}$ is high before another conversion can start.

The operating sequence for RD mode, is similar to that described above for the WR-RD mode, except the conversion is initiated by the falling edge of $\overline{R D}$, and the MSB and LSB conversions are generated by internal clock edges that are generated while RD is low.


Figure 8. Converter Equivalent Input Circuit

### 1.3.2 Converter - S/H Mode

The operating sequence for $\mathrm{S} / \mathrm{H}$ mode is illustrated in Figure 9b. Notice that it is similar to T/H mode described above except this mode has a true sample and hold function. The falling edge of INT closes the sampling switch and starts the acquisition period where the analog input is sampled at the same time all comparators are auto-zeroed. The falling edge of $\overline{W R}$ opens the internal sampling switch, ends the acquisition period, and starts the conversion on the internally sample and held signal. The MSB comparators make their decisions while $\overline{W R}$ is low. On the rising edge of $\overline{W R}$, the MSB comparator results are latched. The LSB comparators make their decision when $\overline{W R}$ is high. When the LSB comparison or conversion is complete, INT goes low and latches the conversion result into the output buffers. Then, the acquisition period begins again and the converter is ready for the next conversion.

The operating sequence for the RD mode is the same as the WR-RD mode, except the conversion is initiated by the falling edge of $\overline{R D}$, and the MSB and LSB conversions are generated by internal clock edges that are generated while $\overline{R D}$ is low.
(a) S/H Mode


Figure 9. Operating Sequence (WR-RD Mode)

### 1.4 REFERENCE

The $+V_{\text {REF }}$ and $-V_{\text {REF }}$ inputs are the reference voltages that determine the full scale and zero input voltages, respectively, for the A/D converter. Thus, $+\mathrm{V}_{\text {REF }}$ defines the analog input which produces a full scale output and $-V_{\text {REF }}$ defines the analog input which produces an output code of all zeroes. The transfer function for the A/D converter is shown in Figure 10.
$+V_{\text {REF }}$ and $-V_{\text {REF }}$ can be set to any voltage between GND and $\mathrm{V}_{\mathrm{CC}}$. This means that the reference voltages can be offset from GND and the difference between $+V_{\text {REF }}+$ and $-\mathrm{V}_{\text {REF }}-$ can be made small to increase the resolution of the conversion. Note that the total unadjusted error increases when $\left[+V_{\text {REF }}-\left(-V_{\text {REF }}\right)\right]$ decreases.

### 1.5 POWER SUPPLY AND REFERENCE DECOUPLING

A $0.1 \mu \mathrm{~F}$ ceramic disc capacitor is recommended to bypass $\mathrm{V}_{\mathrm{CC}}$ to GND, using as short a lead length as possible.
If REF + and REF- inputs are driven by long lines, they should be bypassed by $0.1 \mu \mathrm{~F}$ ceramic disc capacitors at the reference input pins.


Figure 10. A/D Transfer Characteristic

### 1.6 DYNAMIC PERFORMANCE

### 1.6.1 Sinusoidal Inputs

Since the ML2264 has an internal sample and hold, the device can digitize high frequency sinusoids with little or no signal degradations. Using the Nyquist criteria, the highest frequency input to the converter could theoretically be $1 / 2$ the sampling rate $\left(\mathrm{f}_{\mathrm{S}}\right)$. Any frequency components above $f_{\mathrm{S}} / 2$ will be aliased below $\mathrm{f}_{\mathrm{S}} / 2$. In most applications, these aliased components cause unacceptable distortion and must be filtered out of the input. If the input frequency is too close to $\mathrm{f}_{\mathrm{S}} / 2$, then the requirements on the anti-alias filter become difficult to impossible to realize with standard component and tolerances. In most practical applications, the highest input frequency has to be limited to $1 / 3$ to $1 / 4$ of $f_{\text {MAX }}$ in order to relax the filtering requirements enough to make a realizable anti-alias filter.

The maximum sampling rate ( $f_{\max }$ ) for the ML2264 in the WR-RD mode, ( $\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{INTL}}$ ) can be calculated as follows:
$f_{\max }=\frac{1}{t_{W R}+t_{R D}+t_{R I}+t_{P}}$
$f_{\max }=\frac{1}{190 n s+275 n s+235 n s+300 n s}$
$f_{\max }=1.000 \mathrm{MHz}$
$t_{W R}=$ Write Pulse Width
$\mathrm{t}_{\mathrm{RD}}=$ Delay Time between $\overline{W R}$ and $\overline{R D}$ Pulses
$\mathrm{t}_{\mathrm{RI}}=\overline{\mathrm{RD}}$ to $\overline{\mathrm{INT}}$ Delay
$t_{p}=$ Delay Time between Conversions
This permits a maximum sampling rate of 1 MHz for the ML2264. The dynamic performance specifications (SNR, HD, IMD, and FR) for the ML2264 are all specified at 250 kHz , which is approximately $1 / 4$ of the sampling rate, $\mathrm{f}_{\mathrm{S}}$.

In applications where aliased frequency components are acceptable and filtering of the input signal is not needed, or where a filter with a steep amplitude response is available, the user can apply an input sinusoid higher than 250 kHz to the device. Note, however, that as the input frequency increases above 500 kHz , dynamic performance degradation will occur due to the finite bandwidth of the internal sample and hold.
The Figure 11 plots are 4096 point FFT's of the ML2264 converting a 257 kHz and a $491 \mathrm{kHz}, 0$ to 4.5 V , low distortion sine wave input. The ML2264 samples and digitizes at its specified accuracy, dynamic input signals with frequency components up to the Nyquist frequency (one-half the sampling rate). The output spectra yields precise measure-ments of the input signal level, harmonic components, and signal to noise ratio up to the 8 -bit level. The near ideal signal to noise ratio is maintained independent of increasing analog input frequencies to 500 kHz .

### 1.6.2 Signal-To-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by

$$
\mathrm{SNR}=(6.02 \mathrm{~N}+1.76) \mathrm{dB}
$$

where N is the number of bits. Thus for ideal 8-bit converter, $\mathrm{SNR}=49.92 \mathrm{~dB}$.

### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as


Figure 11. Dynamic Performance, Sample and Hold Mode

$$
20 \log \frac{\left(V_{2}^{2}+V_{3}^{2}+V_{4}^{2}+V_{5}^{2}\right)^{1 / 2}}{V_{1}}
$$

where $V_{1}$ is the rms amplitude of the fundamental and $V_{2}, V_{3}, V_{4}, V_{5}$ are the rms amplitudes of the individual harmonics.

### 1.6.2 Signal-To-Noise Ratio

Signal-to-noise ratio (SNR) is the measured signal to noise at the output of the converter. The signal is the rms magnitude of the fundamental. Noise is the rms sum of all the nonfundamental signals up to half the sampling frequency. SNR is dependent on the number of quantization levels used in the digitization process; the more the levels, the smaller the quantization noise. The theoretical SNR for a sine wave is given by
$S N R=(6.02 N+1.76) d B$
where $N$ is the number of bits. Thus for ideal 8-bit converter, $\mathrm{SNR}=49.92 \mathrm{~dB}$.

### 1.6.3 HARMONIC DISTORTION

Harmonic distortion is the ratio of the rms sum of harmonics to the fundamental. Total harmonic distortion (THD) of the ML2264 is defined as

$$
20 \log \frac{\left(\mathrm{~V}_{2}^{2}+\mathrm{V}_{3}^{2}+\mathrm{V}_{4}^{2}+\mathrm{V}_{5}^{2}\right)^{1 / 2}}{\mathrm{~V}_{1}}
$$

where $V_{1}$ is the rms amplitude of the fundamental and $V_{2}, V_{3}, V_{4}, V_{5}$ are the rms amplitudes of the individual harmonics.

### 1.6.4 Intermodulation Distortion

With inputs consisting of sine waves at two frequencies, $f_{A}$ and $f_{B}$, any active device with nonlinearities will create distortion products, of order $(m+n)$, at sum and difference frequencies of $\mathrm{mf}_{\mathrm{A}}+\mathrm{nf}_{\mathrm{B}}$, where $\mathrm{m}, \mathrm{n}=0,1,2$, $3 \ldots$ Intermodulation terms are those for which $m$ or $n$ is not equal to zero. The (IMD) intermodulation distortion specification includes the second order terms $\left(f_{A}+f_{B}\right)$ and $\left.f_{A}-f_{B}\right)$ and the third order terms $\left(2 f_{A}+f_{B}\right),\left(2 f_{A}-f_{B}\right)$, $\left(\mathrm{f}_{\mathrm{A}}+2 \mathrm{f}_{\mathrm{B}}\right)$, and ( $\mathrm{f}_{\mathrm{A}}-2 \mathrm{f}_{\mathrm{B}}$ ) only.

### 1.7 DIGITAL INTERFACE

The ML2264 has two basic interface modes, RD and WRRD, which are selected by the MODE input pin.

### 1.7.1 RD Mode

In the RD mode, $\overline{W R} / R D Y$ pin is configured as the RDY output. The read mode performs a conversion with a single $\overline{R D}$ pulse. This allows the $\mu \mathrm{P}$ to start a conversion, wait, and then read data with a single read instruction.
The timing for the RD mode is shown in Figure 4. To do a conversion, $\overline{\mathrm{CS}}$ must be low to select the device. After $\overline{\mathrm{CS}}$ goes low, the RDY output goes low indicating that the device is ready to do a conversion. The conversion starts
on the falling edge of $\overline{R D}$. While $\overline{R D}$ is low, the MSB and LSB decisions are made with internally generated clock edges. When the conversion is complete, RDY goes high and INT goes low signaling the end of the conversion. After INT goes low, the data outputs go from high impedance to active state with valid output data. Data stays valid until either $\overline{\mathrm{RD}}$ or $\overline{\mathrm{CS}}$ goes high. When either signal goes high, the output data lines return to the high impedance state and INT returns high.

### 1.7.2 WR-RD Mode

In the WR-RD mode, the $\overline{W R} / R D Y$ pin is configured as the $\overline{W R}$ input. In this mode, $\overline{W R}$ initiates the conversion and $\overline{\mathrm{RD}}$ controls reading the output data. This can be done in several ways, described below.

### 1.7.3 WR-RD Mode - Using Internal Delay $\left(\mathrm{t}_{\mathrm{RD}}>\mathrm{t}_{\mathrm{INTL}}\right)$

The timing is shown in Figure 5. To do a conversion, $\overline{\mathrm{CS}}$ must be low to select the device. Then, $\overline{\mathrm{WR}}$ falling edge triggers the conversion. While $\overline{W R}$ is low, the MSB comparison is made. When $\overline{W R}$ returns high the LSB decision is made. After some internal delay, $\overline{\mathrm{INT}}$ goes low indicating end of conversion. Valid data will appear on DB0-7 when $\overline{\mathrm{RD}}$ is pulled low. $\overline{\mathrm{INT}}$ is then reset by the rising edge of either $\overline{\mathrm{CS}}$ or $\overline{\mathrm{RD}}$.

$$
\begin{aligned}
& \text { 1.7.4 WR-RD Mode - Reading Before Delay } \\
& \left(\mathrm{t}_{\mathrm{RD}}<\mathrm{t}_{\mathrm{INTL}}\right)
\end{aligned}
$$

The internally generated delay for the LSB decision when $t_{\text {RD }}>t_{\text {INTL }}$ is longer than necessary due to circuit design tolerances of $\mathrm{t}_{\text {INTL }}$ delay. If desired, a faster conversion will result without loss of accuracy by bringing $\overline{R D}$ low within the minimum time specified for $t_{R D}$. The timing diagram for this mode is shown in Figure 6. $\overline{W R}$ is the same as when $t_{R D}>t_{\text {INTL }}$. But in this case, RD is brought low $t_{R D} n s$ after WR rising edge and before $\overline{I N T}$. INT goes low indicating an end of conversion after the falling edge of $\overline{R D}$ and is reset on the rising edge of $\overline{R D}$ or $\overline{\mathrm{CS}}$. When $\overline{\mathrm{RD}}$ is brought low before $\overline{\mathrm{INT}}$ goes low the data bus always remains in the high-impedance state until $\overline{\mathrm{INT}} \neg$.

### 1.7.5 WR-RD Mode - Stand Alone Operation

Stand alone operation can be implemented by tying $\overline{\mathrm{CS}}$ and $\overline{R D}$ low as shown in Figure 7. $\overline{W R}$ initiates a conversion as before. When WR is low, the MSB comparison is made. When, $\overline{W R}$ goes high, the LSB comparison is made. Since $\overline{\mathrm{RD}}$ is already low, the output data will appear automatically at end of conversion. Since $\overline{R D}$ is always low, $\overline{\mathrm{INT}}$ is reset on rising edge of $\overline{W R}$ and goes low at end of conversion.

### 1.7.6 Power-On Reset

When power is first applied, an internal power-on reset and timer circuit inhibits the $\overline{\mathrm{CS}}$ input and resets the internal circuitry to prevent the ML2264 from starting in an unknown state. During this period of approximately $3 \mu \mathrm{~s}, \overline{\mathrm{INT}}$ remains high and the data bus is in the highimpedance state.

### 2.0 TYPICAL APPLICATIONS


*NO PROTECTION REQUIRED IF INPUT CURRENT < 25 mA

Figure 12. Protecting the Input


Figure 13. Using $\mathrm{V}_{\mathrm{CC}}$ as Reference for Ratiometric Operation


Figure 14. Using External Reference of D/A


Figure 15. 68000 Type Interface to ML2264


Figure 16. $\pm 2.5 \mathrm{~V}$ Analog Input Range


Figure 17. 8051 Interface to ML2264

### 2.0 TYPICAL APPLICATIONS (Continued)



Figure 18. TMS320 Interface with D/A Output


Figure 19. Operating with a Ratiometric Analog Signal of $15 \%$ of $\mathrm{V}_{\mathrm{CC}}$ to $85 \%$ of $\mathrm{V}_{\mathrm{CC}}$

PHYSICAL DIMENSIONS inches (millimeters)

Package: P24N
24-Pin Narrow PDIP


Package: S24
24-Pin SOIC


PHYSICAL DIMENSIONS inches (millimeters) (Continued)


ORDERING INFORMATION

|  | TOTAL | TEMPERATURE | PACKAGE |
| :---: | :---: | :---: | :--- |
| PART NUMBER | UNADJUSTED ERROR | RANGE | ${ }^{\circ}$ |
| ML2264CCP (Obsolete) |  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded DIP (P24) |
| ML2264CCS (End Of Life) | $\pm 1 \mathrm{LSB}$ | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded SOIC (S24) |
| ML2264CCR (Obsolete) |  | $0^{\circ} \mathrm{C}$ to $+70^{\circ} \mathrm{C}$ | Molded SSOP (R24) |

© Micro Linear 1997西 Micro Linear is a registered trademark of Micro Linear Corporation
Products described in this document may be covered by one or more of the following patents, U.S.: 4,897,611;4,964,026;5,027,116;5,281,862;5,283,483;5,418,502;5,508,570; 5,510,727;5,523,940; 5,546,017; $5,559,470 ; 5,565,761 ; 5,592,128 ; 5,594,376 ; J$ apan: $2598946 ; 2619299$. Other patents arepending.
Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application herein. The customer is urged

