

May 1998

# LF198/LF298/LF398, LF198A/LF398A Monolithic Sample-and-Hold Circuits

### **General Description**

The LF198/LF298/LF398 are monolithic sample-and-hold circuits which utilize BI-FET technology to obtain ultra-high dc accuracy with fast acquisition of signal and low droop rate. Operating as a unity gain follower, dc gain accuracy is 0.002% typical and acquisition time is as low as 6  $\mu s$  to 0.01%. A bipolar input stage is used to achieve low offset voltage and wide bandwidth. Input offset adjust is accomplished with a single pin, and does not degrade input offset drift. The wide bandwidth allows the LF198 to be included inside the feedback loop of 1 MHz op amps without having stability problems. Input impedance of  $10^{10}\Omega$  allows high source impedances to be used without degrading accuracy.

P-channel junction FET's are combined with bipolar devices in the output amplifier to give droop rates as low as 5 mV/min with a 1  $\mu F$  hold capacitor. The JFET's have much lower noise than MOS devices used in previous designs and do not exhibit high temperature instabilities. The overall design guarantees no feed-through from input to output in the hold mode, even for input signals equal to the supply voltages.

### **Features**

- Operates from ±5V to ±18V supplies
- Less than 10 µs acquisition time
- TTL, PMOS, CMOS compatible logic input
- 0.5 mV typical hold step at C<sub>h</sub> = 0.01 µF
- Low input offset
- 0.002% gain accuracy
- Low output noise in hold mode
- Input characteristics do not change during hold mode
- High supply rejection ratio in sample or hold
- Wide bandwidth
- Space qualified

Logic inputs on the LF198 are fully differential with low input current, allowing direct connection to TTL, PMOS, and CMOS. Differential threshold is 1.4V. The LF198 will operate from  $\pm 5V$  to  $\pm 18V$  supplies.

An "A" version is available with tightened electrical specifications.

### **Typical Connection and Performance Curve**





### **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/ Distributors for availability and specifications.

Supply Voltage

Power Dissipation (Package

Limitation) (Note 2)

Operating Ambient Temperature Range

LF198/LF198A LF298

LF398/LF398A Storage Temperature Range

Input Voltage

Logic To Logic Reference

Differential Voltage (Note 3)

+7V, -30V Output Short Circuit Duration Indefinite Hold Capacitor Short

Circuit Duration

Lead Temperature (Note 4)

H package (Soldering, 10 sec.) 260°C 260°C

10 sec

215°C

220°C

N package (Soldering, 10 sec.)

M package:

Vapor Phase (60 sec.)

Infrared (15 sec.)

Thermal Resistance  $(\theta_{JA})$  (typicals)

H package 215°C/W (Board mount in still air)

85°C/W (Board mount in 400LF/min air flow)

N package 115°C/W

M package 106°C/W

 $\theta_{JC}$  (H package, typical) 20°C/W

### **Electrical Characteristics**

The following specifications apply for  $-V_S+3.5V \le V_{IN} \le +V_S-3.5V$ ,  $+V_S=+15V$ ,  $-V_S=-15V$ ,  $T_A=T_J=25^{\circ}C$ ,  $C_h=0.01~\mu F$ ,  $R_L=10~k\Omega$ , LOGIC REFERENCE = 0V, LOGIC HIGH = 2.5V, LOGIC LOW = 0V unless otherwise specified.

±18V

500 mW

-55°C to +125°C

–25°C to +85°C

-65°C to +150°C

Equal to Supply Voltage

0°C to +70°C

| Parameter                       | Conditions                                               | L   | LF198/LF298      |       |     | LF398            |      |    |
|---------------------------------|----------------------------------------------------------|-----|------------------|-------|-----|------------------|------|----|
|                                 |                                                          | Min | Тур              | Max   | Min | Тур              | Max  | 1  |
| Input Offset Voltage, (Note 5)  | T <sub>i</sub> = 25°C                                    |     | 1                | 3     |     | 2                | 7    | mV |
|                                 | Full Temperature Range                                   |     |                  | 5     |     |                  | 10   | mV |
| Input Bias Current, (Note 5)    | T <sub>j</sub> = 25°C                                    |     | 5                | 25    |     | 10               | 50   | nA |
|                                 | Full Temperature Range                                   |     |                  | 75    |     |                  | 100  | nA |
| Input Impedance                 | T <sub>j</sub> = 25°C                                    |     | 10 <sup>10</sup> |       |     | 10 <sup>10</sup> |      | Ω  |
| Gain Error                      | $T_{j} = 25^{\circ}C, R_{L} = 10k$                       |     | 0.002            | 0.005 |     | 0.004            | 0.01 | %  |
|                                 | Full Temperature Range                                   |     |                  | 0.02  |     |                  | 0.02 | %  |
| Feedthrough Attenuation Ratio   | $T_{j} = 25^{\circ}C, C_{h} = 0.01 \mu F$                | 86  | 96               |       | 80  | 90               |      | dB |
| at 1 kHz                        |                                                          |     |                  |       |     |                  |      |    |
| Output Impedance                | T <sub>j</sub> = 25°C, "HOLD" mode                       |     | 0.5              | 2     |     | 0.5              | 4    | Ω  |
|                                 | Full Temperature Range                                   |     |                  | 4     |     |                  | 6    | Ω  |
| "HOLD" Step, (Note 6)           | $T_j = 25^{\circ}C, C_h = 0.01 \mu\text{F}, V_{OUT} = 0$ |     | 0.5              | 2.0   |     | 1.0              | 2.5  | mV |
| Supply Current, (Note 5)        | T <sub>j</sub> ≥25°C                                     |     | 4.5              | 5.5   |     | 4.5              | 6.5  | mA |
| Logic and Logic Reference Input | T <sub>j</sub> = 25°C                                    |     | 2                | 10    |     | 2                | 10   | μA |
| Current                         |                                                          |     |                  |       |     |                  |      |    |
| Leakage Current into Hold       | T <sub>j</sub> = 25°C, (Note 7)                          |     | 30               | 100   |     | 30               | 200  | pА |
| Capacitor (Note 5)              | Hold Mode                                                |     |                  |       |     |                  |      |    |
| Acquisition Time to 0.1%        | $\Delta V_{OUT} = 10V, C_{h} = 1000 pF$                  |     | 4                |       |     | 4                |      | μs |
|                                 | C <sub>h</sub> = 0.01 μF                                 |     | 20               |       |     | 20               |      | μs |
| Hold Capacitor Charging Current | V <sub>IN</sub> -V <sub>OUT</sub> = 2V                   |     | 5                |       |     | 5                |      | mA |
| Supply Voltage Rejection Ratio  | V <sub>OUT</sub> = 0                                     | 80  | 110              |       | 80  | 110              |      | dB |
| Differential Logic Threshold    | $T_j = 25^{\circ}C$                                      | 0.8 | 1.4              | 2.4   | 0.8 | 1.4              | 2.4  | V  |
| Input Offset Voltage, (Note 5)  | T <sub>j</sub> = 25°C                                    |     | 1                | 1     |     | 2                | 2    | mV |
|                                 | Full Temperature Range                                   |     |                  | 2     |     |                  | 3    | mV |
| Input Bias Current, (Note 5)    | T <sub>j</sub> = 25°C                                    |     | 5                | 25    |     | 10               | 25   | nA |
|                                 | Full Temperature Range                                   |     |                  | 75    |     |                  | 50   | nA |

### **Electrical Characteristics**

The following specifications apply for  $-V_S+3.5V \le V_{IN} \le +V_S-3.5V$ ,  $+V_S=+15V$ ,  $-V_S=-15V$ ,  $T_A=T_J=25^{\circ}C$ ,  $C_h=0.01~\mu F$ ,  $R_L=10~k\Omega$ , LOGIC REFERENCE = 0V, LOGIC HIGH = 2.5V, LOGIC LOW = 0V unless otherwise specified.

| Parameter                       | Conditions                                         |     | LF198A           |       |     | LF398A           |       |    |
|---------------------------------|----------------------------------------------------|-----|------------------|-------|-----|------------------|-------|----|
|                                 |                                                    | Min | Тур              | Max   | Min | Тур              | Max   |    |
| Input Impedance                 | $T_j = 25^{\circ}C$                                |     | 10 <sup>10</sup> |       |     | 10 <sup>10</sup> |       | Ω  |
| Gain Error                      | $T_j = 25^{\circ}C, R_L = 10k$                     |     | 0.002            | 0.005 |     | 0.004            | 0.005 | %  |
|                                 | Full Temperature Range                             |     |                  | 0.01  |     |                  | 0.01  | %  |
| Feedthrough Attenuation Ratio   | $T_j = 25^{\circ}C, C_h = 0.01 \mu F$              | 86  | 96               |       | 86  | 90               |       | dB |
| at 1 kHz                        |                                                    |     |                  |       |     |                  |       |    |
| Output Impedance                | T <sub>j</sub> = 25°C, "HOLD" mode                 |     | 0.5              | 1     |     | 0.5              | 1     | Ω  |
|                                 | Full Temperature Range                             |     |                  | 4     |     |                  | 6     | Ω  |
| "HOLD" Step, (Note 6)           | $T_j = 25^{\circ}C, C_h = 0.01 \mu F, V_{OUT} = 0$ |     | 0.5              | 1     |     | 1.0              | 1     | mV |
| Supply Current, (Note 5)        | T <sub>j</sub> ≥25°C                               |     | 4.5              | 5.5   |     | 4.5              | 6.5   | mA |
| Logic and Logic Reference Input | $T_j = 25^{\circ}C$                                |     | 2                | 10    |     | 2                | 10    | μA |
| Current                         |                                                    |     |                  |       |     |                  |       |    |
| Leakage Current into Hold       | T <sub>j</sub> = 25°C, (Note 7)                    |     | 30               | 100   |     | 30               | 100   | pА |
| Capacitor (Note 5)              | Hold Mode                                          |     |                  |       |     |                  |       |    |
| Acquisition Time to 0.1%        | $\Delta V_{OUT} = 10V, C_{h} = 1000 pF$            |     | 4                | 6     |     | 4                | 6     | μs |
|                                 | $C_h = 0.01  \mu F$                                |     | 20               | 25    |     | 20               | 25    | μs |
| Hold Capacitor Charging Current | $V_{IN}-V_{OUT} = 2V$                              |     | 5                |       |     | 5                |       | mA |
| Supply Voltage Rejection Ratio  | V <sub>OUT</sub> = 0                               | 90  | 110              |       | 90  | 110              |       | dB |
| Differential Logic Threshold    | $T_j = 25^{\circ}C$                                | 0.8 | 1.4              | 2.4   | 0.8 | 1.4              | 2.4   | V  |

Note 1: "Absolute Maximum Ratings" indicate limits beyond which damage to the device may occur. Operating Ratings indicate conditions for which the device is functional, but do not guarantee specific performance limits.

Note 2: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_{JMAX} - T_A)/\theta_{JA}$ , or the number given in the Absolute Maximum Ratings, whichever is lower. The maximum junction temperature,  $T_{JMAX}$ , for the LF198/LF198A is 150°C; for the LF298, 115°C; and for the LF398/LF398A, 100°C.

Note 3: Although the differential voltage may not exceed the limits given, the common-mode voltage on the logic pins may be equal to the supply voltages without causing damage to the circuit. For proper logic operation, however, one of the logic pins must always be at least 2V below the positive supply and 3V above the nega-

Note 4: See AN-450 "Surface Mounting Methods and their effects on Product Reliability" for other methods of soldering surface mount devices.

Note 5: These parameters guaranteed over a supply voltage range of ±5 to ±18V, and an input range of -V<sub>S</sub> + 3.5V ≤ V<sub>IN</sub> ≤ +V<sub>S</sub> - 3.5V.

**Dielectric Absorption** 

Note 6: Hold step is sensitive to stray capacitive coupling between input logic signals and the hold capacitor. 1 pF, for instance, will create an additional 0.5 mV step with a 5V logic swing and a 0.01µF hold capacitor. Magnitude of the hold step is inversely proportional to hold capacitor value.

Note 7: Leakage current is measured at a junction temperature of 25°C. The effects of junction temperature rise due to power dissipation or elevated ambient can be calculated by doubling the 25°C value for each 11°C increase in chip temperature. Leakage is guaranteed over full input signal range.

Note 8: A military RETS electrical test specification is available on request. The LF198 may also be procured to Standard Military Drawing #5962-8760801GA or to MIL-STD-38510 part ID JM38510/12501SGA.

### **Typical Performance Characteristics**









# **Dynamic Sampling Error**



# **Typical Performance Characteristics** (Continued)

### **Output Droop Rate**



### Hold Step



### "Hold" Settling Time



# Leakage Current into Hold Capacitor



# Phase and Gain (Input to Output, Small Signal)



### **Gain Error**



### **Power Supply Rejection**



**Output Short Circuit Current** 



**Output Noise** 



Note 10: See Definition

# **Typical Performance Characteristics** (Continued)

### Input Bias Current



# Feedthrough Rejection Ratio (Hold Mode)



TTL & CMOS  $3\text{V} \leq \text{V}_{\text{LOGIC}} \text{ (Hi State)} \leq 7\text{V}$ 

### Hold Step vs Input Voltage



# Output Transient at Start of Sample Mode



# Output Transient at Start of Hold Mode



# **Logic Input Configurations**

oomigara..ono



Threshold = 1.4V



Threshold = 1.4V \*Select for 2.8V at pin 8

# CMOS 7V ≤ V<sub>LOGIC</sub> (Hi State) ≤ 15V Threshold = 0.6 (V\*) + 1.4V Op Amp Drive Op Amp Drive Op SAMPLE 13V DS005692-37

### Threshold = -4V

### **Application Hints**

### **Hold Capacitor**

Threshold ≈ +4V

Hold step, acquisition time, and droop rate are the major trade-offs in the selection of a hold capacitor value. Size and cost may also become important for larger values. Use of the curves included with this data sheet should be helpful in selecting a reasonable value of capacitance. Keep in mind that for fast repetition rates or tracking fast signals, the capacitor drive currents may cause a significant temperature rise in the LF198

A significant source of error in an accurate sample and hold circuit is dielectric absorption in the hold capacitor. A mylar cap, for instance, may "sag back" up to 0.2% after a quick change in voltage. A long sample time is required before the circuit can be put back into the hold mode with this type of capacitor. Dielectrics with very low hysteresis are polystyrene, polypropylene, and Teflon. Other types such as mica and polycarbonate are not nearly as good. The advantage of polypropylene over polystyrene is that it extends the maximum ambient temperature from 85°C to 100°C. Most ceramic capacitors are unusable with > 1% hysteresis. Ceramic "NPO" or "COG" capacitors are now available for 125°C operation and also have low dielectric absorption. For more exact data, see the curve Dielectric Absorption Error. The hysteresis numbers on the curve are final values, taken after full relaxation. The hysteresis error can be significantly reduced if the output of the LF198 is digitized quickly after the hold mode is initiated. The hysteresis relaxation time constant in polypropylene, for instance, is  $10-50~\mathrm{ms}$ . If A-to-D conversion can be made within 1 ms, hysteresis error will be reduced by a factor of ten.

### DC and AC Zeroing

DC zeroing is accomplished by connecting the offset adjust pin to the wiper of a 1 k $\Omega$  potentiometer which has one end tied to V<sup>+</sup> and the other end tied through a resistor to ground. The resistor should be selected to give =0.6 mA through the 1k potentiometer.

AC zeroing (hold step zeroing) can be obtained by adding an inverter with the adjustment pot tied input to output. A 10 pF capacitor from the wiper to the hold capacitor will give  $\pm 4$  mV hold step adjustment with a 0.01  $\mu F$  hold capacitor and 5V logic supply. For larger logic swings, a smaller capacitor (< 10 pF) may be used.

### Logic Rise Time

For proper operation, logic signals into the LF198 must have a minimum dV/dt of 1.0 V/ $\mu$ s. Slower signals will cause excessive hold step. If a R/C network is used in front of the

### Application Hints (Continued)

logic input for signal delay, calculate the slope of the waveform at the threshold point to ensure that it is at least 1.0 V/us.

### **Sampling Dynamic Signals**

Sample error to moving input signals probably causes more confusion among sample-and-hold users than any other parameter. The primary reason for this is that many users make the assumption that the sample and hold amplifier is truly locked on to the input signal while in the sample mode. In actuality, there are finite phase delays through the circuit creating an input-output differential for fast moving signals. In addition, although the output may have settled, the hold capacitor has an additional lag due to the  $300\Omega$  series resistor on the chip. This means that at the moment the "hold" command arrives, the hold capacitor voltage may be somewhat different than the actual analog input. The effect of these delays is opposite to the effect created by delays in the logic which switches the circuit from sample to hold. For example, consider an analog input of 20 Vp-p at 10 kHz. Maximum dV/dt is 0.6 V/µs. With no analog phase delay and 100 ns logic delay, one could expect up to (0.1 µs) (0.6V/µs) = 60 mVerror if the "hold" signal arrived near maximum dV/dt of the input. A positive-going input would give a +60 mV error. Now assume a 1 MHz (3 dB) bandwidth for the overall analog loop. This generates a phase delay of 160 ns. If the hold capacitor sees this exact delay, then error due to analog delay will be  $(0.16 \mu s) (0.6 V/\mu s) = -96 \text{ mV}$ . Total output error is +60 mV (digital) -96 mV (analog) for a total of -36 mV. To add to the confusion, analog delay is proportioned to hold capacitor value while digital delay remains constant. A family of curves (dynamic sampling error) is included to help estimate errors.

A curve labeled *Aperture Time* has been included for sampling conditions where the input is steady during the sampling period, but may experience a sudden change nearly coincident with the "hold" command. This curve is based on a 1 mV error fed into the output.

A second curve, *Hold Settling Time* indicates the time required for the output to settle to 1 mV after the "hold" command.

### **Digital Feedthrough**

Fast rise time logic signals can cause hold errors by feeding externally into the analog input at the same time the amplifier is put into the hold mode. To minimize this problem, board layout should keep logic lines as far as possible from the analog input and the  $C_{\rm h}$  pin. Grounded guarding traces may also be used around the input line, especially if it is driven from a high impedance source. Reducing high amplitude logic signals to 2.5V will also help.

### **Guarding Technique**



Use 10-pin layout. Guard around Chis tied to output.

### **Functional Diagram**



# **Typical Applications**

### X1000 Sample & Hold



Sample and Difference Circuit (Output Follows Input in *Hold* Mode)



 $V_{OUT} = V_B + \Delta V_{IN}(HOLD MODE)$ 

\*For lower gains, the LM108 must be frequency compensated

Use 
$$\approx \frac{100}{A_V}$$
 pF from comp 2 to ground

### Ramp Generator with Variable Reset Level



 $\begin{tabular}{ll} *Select for ramp rate & $\frac{\Delta V}{\Delta T} = \frac{1.2V}{(\text{R2}) \; (C_h)} \end{tabular}$ 

### Integrator with Programmable Reset Level



DS005692-43

$$V_{OUT} \, (\text{Hold Mode}) = \left[ \frac{1}{(\text{R1)} \, (C_{\text{h}})} \int_{0}^{t} \!\! V_{\text{IN}} \, \text{d}t \, \right] + \left[ V_{\text{R}} \, \right]$$

# Typical Applications (Continued)

### Output Holds at Average of Sampled Input



Select (R<sub>h</sub>) (C<sub>h</sub>) 
$$\gg \frac{1}{2\pi f_{IN} \text{ (Min)}}$$

### Increased Slew Current



### Reset Stabilized Amplifier (Gain of 1000)



$$\begin{split} &V_{OS} \leq 20 \mu \text{V (No trim)} \\ &Z_{IN} \approx 1 \text{ M}\Omega \\ &\frac{\Delta V_{OS}}{\Delta t} \approx 30 \mu \text{V/sec} \\ &\frac{\Delta V_{OS}}{\Delta T} \approx 0.1 \mu \text{V/°C} \end{split}$$

### Fast Acquisition, Low Droop Sample & Hold





### Typical Applications (Continued)

### **Differential Hold**



### **Capacitor Hysteresis Compensation**



\*Select for time constant C1 =  $\frac{\tau}{100k}$ 

\*\*Adjust for amplitude

### **Definition of Terms**

**Hold Step:** The voltage step at the output of the sample and hold when switching from sample mode to hold mode with a steady (dc) analog input voltage. Logic swing is 5V.

Acquisition Time: The time required to acquire a new analog input voltage with an output step of 10V. Note that acquisition time is not just the time required for the output to settle, but also includes the time required for all internal nodes to settle so that the output assumes the proper value when switched to the hold mode.

**Gain Error:** The ratio of output voltage swing to input voltage swing in the sample mode expressed as a per cent difference.

**Hold Settling Time:** The time required for the output to settle within 1 mV of final value after the "hold" logic command.

**Dynamic Sampling Error:** The error introduced into the held output due to a changing analog input at the time the hold command is given. Error is expressed in mV with a given hold capacitor value and input slew rate. Note that this error term occurs even for long sample times.

**Aperture Time:** The delay required between "Hold" command and an input analog transition, so that the transition does not affect the held output.

### **Connection Diagrams**

### **Dual-In-Line Package**



Order Number LF398N or LF398AN See NS Package Number N08E

### Small-Outline Package



Order Number LF298M or LF398M See NS Package Number M14A

### Metal Can Package



Order Number LF198H, LF198H/883, LF298H, LF398H, LF198AH or LF398AH See NS Package Number H08C





### Physical Dimensions inches (millimeters) unless otherwise noted (Continued)



Molded Dual-In-Line Package (N) Order Number LF398N or LF398AN NS Package Number N08E

### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMI-CONDUCTOR CORPORATION. As used herein:

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation Americas Tel: 1-800-272-9959

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor Europe

Fax: +49 (0) 1 80-530 85 86
Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85
English Tel: +49 (0) 1 80-532 78 32
Français Tel: +49 (0) 1 80-532 93 58
Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466

Email: sea.support@nsc.com

National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.