October 1988 Revised March 2000 ## DM74LS47 # **BCD to 7-Segment Decoder/Driver with Open-Collector Outputs** #### **General Description** The DM74LS47 accepts four lines of BCD (8421) input data, generates their complements internally and decodes the data with seven AND/OR gates having open-collector outputs to drive indicator segments directly. Each segment output is guaranteed to sink 24 mA in the ON (LOW) state and withstand 15V in the OFF (HIGH) state with a maximum leakage current of 250 $\mu A$ . Auxiliary inputs provided blanking, lamp test and cascadable zero-suppression functions. #### **Features** - Open-collector outputs - Drive indicator segments directly - Cascadable zero-suppression capability - Lamp test input #### **Ordering Code:** | | Order Number | Package Number | Package Description | | | | | | | |----------------|----------------|----------------|-----------------------------------------------------------------------------|--|--|--|--|--|--| | | DM74LS47M M16A | | 16-Lead Small Outline Integrated Circuit (SOIC), JEDEC MS-012, 0.150 Narrow | | | | | | | | DM74LS47N N16E | | N16E | 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide | | | | | | | Devices also available in Tape and Reel. Specify by appending the suffix letter "X" to the ordering code. #### **Logic Symbol** V<sub>CC</sub> = Pin 16 GND = Pin 8 #### **Connection Diagram** #### **Pin Descriptions** | Pin Names | Description | | | | | | |-----------|---------------------------------------|--|--|--|--|--| | A0-A3 | BCD Inputs | | | | | | | RBI | Ripple Blanking Input (Active LOW) | | | | | | | LT | Lamp Test Input (Active LOW) | | | | | | | BI/RBO | Blanking Input (Active LOW) or | | | | | | | | Ripple Blanking Output (Active LOW) | | | | | | | a –g | Segment Outputs (Active LOW) (Note 1) | | | | | | Note 1: OC—Open Collector © 2000 Fairchild Semiconductor Corporation DS009817 #### **Truth Table** | Decimal | | | | | | | | | | | | | | | | |----------|--------|-----|----|----|----|----|--------|---------|---|---|---|---|---|------|----------| | or | Inputs | | | | | | | Outputs | | | | | | Note | | | Function | LT | RBI | А3 | A2 | A1 | Α0 | BI/RBO | a | b | c | d | ē | f | g | | | 0 | Н | Н | L | L | L | L | Н | L | L | L | L | L | L | Н | (Note 2) | | 1 | Н | Х | L | L | L | Н | Н | Н | L | L | Н | Н | Н | Н | (Note 2) | | 2 | Н | Х | L | L | Н | L | Н | L | L | Н | L | L | Н | L | | | 3 | Н | Х | L | L | Н | Н | Н | L | L | L | L | Н | Н | L | | | | | | | | | | | | | | | | | | | | 4 | Н | Х | L | Н | L | L | Н | Н | L | L | Н | Н | L | L | | | 5 | Н | Х | L | Н | L | Н | Н | L | Н | L | L | Н | L | L | | | 6 | Н | Х | L | Н | Н | L | Н | Н | Н | L | L | L | L | L | | | 7 | Н | Х | L | Н | Н | Н | Н | L | L | L | Н | Н | Н | Н | | | 8 | Н | Х | Н | L | L | L | Н | L | L | L | L | L | L | L | | | 9 | Н | x | Н | L | L | Н | Н | L | L | L | Н | Н | L | L | | | 10 | н | X | н | L | Н | L | н | Н | Н | Н | L | L | Н | L | | | 11 | Н | X | н | L | н | Н | н | н | н | L | L | Н | н | L | | | 12 | Н | X | Н | Н | L | L | Н | Н | L | Н | H | Н | L | L | | | 13 | Н | X | Н | Н | L | Н | Н | L | Н | Н | L | Н | L | L | | | | | | | | | | | | | | | | | | | | 14 | Н | Х | Н | Н | Н | L | Н | Н | Н | Н | L | L | L | L | | | 15 | Н | Х | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | Н | | | BI | Х | Х | Х | Χ | Х | Χ | L | Н | Н | Н | Н | Н | Н | Н | (Note 3) | | RBI | Н | L | L | L | L | L | L | Н | Н | Н | Н | Н | Н | Н | (Note 4) | | ΙΤ | L | Х | Х | Χ | Х | Χ | Н | L | L | L | L | L | L | L | (Note 5) | Note 2: $\overline{Bl/RBO}$ is wire-AND logic serving as blanking input $(\overline{Bl})$ and/or ripple-blanking output $(\overline{RBO})$ . The blanking out $(\overline{Bl})$ must be open or held at a HIGH level when output functions 0 through 15 are desired, and ripple-blanking input $(\overline{RBl})$ must be open or at a HIGH level if blanking or a decimal 0 is not desired. X = input may be HIGH or LOW. Note 3: When a LOW level is applied to the blanking input (forced condition) all segment outputs go to a HIGH level regardless of the state of any other input condition. Note 4: When ripple-blanking input (RBI) and inputs A0, A1, A2 and A3 are LOW level, with the lamp test input at HIGH level, all segment outputs go to a HIGH level and the ripple-blanking output (RBO) goes to a LOW level (response condition). Note 5: When the blanking input/ripple-blanking output (\$\overline{BI/RBO}\$) is OPEN or held at a HIGH level, and a LOW level is applied to lamp test input, all segment outputs go to a LOW level. #### **Functional Description** The DM74LS47 decodes the input data in the pattern indicated in the Truth Table and the segment identification illustration. If the input data is decimal zero, a LOW signal applied to the $\overline{RBI}$ blanks the display and causes a multidigit display. For example, by grounding the $\overline{RBI}$ of the highest order decoder and connecting its $\overline{BI/RBO}$ to $\overline{RBI}$ of the next lowest order decoder, etc., leading zeros will be suppressed. Similarly, by grounding $\overline{RBI}$ of the lowest order decoder and connecting its $\overline{BI/RBO}$ to $\overline{RBI}$ of the next highest order decoder, etc., trailing zeros will be suppressed. Leading and trailing zeros can be suppressed simultaneously by using external gates, i.e.: by driving $\overline{RBI}$ of a intermediate decoder from an OR gate whose inputs are BI/RBO of the next highest and lowest order decoders. BI/RBO also serves as an unconditional blanking input. The internal NAND gate that generates the RBO signal has a resistive pull-up, as opposed to a totem pole, and thus BI/RBO can be forced LOW by external means, using wired-collector logic. A LOW signal thus applied to BI/RBO turns off all segment outputs. This blanking feature can be used to control display intensity by varying the duty cycle of the blanking signal. A LOW signal applied to LT turns on all segment outputs, provided that BI/RBO is not forced LOW. ### **Numerical Designations—Resultant Displays** #### Absolute Maximum Ratings(Note 6) Supply Voltage 7V Input Voltage 7V Operating Free Air Temperature Range $0^{\circ}\text{C to } +70^{\circ}\text{C}$ Storage Temperature Range $-65^{\circ}\text{C to } +150^{\circ}\text{C}$ Note 6: The "Absolute Maximum Ratings" are those values beyond which the safety of the device cannot be guaranteed. The device should not be operated at these limits. The parametric values defined in the Electrical Characteristics tables are not guaranteed at the absolute maximum ratings. The "Recommended Operating Conditions" table will define the conditions for actual device operation. #### **Recommended Operating Conditions** | Symbol | Parameter | Min | Nom | Max | Units | |-----------------|---------------------------------------------------------------------|------|-----|------|-------| | V <sub>CC</sub> | Supply Voltage | 4.75 | 5 | 5.25 | V | | V <sub>IH</sub> | HIGH Level Input Voltage | 2 | | | V | | V <sub>IL</sub> | LOW Level Input Voltage | | | 0.8 | V | | I <sub>OH</sub> | HIGH Level Output Current<br>a - g @ 15V = V <sub>OH</sub> (Note 7) | | | -250 | μА | | I <sub>OH</sub> | HIGH Level Output Current BI /RBO | | | -50 | μΑ | | I <sub>OL</sub> | LOW Level Output Current | | | 24 | mA | | T <sub>A</sub> | Free Air Operating Temperature | 0 | | 70 | °C | Note 7: OFF-State at a-g. #### **Electrical Characteristics** Over recommended operating free air temperature range (unless otherwise noted) | Symbol | Parameter | Conditions | Min | Typ<br>(Note 8) | Max | Units | | |------------------|----------------------------------------------------|-----------------------------------------------------------------------------------------------------|------|-----------------|------|-------|--| | VI | Input Clamp Voltage | $V_{CC} = Min, I_I = -18 \text{ mA}$ | | | -1.5 | V | | | V <sub>OH</sub> | HIGH Level | $V_{CC} = Min, I_{OH} = Max,$ | 2.7 | 3.4 | | V | | | 1 | Output Voltage Output HIGH Current Segment Outputs | $V_{IL} = Max, \overline{BI}/\overline{RBO}$ $V_{CC} = 5.5V, V_O = 15V \overline{a} - \overline{g}$ | | | 250 | | | | l <sub>OFF</sub> | | | | | 230 | μΑ | | | V <sub>OL</sub> | LOW Level<br>Output Voltage | $V_{CC} = Min, I_{OL} = Max,$<br>$V_{IH} = Min, \overline{a} - \overline{g}$ | | 0.35 | 0.5 | | | | | | I <sub>OL</sub> = 3.2 mA, BI /RBO | | | 0.5 | ٧ | | | | | $I_{OL} = 12 \text{ mA}, \overline{a} - \overline{g}$ | | 0.25 | 0.4 | | | | | | I <sub>OL</sub> = 1.6 mA, BI /RBO | | | 0.4 | | | | l <sub>l</sub> | Input Current @ Max | $V_{CC} = Max, V_I = 7V$ | | | 100 | μА | | | | Input Voltage | $V_{CC} = Max, V_I = 10V$ | | | 100 | μΛ | | | I <sub>IH</sub> | HIGH Level Input Current | $V_{CC} = Max, V_I = 2.7V$ | | | 20 | μΑ | | | I <sub>IL</sub> | LOW Level Input Current | $V_{CC} = Max, V_I = 0.4V$ | | | -0.4 | mA | | | los | Short Circuit | V <sub>CC</sub> = Max (Note 9), | | | | | | | | Output Current | I <sub>OS</sub> at BI/RBO | -0.3 | | -2.0 | mA | | | Icc | Supply Current | V <sub>CC</sub> = Max | | | 13 | mA | | Note 8: All typicals are at $V_{CC} = 5V$ , $T_A = 25^{\circ}C$ . Note 9: Not more than one output should be shorted at a time, and the duration should not exceed one second. #### **Switching Characteristics** at $V_{CC} = +5.0V$ , $T_A = +25^{\circ}C$ | | | | R <sub>L</sub> = | | | | |------------------|-----------------------|------------|------------------|-------|-----|--| | Symbol | Parameter | Conditions | C <sub>L</sub> = | Units | | | | | | | Min | Max | | | | t <sub>PLH</sub> | Propagation Delay | | | 100 | | | | t <sub>PHL</sub> | An to a –g | | | 100 | ns | | | t <sub>PLH</sub> | Propagation Delay | | | 100 | ns | | | t <sub>PHL</sub> | RBI to a –g (Note 10) | | | 100 | 115 | | Note 10: $\overline{LT}$ = HIGH, A0–A3 = LOW 16-Lead Plastic Dual-In-Line Package (PDIP), JEDEC MS-001, 0.300 Wide Package Number N16E Fairchild does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and Fairchild reserves the right at any time without notice to change said circuitry and specifications. #### LIFE SUPPORT POLICY FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF FAIRCHILD SEMICONDUCTOR CORPORATION. As used herein: - Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user. - A critical component in any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness. www.fairchildsemi.com