# HCS112MS # Radiation Hardened Dual JK Flip-Flop September 1995 #### **Features** - 3 Micron Radiation Hardened SOS CMOS - Total Dose 200K RAD (Si) - SEP Effective LET No Upsets: >100 MEV-cm<sup>2</sup>/mg - Single Event Upset (SEU) Immunity < 2 x 10<sup>-9</sup> Errors/ Bit-Day (Typ) - Dose Rate Survivability: >1 x 10<sup>12</sup> RAD (Si)/s - Dose Rate Upset >10<sup>10</sup> RAD (Si)/s 20ns Pulse - Latch-Up Free Under Any Conditions - Military Temperature Range: -55°C to +125°C - Significant Power Reduction Compared to LSTTL ICs - DC Operating Voltage Range: 4.5V to 5.5V - Input Logic Levels - VIL = 30% of VCC Max - VIH = 70% of VCC Min - Input Current Levels Ii $\leq 5\mu A$ at VOL, VOH #### Description The Intersil HCS112MS is a Radiation Hardened dual JK flip-flop with set and reset. The output changes state on the negative going transition of the clock pulse. Set and reset are accomplished asynchronously by a logic low input level. The HCS112MS utilizes advanced CMOS/SOS technology to achieve high-speed operation. This device is a member of radiation hardened, high-speed, CMOS/SOS Logic Family. The HCS112MS is supplied in a 16 lead Ceramic flatpack (K suffix) or a SBDIP Package (D suffix). #### **Pinouts** 16 LEAD CERAMIC DUAL-IN-LINE METAL SEAL PACKAGE (SBDIP) MIL-STD-1835 CDIP2-T16, LEAD FINISH C TOP VIEW 16 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE (FLATPACK) MIL-STD-1835 CDFP4-F16, LEAD FINISH C TOP VIEW # Ordering Information | PART NUMBER | TEMPERATURE RANGE | SCREENING LEVEL | PACKAGE | |----------------|-------------------|-----------------------------|--------------------------| | HCS112DMSR | -55°C to +125°C | Intersil Class S Equivalent | 16 Lead SBDIP | | HCS112KMSR | -55°C to +125°C | Intersil Class S Equivalent | 16 Lead Ceramic Flatpack | | HCS112D/Sample | +25°C | Sample | 16 Lead SBDIP | | HCS112K/Sample | +25°C | Sample | 16 Lead Ceramic Flatpack | | HCS112HMSR | +25°C | Die | Die | # Functional Diagram **TRUTH TABLE** | | INPUTS | | | | | PUTS | |---|--------|----|---|---|-----------|------| | S | R | СP | J | К | Q | Q | | L | Н | Х | Х | Х | Н | L | | Н | L | Х | Х | Х | L | Н | | L | L | Х | Х | Х | H* | H* | | Н | Н | _ | L | L | No Change | | | Н | Н | \ | Н | L | Н | L | | Н | Н | _ | L | Н | L | Н | | Н | Н | | Н | Н | Toggle | | | Н | Н | Н | Х | Х | No Change | | H = High Steady State, L = Low Steady State, X = Immaterial, <sup>=</sup> High-to-Low Transition <sup>\*</sup> Output States Unpredictable if $\overline{S}$ and $\overline{R}$ Go High Simultaneously after Both being Low at the Same Time #### **Absolute Maximum Ratings** # Reliability Information | Supply Voltage (VCC) | | |---------------------------------------------|----------------------------| | Input Voltage Range, All Inputs | 0.5V to VCC +0.5V | | DC Input Current, Any One Input | $\dots\dots\dots\pm 10 mA$ | | DC Drain Current, Any One Output | ±25mA | | (All Voltage Reference to the VSS Terminal) | | | Storage Temperature Range (TSTG) | 65°C to +150°C | | Lead Temperature (Soldering 10sec) | +265°C | | Junction Temperature (TJ) | +175°C | | Thermal Resistance SBDIP Package | θ <sub>JA</sub><br>73°C/W | $_{ m JC}^{ m \theta_{JC}}$ 24°C/W | |--------------------------------------------------|---------------------------|------------------------------------| | Ceramic Flatpack Package | 114°C/W | 29°C/W | | Maximum Package Power Dissipation at +12 | 5°C Ambien | t | | SBDIP Package | | 0.68W | | Ceramic Flatpack Package | | 0.44W | | If device power exceeds package dissipation | capability, p | rovide heat | | sinking or derate linearly at the following rate | : | | | SBDIP Package | 1 | 3.7mW/°C | | Ceramic Flatpack Package | | 8.8mW/°C | CAUTION: As with all semiconductors, stress listed under "Absolute Maximum Ratings" may be applied to devices (one at a time) without resulting in permanent damage. This is a stress rating only. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. The conditions listed under "Electrical Performance Characteristics" are the only conditions recommended for satisfactory device operation. #### **Operating Conditions** | Supply Voltage (VCC) | Input Low Voltage (VIL)VCC to 70% of VCC | |--------------------------------------------------------------|---------------------------------------------| | Operating Temperature Range (T <sub>A</sub> )55°C to +125°C | Input High Voltage (VIH) 0.0V to 30% of VCC | | Input Rise and Fall Times at VCC = 4.5V (TR, TF) 100ns/V Max | | #### TABLE 1. DC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTE 1) | (NOTE 1) GROUP LIMITS A SUB- | | IITS | | | |-----------------------------------|--------|------------------------------------------------------|------------------------------|----------------------|-------------|------|-------| | PARAMETER | SYMBOL | CONDITIONS | GROUPS | TEMPERATURE | MIN | MAX | UNITS | | Supply Current | ICC | VCC = 5.5V,<br>VIN = VCC or GND | 1 | +25°C | - | 20 | μΑ | | | | VIIV = VGC OI GIND | 2, 3 | +125°C, -55°C | - | 400 | μΑ | | Output Current<br>(Sink) | IOL | VCC = 4.5V, VIH = 4.5V,<br>VOUT = 0.4V, VIL = 0V, | 1 | +25°C | 4.8 | - | mA | | (Cirik) | | (Note 2) | 2, 3 | +125°C, -55°C | 4.0 | - | mA | | Output Current<br>(Source) | IOH | VCC = 4.5V, VIH = 4.5V,<br>VOUT = VCC - 0.4V, | 1 | +25°C | -4.8 | - | mA | | (Source) | | VIL = 0V, (Note 2) | 2, 3 | +125°C, -55°C | -4.0 | - | mA | | Output Voltage Low | VOL | VCC = 5.5V, VIH = 3.85V,<br>IOL = 50μA, VIL = 1.65V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | | | VCC = 4.5V, VIH = 3.15V,<br>IOL = 50μA, VIL = 1.35V | 1, 2, 3 | +25°C, +125°C, -55°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 5.5V, VIH = 3.85V,<br>IOH = -50μA, VIL = 1.65V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | | | VCC = 4.5V, VIH = 3.15V,<br>IOH = -50μA, VIL = 1.35V | 1, 2, 3 | +25°C, +125°C, -55°C | VCC<br>-0.1 | - | V | | Input Leakage<br>Current | IIN | VCC = 5.5V, VIN = VCC or GND | 1 | +25°C | | ±0.5 | μΑ | | Current | | GIND | 2, 3 | +125°C, -55°C | | ±5.0 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH = 3.15V,<br>VIL = 1.35V (Note 3) | 7, 8A, 8B | +25°C, +125°C, -55°C | - | - | - | #### NOTES: - 1. All voltages referenced to device GND. - 2. Force/Measure Functions may be interchanged. - 3. For functional tests, $VO \ge 4.0V$ is recognized as a logic "1", and $VO \le 0.5V$ is recognized as a logic "0". TABLE 2. AC ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (1)0750 ( 0) | GROUP | | LIN | IITS | | |-----------------|--------|----------------------------|------------------|---------------|-----|------|-------| | PARAMETER | SYMBOL | (NOTES 1, 2)<br>CONDITIONS | A SUB-<br>GROUPS | TEMPERATURE | MIN | мах | UNITS | | PROPAGATION DEL | .AY | | | | | | | | CP to Q, Q | TPHL, | VCC = 4.5V, VIH = 4.5V, | 9 | +25°C | 2 | 28 | ns | | | TPLH | VIL = 0V | 10, 11 | +125°C, -55°C | 2 | 35 | ns | | S̄ to Q̄ | TPHL | VCC = 4.5V, VIH = 4.5V, | 9 | +25°C | 2 | 27 | ns | | | | VIL = 0V | 10, 11 | +125°C, -55°C | 2 | 33 | ns | | S to Q | TPLH | VCC = 4.5V, VIH = 4.5V, | 9 | +25°C | 2 | 27 | ns | | | | VIL = 0V | 10, 11 | +125°C, -55°C | 2 | 33 | ns | | R to Q | TPHL | VCC = 4.5V, VIH = 4.5V, | 9 | +25°C | 2 | 26 | ns | | | | VIL = 0V | 10, 11 | +125°C, -55°C | 2 | 32 | ns | | R to Q | TPLH | VCC = 4.5V, VIH = 4.5V, | 9 | +25°C | 2 | 26 | ns | | | | VIL = 0V | 10, 11 | +125°C, -55°C | 2 | 32 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = VCC. TABLE 3. ELECTRICAL PERFORMANCE CHARACTERISTICS | | | | | | LIN | IITS | | |-----------------------------------------------------------------------|--------|--------------------------|-------|---------------|-----|------|-------| | PARAMETER | SYMBOL | CONDITIONS | NOTES | TEMPERATURE | MIN | MAX | UNITS | | Capacitance Power | CPD | VCC = 5.0V, VIH = 5.0V, | 1 | +25°C | - | 15 | pF | | Dissipation | | VIL = 0.0V, f = 1MHz | 1 | +125°C, -55°C | - | 45 | pF | | Input Capacitance | CIN | VCC = 5.0V, VIH = 5.0V, | 1 | +25°C | - | 10 | pF | | | | VIL = 0.0V, f = 1MHz | 1 | +125°C, -55°C | - | 10 | pF | | Output Capacitance | COUT | VCC =5.0V, VIH = 5.0V, | 1 | +25°C | - | 10 | ns | | | | VIL = 0.0V, f = 1MHz | 1 | +125°C, -55°C | - | 10 | ns | | Pulse Width Time | TW | VCC = 4.5V, VIH = 4.5V, | 1 | +25°C | 16 | - | ns | | CP, R, S | | VIL = 0.0V, | 1 | +125°C, -55°C | 24 | - | ns | | Setup Time J, K to | TSU | VCC = 4.5V, VIH = 4.5V, | 1 | +25°C | 16 | - | ns | | CP | | VIL = 0.0V, | 1 | +125°C, -55°C | 24 | - | ns | | Hold Time J, K to CP | TH | VCC = 4.5V, VIH = 4.5V, | 1 | +25°C | 0 | - | ns | | | | VIL = 0.0V, | 1 | +125°C, -55°C | 0 | - | ns | | Removal Time | TREM | VCC = 4.5V, VIH = 4.5V, | 1 | +25°C | 16 | - | ns | | $\overline{S}$ to $\overline{CP}$ , $\overline{R}$ to $\overline{CP}$ | | VIL = 0.0V, | 1 | +125°C, -55°C | 24 | - | ns | | Max Operating | FMAX | VCC = 4.5V, VIH = 4.5V, | 1 | +25°C | 30 | - | MHz | | Frequency | | VIL = 0.0V, | 1 | +125°C, -55°C | 20 | - | MHz | | Output Transition | TTHL, | VCC = 4.5V , VIH = 4.5V, | 1 | +25°C | 1 | 15 | ns | | Time | TTLH | VIL = 0.0V, | 1 | +125°C, -55°C | 1 | 22 | ns | #### NOTE: <sup>1.</sup> The parameters listed in Table 3 are controlled via design or process parameters. Min and Max Limits are guaranteed but not directly tested. These parameters are characterized upon initial design release and upon design changes which affect these characteristics. TABLE 4. DC POST RADIATION ELECTRICAL PERFORMANCE CHARACTERISTICS | | | (NOTES 4. 9) | | 1 | LIMITS<br>AD | | |--------------------------------------|---------------|-----------------------------------------------------|-------------|-------------|--------------|-------| | PARAMETER | SYMBOL | (NOTES 1, 2)<br>CONDITIONS | TEMPERATURE | MIN | MAX | UNITS | | Supply Current | ICC | VCC = 5.5V, VIN = VCC or GND | +25°C | - | 0.4 | mA | | Output Current (Sink) | IOL | VCC = VIH = 4.5V, VIL = 0.0V,<br>VOUT = 0.4V | +25°C | 4.0 | - | mA | | Output Current<br>(Source) | IOH | VCC = VIH = 4.5V, VIL = 0.0V,<br>VOUT = VCC -0.4V | +25°C | -4.0 | - | mA | | Output Voltage Low | VOL | VCC = 5.5V, VIH = 3.85V,<br>VIL = 1.65V, IOL = 50μA | +25°C | - | 0.1 | ٧ | | | | VCC = 4.5V, VIH = 3.15V,<br>VIL = 1.35V, IOL = 50μA | +25°C | - | 0.1 | V | | Output Voltage High | VOH | VCC = 5.5V, VIH = 3.85V,<br>VIL =1.65V, IOH = -50µA | +25°C | VCC<br>-0.1 | - | V | | | | VCC = 4.5V, VIH = 3.15V,<br>VIL =1.35V, IOH = -50µA | +25°C | VCC<br>-0.1 | - | V | | Input Leakage Current | IIN | VCC = 5.5V, VIN = VCC or GND | +25°C | | ±5 | μА | | Noise Immunity<br>Functional Test | FN | VCC = 4.5V, VIH =3.15V, VIL = 1.35V, (Note 3) | +25°C | - | - | - | | PROPAGATION DELAY | | | _! | | ı | ı | | $\overline{CP}$ to Q, $\overline{Q}$ | TPHL,<br>TPLH | VCC = 4.5V | +25°C | 2 | 35 | ns | | S̄ to Q | TPLH | VCC = 4.5V | +25°C | 2 | 33 | ns | | S̄ to Q̄ | TPHL | VCC = 4.5V | +25°C | 2 | 33 | ns | | R to Q | TPHL | VCC = 4.5V | +25°C | 2 | 32 | ns | | R to Q | TPLH | VCC = 4.5V | +25°C | 2 | 32 | ns | #### NOTES: - 1. All voltages referenced to device GND. - 2. AC measurements assume RL = $500\Omega$ , CL = 50pF, Input TR = TF = 3ns, VIL = GND, VIH = 3V. - 3. For functional tests $VO \ge 4.0V$ is recognized as a logic "1", and $VO \le 0.5V$ is recognized as a logic "0". TABLE 5. BURN-IN AND OPERATING LIFE TEST, DELTA PARAMETERS (+25°C) | PARAMETER | GROUP B<br>SUBGROUP | DELTA LIMIT | |-----------|---------------------|----------------| | ICC | 5 | 6µА | | IOL/IOH | 5 | -15% of 0 Hour | #### **TABLE 6. APPLICABLE SUBGROUPS** | CONFORMANCE GROUPS | | METHOD | GROUP A SUBGROUPS | READ AND RECORD | |---------------------------|--------------|-------------|---------------------------------------|------------------------------| | Initial Test (Preburn-In) | | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test I (Postbur | n-In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | Interim Test II (Postbu | rn-In) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Interim Test III (Postbu | ırn-ln) | 100%/5004 | 1, 7, 9 | ICC, IOL/H | | PDA | | 100%/5004 | 1, 7, 9, Deltas | | | Final Test | | 100%/5004 | 2, 3, 8A, 8B, 10, 11 | | | Group A (Note 1) | | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11 | | | Group B | Subgroup B-5 | Sample/5005 | 1, 2, 3, 7, 8A, 8B, 9, 10, 11, Deltas | Subgroups 1, 2, 3, 9, 10, 11 | | | Subgroup B-6 | Sample/5005 | 1, 7, 9 | | | Group D | | Sample5005 | 1, 7, 9 | | #### NOTE: 1. Alternate Group A testing in accordance with Method 5005 of MIL-STD-883 may be exercised. #### **TABLE 7. TOTAL DOSE IRRADIATION** | CONFORMANCE | | TEST | | READ AND | RECORD | |--------------------|--------|---------|----------|----------|------------------| | GROUPS | METHOD | PRE RAD | POST RAD | PRE RAD | POST RAD | | Group E Subgroup 2 | 5005 | 1, 7, 9 | Table 4 | 1, 9 | Table 4 (Note 1) | #### NOTE: 1. Except FN test which will be performed 100% Go/No-Go. #### TABLE 8. STATIC BURN-IN AND DYNAMIC BURN-IN TEST CONNECTIONS | | | | | OSCILI | LATOR | | |---------------------------------------------|-------------------|---------------------|------------------------------------|--------|-------|--| | OPEN | GROUND | 1/2 VCC = 3V ± 0.5V | VCC = 6V $\pm$ 0.5V | 50kHz | 25kHz | | | STATIC BURN-IN I TEST CONNECTIONS (Note 1) | | | | | | | | 5, 6, 7, 9 | 1 - 4, 8, 10 - 15 | - | 16 | - | - | | | STATIC BURN-IN II TEST CONNECTIONS (Note 1) | | | | | | | | 5, 6, 7, 9 | 8 | - | 1 - 4, 10 - 16 | - | - | | | DYNAMIC BURN-IN TEST CONNECTIONS (Note 2) | | | | | | | | - | 8 | 5, 6, 7, 9 | 2, 3, 4, 10, 11, 12, 14, 15,<br>16 | 1, 13 | - | | #### NOTES: - 1. Each pin except VCC and GND will have a resistor of 10K $\!\Omega\pm5\%$ for static burn-in. - 2. Each pin except VCC and GND will have a resistor of 1K $\!\Omega\pm5\%$ for dynamic burn-in. TABLE 9. IRRADIATION TEST CONNECTIONS | OPEN | GROUND | $VCC = 5V \pm 0.5V$ | |------------|--------|---------------------| | 5, 6, 7, 9 | 8 | 1 - 4, 10 - 16 | NOTE: Each pin except VCC and GND will have a resistor of 47K $\Omega$ $\pm$ 5% for irradiation testing. Group E, Subgroup 2, sample size is 4 dice/wafer 0 failures. #### HCS112MS #### Intersil Space Level Product Flow - 'MS' Wafer Lot Acceptance (All Lots) Method 5007 (Includes SEM) GAMMA Radiation Verification (Each Wafer) Method 1019, 4 Samples/Wafer, 0 Rejects 100% Nondestructive Bond Pull, Method 2023 Sample - Wire Bond Pull Monitor, Method 2011 Sample - Die Shear Monitor, Method 2019 or 2027 100% Internal Visual Inspection, Method 2010, Condition A 100% Temperature Cycle, Method 1010, Condition C, 10 Cycles 100% Constant Acceleration, Method 2001, Condition per Method 5004 100% PIND, Method 2020, Condition A 100% External Visual 100% Serialization 100% Initial Electrical Test (T0) 100% Static Burn-In 1, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 1 (T1) 100% Delta Calculation (T0-T1) 100% Static Burn-In 2, Condition A or B, 24 hrs. min., +125°C min., Method 1015 100% Interim Electrical Test 2 (T2) 100% Delta Calculation (T0-T2) 100% PDA 1, Method 5004 (Notes 1and 2) 100% Dynamic Burn-In, Condition D, 240 hrs., +125°C or Equivalent, Method 1015 100% Interim Electrical Test 3 (T3) 100% Delta Calculation (T0-T3) 100% PDA 2, Method 5004 (Note 2) 100% Final Electrical Test 100% Fine/Gross Leak, Method 1014 100% Radiographic, Method 2012 (Note 3) 100% External Visual, Method 2009 Sample - Group A, Method 5005 (Note 4) 100% Data Package Generation (Note 5) #### NOTES: - 1. Failures from Interim electrical test 1 and 2 are combined for determining PDA 1. - 2. Failures from subgroup 1, 7, 9 and deltas are used for calculating PDA. The maximum allowable PDA = 5% with no more than 3% of the failures from subgroup 7. - 3. Radiographic (X-Ray) inspection may be performed at any point after serialization as allowed by Method 5004. - 4. Alternate Group A testing may be performed as allowed by MIL-STD-883, Method 5005. - 5. Data Package Contents: - Cover Sheet (Intersil Name and/or Logo, P.O. Number, Customer Part Number, Lot Date Code, Intersil Part Number, Lot Number, Quantity). - Wafer Lot Acceptance Report (Method 5007). Includes reproductions of SEM photos with percent of step coverage. - GAMMA Radiation Report. Contains Cover page, disposition, Rad Dose, Lot Number, Test Package used, Specification Numbers, Test equipment, etc. Radiation Read and Record data on file at Intersil. - X-Ray report and film. Includes penetrometer measurements. - Screening, Electrical, and Group A attributes (Screening attributes begin after package seal). - Lot Serial Number Sheet (Good units serial number and lot number). - Variables Data (All Delta operations). Data is identified by serial number. Data header includes lot number and date of test. - The Certificate of Conformance is a part of the shipping invoice and is not part of the Data Book. The Certificate of Conformance is signed by an authorized Quality Representative. # Propagation Delay Timing Diagram and Load Circuit #### Transition Timing Diagram #### **VOLTAGE LEVELS** | PARAMETER | HCS | UNITS | |-----------|------|-------| | VCC | 4.50 | V | | VIH | 4.50 | V | | VS | 2.25 | V | | VIL | 0 | V | | GND | 0 | V | ### Pulse Width, Setup, Hold Timing Diagram Negative Edge Trigger and AC Load Circuit TH = HOLD TIME TSU = SETUP TIME TW = PULSE WIDTH #### **VOLTAGE LEVELS** | PARAMETER | HCTS | UNITS | | |-----------|------|-------|--| | VCC | 4.50 | V | | | VIH | 4.50 | V | | | VS | 2.25 | V | | | VIL | 0 | V | | | GND | 0 | V | | All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification. Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries. For information regarding Intersil Corporation and its products, see web site http://www.intersil.com #### Sales Office Headquarters #### **NORTH AMERICA** Intersil Corporation P. O. Box 883, Mail Stop 53-204 Melbourne, FL 32902 TEL: (321) 724-7000 FAX: (321) 724-7240 #### **EUROPE** Intersil SA Mercure Center 100, Rue de la Fusee 1130 Brussels, Belgium TEL: (32) 2.724.2111 FAX: (32) 2.724.22.05 #### **ASIA** Intersil (Taiwan) Ltd. Taiwan Limited 7F-6, No. 101 Fu Hsing North Road Taipei, Taiwan Republic of China TEL: (886) 2 2716 9310 TEL: (886) 2 2716 9310 FAX: (886) 2 2715 3029 #### HCS112MS #### Die Characteristics #### **DIE DIMENSIONS:** 89 x 88 mils 2.25 x 2.24mm #### **METALLIZATION:** Type: SiAI Metal Thickness: 11kÅ ± 1kÅ #### **GLASSIVATION:** Type: SiO<sub>2</sub> Thickness: 13kÅ ± 2.6kÅ #### **WORST CASE CURRENT DENSITY:** $< 2.0 \times 10^5 \text{A/cm}^2$ #### **BOND PAD SIZE:** $100\mu m\ x\ 100\mu m$ 4 mils x 4 mils ### Metallization Mask Layout NOTE: The die diagram is a generic plot from a similar HCS device. It is intended to indicate approximate die size and bond pad location. The mask series for the HCS112 is TA14341A.