# Am2909A/Am2911A Microprogram Sequencers ### DISTINCTIVE CHARACTERISTICS - 4-bit slice cascadable to form longer word width - Branch input for N-way branches - 4 x 4 file with stack pointer and push/pop control for nesting microsubroutines - Zero input for returning to the zero microcode word - Individual OR input for each bit for branching to higher microinstructions (Am2909A only) - Am2909A in 28-pin package & Am2911A in 20-pin package ## MICROPROGRAM SEQUENCER BLOCK DIAGRAM BD002172 <u>Amendment</u> Publication # 03578 Issue Date: April 1989 ### **GENERAL DESCRIPTION** The Am2909A is a 4-bit wide sequencer intended for sequencing through a series of microinstructions contained in memory. Two Am2909As may be interconnected to generate an 8-bit address (256 words), and three may be used to generate a 12-bit address (4K words). The Am2909A can select an address from any of four sources: 1) a set of external direct inputs (D); 2) external data from the R inputs, stored in an internal register; 3) a 4-word deep push/pop stack; or 4) a program counter register (which usually contains the last address plus one). The push/pop stack includes certain control lines so that it can efficiently execute nested subroutine linkages. Each of the four outputs can be OR'ed with an external input for conditional skip or branch instructions, and a separate line forces the outputs to all zeros; the outputs are three-state. The Am2911A is an identical circuit to the Am2909A, except the four OR inputs and the R inputs are removed and the D inputs connect to the ADDRESS REG/HOLDING REG. The Am2911A is in a 20-pin, 0.3" centers package. ### **RELATED AMD PRODUCTS** | Part No. | Description | | |-----------|----------------------------|--| | Am2918 | Pipeline Register | | | Am2922 | Condition Code MUX | | | Am29803A | 16-Way Branch Control Unit | | | Am29811A | Next Address Control | | | Am25LS163 | 4-Bit Counter | | | Am27S35 | Registered PROM | | For applications information, see Chapter 11 of **Bit Slice Microprocessor Design,**Mick & Brick, McGraw Hill Publications. ## **CONNECTION DIAGRAMS** Top View Am2909A LCC\* ### Am2911A Note: Pin 1 is marked for orientation. <sup>\*</sup>Am2909A is also available in a 28-Pin Ceramic Flatpack; pinout is identical to the LCC. ## **LOGIC SYMBOL** ### Am2909A/Am2911A V<sub>CC</sub> = Power Supply GND = Ground LS003110 ### Am2909A ORDERING INFORMATION ### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | | |--------------------|------------------------|--|--|--|--|--| | AM2909A | PC, DC, DCB,<br>XC, XM | | | | | | <sup>\*</sup>Military or Limited Military temperature range products are "NPL" (Non-Compliant Products List) or Non-MIL-STD-883C Compliant products only. ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ### Am2909A MILITARY ORDERING INFORMATION ### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Combinations | | | | | | | | |--------------------|------------------|--|--|--|--|--|--| | AM2909A | /BXA, /BYA, /B3A | | | | | | | #### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. ### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. ### Am2911A ORDERING INFORMATION ### **Standard Products** AMD standard products are available in several packages and operating ranges. The order number (Valid Combination) is formed by a combination of: a. Device Number - b. Speed Option (if applicable) - c. Package Type - d. Temperature Range - e. Optional Processing | Valid Combinations | | | | | | | |--------------------|------------------------|--|--|--|--|--| | AM2911A | PC, DC, DCB,<br>XC, XM | | | | | | <sup>\*</sup>Military or Limited Military temperature range products are "NPL" (Non-Compliant Products List) or Non-MIL-STD-883C Compliant products only. ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations, to check on newly released combinations, and to obtain additional data on AMD's standard military grade products. ### Am2911A MILITARY ORDERING INFORMATION ### **APL Products** AMD products for Aerospace and Defense applications are available in several packages and operating ranges. APL (Approved Products List) products are fully compliant with MIL-STD-883C requirements. The order number (Valid Combination) for APL products is formed by a combination of: a. **Device Number** - b. Speed Option (if applicable) - c. Device Class - d. Package Type - e. Lead Finish | Valid Cor | mbinations | |-----------|------------| | AM2911A | /BRA, /B2A | ### **Valid Combinations** Valid Combinations list configurations planned to be supported in volume for this device. Consult the local AMD sales office to confirm availability of specific valid combinations or to check for newly released valid combinations. ### **Group A Tests** Group A tests consist of Subgroups 1, 2, 3, 7, 8, 9, 10, 11. ### PIN DESCRIPTION ### Am2909A/Am2911A Cn Carry In (Input) Carry input to the incrementer. Cn + 4 Carry Out (Output) Carry out from the incrementer. CP Clock Pulse (Input) Clock input to the AR and $\mu$ PC register and push/pop stack. $D_{0-3}$ Direct Input (Input) Direct input to the multiplexer. FE File Enable (Input; Active LOW) Used along with PUP to control the push/pop stack. OE Output Enable (Input; Three State, Active LOW) Three-state control of Yi outputs. PUP Push/Pop (Input) Used along with FE to control the push/pop stack. ### RE Register Load Enable (Input; Active LOW) Enable input for internal address register. S<sub>0</sub>, S<sub>1</sub> Source (Input) Control inputs to the mulitplexer that select the source of the next microinstruction address. $Y_{0-3}$ Address (Output; Three State) Address outputs. ZERO Zero (Input; Active LOW) Forces the four Y outputs to binary zero (except when $\overline{OE}$ is HIGH). ### Am2909A Only $OR_{0-3}$ Logic OR (Input) Logic-OR inputs on each address output line. R<sub>0-3</sub> Register Input (Input) Inputs to the internal address register. ### **FUNCTIONAL DESCRIPTION** ### Architecture of the Am2909A/Am2911A The Am2909A/Am2911A are bipolar microprogram sequencers intended for use in high-speed microprocessor applications. The device is a cascadable 4-bit slice such that two devices allow addressing of up to 256 words of microprogram and three devices allow addressing of up to 4K words of microprogram. A detailed logic diagram is shown in Figure 1. The device contains a 4-input multiplexer that is used to select either the address register, direct inputs, microprogram counter, or file as the source of the next microinstruction address. This multiplexer is controlled by the $S_0$ and $S_1$ inputs. The address register consists of four D-type, edge-triggered flip-flops with a common clock enable. When the address register enable is LOW, new data is entered into the register on the clock LOW-to-HIGH transition. The address register is available at the multiplexer as a source for the next microinstruction address. The direct input is a 4-bit field of inputs to the multiplexer and can be selected as the next microinstruction address. On the Am2911A, the direct inputs are also used as inputs to the register. This allows an N-way branch where N is any word in the microcode. The Am2909A/Am2911A contains a microprogram counter ( $\mu$ PC) that is composed of a 4-bit incrementer followed by a 4-bit register. The incrementer has carry-in ( $C_n$ ) and carry-out ( $C_n+4$ ) such that cascading to larger word lengths is straightforward. The $\mu$ PC can be used in either of two ways. When the least significant carry-in to the incrementer is HIGH, the microprogram register is loaded on the next clock cycle with the current Y output word, plus one (Y+1 $\rightarrow$ $\mu$ PC); thus sequential microinstructions can be executed. If this least significant $C_n$ is LOW, the incrementer passes the Y output word unmodified and the microprogram register is loaded with the same Y word on the next clock cycle (Y $\rightarrow$ $\mu$ PC). Thus, the same microinstruction can be executed any number of times by using the least significant $C_n$ as the control. The last source available at the multiplexer input is the 4 x 4 file (stack). The file is used to provide return address linkage when executing microsubroutines. The file contains a built-in stack pointer (SP) which always points to the last file word written. This allows stack reference operations (looping) to be performed without a push or pop. The stack pointer operates as an up/down counter with separate push/pop and file enable inputs. When the file enable input is LOW and the push/pop input is HIGH, the push operation is enabled. This causes the stack pointer to increment and the file to be written with the required return linkage — the next microinstruction address following the subroutine jump which initiated the push. If the file enable input is LOW and the push/pop control is LOW, a pop operation occurs. This implies the usage of the return linkage during this cycle and thus a return from subroutine. The next LOW-to-HIGH clock transition causes the stack pointer to decrement. If the file enable is HIGH, no action is taken by the stack pointer regardless of any other input. The stack pointer linkage is such that any combination of pushes, pops, or stack references can be achieved. One microinstruction subroutines can be performed. Since the stack is four words deep, up to four microsubroutines can be nested. The $\overline{\text{ZERO}}$ input is used to force the four outputs to the binary zero state. When the $\overline{\text{ZERO}}$ input is LOW, all Y outputs are LOW regardless of any other inputs except $\overline{\text{OE}}$ . In the Am2909A, each Y output bit also has a separate OR input such that a conditional logic one can be forced at each Y output. This allows jumping to different microinstructions on programmed conditions. The Am2909A/Am2911A feature three-state Y outputs. These can be particularly useful in designs requiring external equipment to provide automatic checkout of the microprocessor. The internal control can be placed in the high-impedance state, and preprogrammed sequences of microinstructions can be executed via external access to the control ROM/PROM. ## Operation of the Am2909A/Am2911A Figure 2 lists the select codes for the multiplexer. The two bits applied from the microword register (and additional combinational logic for branching) determine which data source contains the address for the next microinstruction. The contents of the selected source will appear on the Y outputs. Figure 1 also shows the truth table for the output control and **Address Selection** | S <sub>1</sub> | S <sub>0</sub> | Source for Y Outputs | Symbol | |----------------|----------------|--------------------------|--------| | L. | L | Microprogram Counter | μPC | | L | Н | Address/Holding Register | AR | | Н | L | Push-Pop stack | STK0 | | Н | Н | Direct inputs | Di | for the control of the push/pop stack. Figure 2 shows in detail the effect of $S_0$ , $S_1$ , $\overline{FE}$ and PUP on the Am2909A. These four signals define what address appears on the Y outputs and what the state of all the internal registers will be following the clock LOW-to-HIGH edge. In this illustration, the microprogram counter is assumed to contain initially some word J, the address register some word K, and the four words in the push/pop stack contain $R_a$ through $R_d$ . ### **Output Control** | OR | i* | ZERO | ŌĒ | Yi | |----|----|------|----|--------------------------------------------------| | X | | Х | Н | Z | | X | | L | L | L | | Н | | Н | L | Н | | L | | н | L | Source selected by S <sub>0</sub> S <sub>1</sub> | Z = High Impedance \*Am2909A only. ### **Synchronous Stack Control** | FE | PUP | Push/Pop Stack Change | |----|-----|---------------------------------------------------------| | Н | X | No change | | L | н | Increment stack pointer, then push current PC onto STK0 | | L | L | Pop stack (decrement stack pointer) | H = High L = Low X = Don't Care Figure 1. Multiplexer Select Codes | Cycle | S <sub>1</sub> , S <sub>0</sub> , FE, PUP | μΡC | REG | STK0 | STK1 | STK2 | STK3 | Yout | Comment | Principle<br>Use | |------------|-------------------------------------------|-------------|--------|----------|----------|----------|------------|---------------|---------------------------------------|---------------------| | N<br>N + 1 | LLLL<br>— | J<br>J + 1 | K<br>K | Ra<br>Rb | Rb<br>Ac | Rc<br>Rd | Rd<br>Ra | J | Pop Stack | End<br>Loop | | N<br>N + 1 | LLLH<br>— | J<br>J+1 | K<br>K | Ra<br>J | Rb<br>Ra | Rc<br>Rb | Rd<br>Rc | J<br>— | Push μPC | Set-up<br>Loop | | N<br>N + 1 | LLHX<br>— | J<br>J+1 | K<br>K | Ra<br>Ra | Ab<br>Ab | Rc<br>Rc | Rd<br>Rd | J | Continue | Continue | | N<br>N + 1 | L H L L | J<br>K+1 | K<br>K | Ra<br>Rb | Rb<br>Rc | Rc<br>Rd | Rd<br>Ra | <u>к</u><br>— | Pop Stack;<br>Use AR for Address | End<br>Loop | | N<br>N + 1 | 1.H L H | J<br>K+1 | K<br>K | Ra<br>J | Rb<br>Ra | Rc<br>Rb | Rd<br>Rc | K<br>— | Push μPC;<br>Jump to Address in AR | JSR AR | | N<br>N + 1 | L H H X | J<br>K+1 | K<br>K | Ra<br>Ra | Rb<br>Rb | Rc<br>Rc | Rd<br>Rd | <u>к</u><br>— | Jump to Address in AR | JMP AR | | N<br>N + 1 | H L L L | J<br>Ra + 1 | K<br>K | Ra<br>Rb | Rb<br>Rc | Rc<br>Rd | Rd<br>Ra | Ra<br>— | Jump to Address in STK0;<br>Pop Stack | RTS | | N<br>N+1 | HLLH<br>— | J<br>Ra + 1 | K<br>K | Ra<br>J | Rb<br>Ra | Rc<br>Rb | Rd<br>Rc | Ra<br>— | Jump to Address in STK0;<br>Push μPC | | | N<br>N + 1 | H L H X | J<br>Ra + 1 | K<br>K | Ra<br>Ra | Rb<br>Rb | Rc<br>Rc | Rd<br>Rd | Ra<br>— | Jump to Address in STK0 | Stack Ref<br>(Loop) | | N<br>N + 1 | H H L L | J<br>D+1 | K<br>K | Ra<br>Rb | Rb<br>Rc | Rc<br>Rd | Rd<br>Ra | D<br>— | Pop Stack;<br>Jump to Address on D | End<br>Loop | | N<br>N + 1 | ннгн | J<br>D+1 | K<br>K | Ra<br>J | Rb<br>Ra | Ac<br>Ab | Rd<br>Rc | D<br>— | Jump to Address on D;<br>Push μPC | JSR D | | N<br>N + 1 | нннх<br>— | J<br>D+1 | K | Ra<br>Ra | Rb<br>Rb | Rc<br>Rc | Fld<br>Fld | D<br>— | Jump to Address on D | JMP D | X = Don't care, 0 = LOW, 1 = HIGH, Assume $C_n = HIGH$ Note: STKO is the location addressed by the stack pointer. Figure 2. Output and Internal Next-Cycle Register States for Am2909A/Am2911A Figure 3 illustrates the execution of a subroutine using the Am2909A. The configuration of Figure 6 is assumed. The instruction being executed at any given time is the one contained in the microword register ( $\mu$ WR). The contents of the $\mu$ WR also control (indirectly, perhaps) the four signals S<sub>0</sub>, S<sub>1</sub>, FE, and PUP. The starting address of the subroutine is applied to the D inputs of the Am2909A at the appropriate time. In the columns on the left is the sequence of microinstructions to be executed. At address J + 2, the sequence control portion of the microinstruction contains the command "Jump to subroutine at A". At the time $T_2$ , this instruction is in the $\mu$ WR, and the Am2909A inputs are set-up to execute the jump and save the return address. The subroutine address A is applied to the D inputs from the $\mu WR$ and appears on the Y outputs. The first instruction of the subroutine, I(A), is accessed and is at the inputs of the $\mu WR$ . On the next clock transition, I(A) is loaded into the $\mu WR$ for execution, and the return address J+3 is pushed onto the stack. The return instruction is executed at $T_5$ . Figure 4 is a similar timing chart showing one subroutine linking to a second, the latter consisting of only one microinstruction. ### **Control Memory** | | Micro | program | |------------------|-------------|--------------------------| | Execute<br>Cycle | Address | Sequencer<br>Instruction | | | J – 1 | - | | To | J | - | | T <sub>1</sub> | J + 1 | - | | T <sub>2</sub> | J + 2 | JSR A | | Т6 | J + 3 | _ | | T <sub>7</sub> | J + 4 | _ | | , | - | _ | | | _ | _ | | | _ | - | | | _ | _ | | | -<br>-<br>A | - | | Тз | Α | 1(A) | | T <sub>4</sub> | A + 1 | | | T <sub>5</sub> | A + 2 | RTS | | ū | - | _ | | | _ | _ | | | - | _ | | | - | _ | | | _ | - | | | _ | - | | | _ | _ | | Execute C | ycle | T <sub>0</sub> | T <sub>1</sub> | T <sub>2</sub> | T <sub>3</sub> | T <sub>4</sub> | T <sub>5</sub> | Т6 | Т7_ | Tg | T <sub>9</sub> | |----------------------------------------------|--------------------------------------------------|--------------------|-------------------------|----------------|-------------------------------|--------------------------|--------------------------|---------------------------|---------------------------|----|----------------| | Clock<br>Signals | | | | | | | | | | | | | Am2909A<br>Inputs<br>(from<br>µWR) | S <sub>1.</sub> S <sub>0</sub><br>FE<br>PUP<br>D | 0<br>H<br>X<br>X | XXIO | 3 L H A | O H X X | 0 H X X | 2<br>L<br>X | 0<br>H<br>X<br>X | 0<br>H<br>X<br>X | | | | Internal<br>Registers | μPC<br>STK0<br>STK1<br>STK2<br>STK3 | J+1<br>-<br>-<br>- | J+2<br>-<br>-<br>-<br>- | 1 | A + 1<br>J + 3<br>-<br>-<br>- | A + 2<br>J + 3<br>-<br>- | A + 3<br>J + 3<br>-<br>- | J + 4<br>-<br>-<br>-<br>- | J + 5<br>-<br>-<br>-<br>- | | | | Am2909A<br>Output | Y | J + 1 | J + 2 | Α | A + 1 | A + 2 | J+3 | J+4 | J+5 | | | | ROM<br>Output | (Y) | I(J + 1 | JSR A | I(A) | I(A + 1) | RTS | I(J + 3) | I(J + 4) | l(J + 5) | | | | Contents of µWR (Instruction being executed) | μWR | I(J) | I(J + 1) | JSR A | I(A) | I(A + 1) | RTS | l(J + 3) | I(J + 4) | | | C<sub>N</sub> = HIGH Figure 3. Subroutine Execution ## **Control Memory** | | Microprogram | | | | | | |----------------------------------------------------------------------------------------|------------------------------------|---------------------------|--|--|--|--| | Execute<br>Cycle | Address | Sequencer<br>Instruction | | | | | | T <sub>0</sub><br>T <sub>1</sub><br>T <sub>2</sub><br>T <sub>9</sub> | J-1<br>J<br>J+1<br>J+2<br>J+3 | -<br>-<br>JSR A<br>-<br>- | | | | | | T <sub>3</sub><br>T <sub>4</sub><br>T <sub>5</sub><br>T <sub>7</sub><br>T <sub>8</sub> | -<br>A<br>A+1<br>A+2<br>A+3<br>A+4 | JSA B | | | | | | Т <sub>6</sub> | -<br>B<br>- | RTS | | | | | | Execute 0 | ycle | T <sub>0</sub> | Τ1 | T <sub>2</sub> | Тз | T <sub>4</sub> | Т5 | Т6 | τ, | T <sub>8</sub> | Tg | |----------------------------------------------------------|--------------------------------------------------|----------------------|---------------------------|-------------------------|----------------------|----------------------|--------------------------|------------------------|--------------------------|--------------------------|---------------------------| | Clock<br>Signals | | | | | | | | | | | | | Am2909A<br>Inputs<br>(from<br>µWR) | S <sub>1.</sub> S <sub>0</sub><br>FE<br>PUP<br>D | 0<br>H X X | 0<br>H<br>X | 3<br>L<br>A | XXHO | 0 H X X | 3 <b>L</b> H B | 2 L X | 0<br>H<br>X<br>X | 2<br>L<br>L<br>X | 0<br>H<br>X<br>X | | Internal<br>Registers | μPC<br>STK0<br>STK1<br>STK2<br>STK3 | J + 1<br>-<br>-<br>- | J + 2<br>-<br>-<br>-<br>- | J+3<br>-<br>-<br>-<br>- | A+1<br>J+3<br>-<br>- | A+2<br>J+3<br>-<br>- | A + 3<br>J + 3<br>-<br>- | B+1<br>A+3<br>J+3<br>- | A + 4<br>J + 3<br>-<br>- | A + 5<br>J + 3<br>-<br>- | J + 4<br>-<br>-<br>-<br>- | | Am2909A<br>Output | Υ | J+1 | J+2 | Α | A + 1 | A + 2 | В | A + 3 | A + 4 | J + 3 | J + 4 | | ROM<br>Output | (Y) | I(J + 1) | JSR A | I(A) | I(A + 1) | JSR B | RTS | I(A + 3) | RTS | I(J + 3) | I(J + 4 | | Contents<br>of µWR<br>(Instruction<br>being<br>executed) | μWR | l(J) | I(J + 1) | JSR A | I(A) | I(A + 1) | JSR B | RTS | I(A + 3) | RTS | I(J + 3 | C<sub>N</sub> = HIGH Figure 4. Two Nested Subroutines (Routine B is Only One Instruction) ## Using the Am2909A and Am2911A The Am2909A and Am2911A are 4-bit slice sequencers which are cascaded to form a microprogram memory address generator. Both products make available to the user several lines which are used to directly control the internal holding register, multiplexer and stack. By appropriate control of these lines, the user can implement any desired set of sequence control functions; by cascading parts he can generate any desired address length. These two qualities set the Am2909A and Am2911A apart from the Am2910, which is architecturally similar, but is fixed at 12 bits in length and has a fixed set of 16 sequence control instructions. The Am2909A or Am2911A should be selected instead of the Am2910 under the following conditions: - Address less than 8 bits and not likely to be expanded - · Address longer than 12 bits More complex instruction set needed than is available on Am2910 ### Architecture of the Control Unit The recommended architecture using the Am2909A or Am2911A is shown in Figure 5. Note that the path from the pipeline register output through the next address logic, multiplexer, and microprogram memory is all combinational. The pipeline register contains the current microinstruction being executed. A portion of that microinstruction consists of a sequence control command such as "continue", "loop", "return-from-subroutine", etc. The bits representing this sequence command are logically combined with bits representing such things as test conditions and system state to generate the required control signals to the Am2909A or Am2911A. The block labeled "next address logic" may consist of simple gates, a PROM or a PLA, but it should be all combinational. Figure 5. Recommended Computer Control Unit Architecture Using the Am2911A or Am2909A The Am29811A is a combinational circuit which implements 16 sequence control instructions; it may be used with either an Am2909A or an Am2911A. The set of instructions is nearly identical to that implemented internally in the Am2910. Figure 6 shows the CCU of Figure 5 with the Am29811A in place. The Am29811A, in addition to controlling the Am2911A, also controls a loop counter and several branch address sources. The instructions which are implemented by the Am29811A are shown in Figure 7, along with the Am29811A outputs for each instruction. Generating any instruction set consists simply of writing a truth table and designing combinational logic to implement it. For more detailed information refer to "The Microprogramming Handbook". Figure 6. A Typical Computer Control Unit Using the Am2911A and Am29811A ### Expansion of the Am2909A or Am2911A Figure 8 shows the interconnection of three Am2911As to form a 12-bit sequencer. Note that the only interconnection between packages, other than the common clock and control lines, is the ripple carry between $\mu\text{PC}$ incrementors. This carry path is not in the critical speed path if the Am2911A Y outputs drive the microprogram memory, because the ripple carry occurs in parallel with the memory access time. If, on the other hand, a micro-address register is placed at the Am2911A output, then the carry may lie in the critical speed path, since the last carry-in must be stable for a setup time prior to the clock. ### Selecting Between the Am2909A and Am2911A The difference between the Am2909A and the Am2911A involves two signals: the data inputs to the holding register and the "OR" inputs. In the Am2909A, separate four-bit fields are provided for the holding register and the direct branch inputs to the multiplexer. In the Am2911A, these fields are internally tied together. This may affect the design of the branch address system, as shown in Figure 9. Using the Am2909A, the register inputs may be connected directly to the microprogram memory; the internal register replaces part of the pipeline register. The direct (D) inputs may be tied to the mapping logic which translates instruction op codes into microprogram addresses. While the same technique might be used with the Am2911A, it is more common to connect the Am2911A's D inputs to a branch address bus onto which various sources may be enabled. Shown in Figure 9 is a pipeline register and a mapping ROM. Other sources might also be applied to the same bus. The internal register is used only for temporary storage of some previous branch address. | | | | | | | | | | | | Output | <u> </u> | | | |----------|----------------------|--------|--------|--------|----------------|--------|----------------|--------------------|--------|--------|--------|----------|--------|--------| | | | | | Inpu | uts | | AD | ext<br>DR.<br>Irce | F | ile | Coun | ter | | | | | | 13 | 12 | 11 | l <sub>0</sub> | TEST | S <sub>1</sub> | S <sub>0</sub> | FE | PUP | LOAD | ĒΝ | MAP E | PL E | | Mnemonic | Pin No. | 14 | 13 | 12 | 11 | 10 | 4 | 5 | 3 | 2 | 6 | 7 | 1 | 9 | | JZ | JUMP ZERO | L | L<br>L | L<br>L | L | L<br>H | Н | Н | HH | H | L<br>L | L<br>L | H H | L | | CJS | CON JSB PL | L<br>L | L<br>L | L<br>L | H | L<br>H | L<br>H | H | H | H | H<br>H | Н | H<br>H | L | | JMAP | JUMP MAP | L | L<br>L | H | L<br>L | L<br>H | H | H | H | H | H<br>H | H | L | H | | CJP | COND JUMP PL | L | L<br>L | H | H | L<br>H | H | H | H | H | H<br>H | H | H<br>H | L<br>L | | PUSH | PUSH/COND LD CNTR | L | H | L<br>L | L<br>L | L<br>H | L<br>L | L<br>L | L<br>L | Н | H | H | H | ا ا | | JSRP | COND JSB R/PL | L | H | L | H | L<br>H | L<br>H | H | L | H | H | H | H | LL | | CAN | COND JUMP VECTOR | L | H | H | L<br>L | L<br>H | L | L | H | H | H | H | H | ΗH | | JRP | COND JUMP R/PL | L<br>L | H | H | H<br>H | L<br>H | L<br>H | H | H | H | H<br>H | Н | H | L | | RFCT | REPEAT LOOP, CTR # 0 | Н | L | L | Ļ | н | L | L | L | L | н | н | Н | L | | RPCT | REPEAT PL, CTR # 0 | H | L | L<br>L | H | L | H | H | H | Н | H | H | H | L | | CRTN | COND RTN | H | L<br>L | H | L<br>L | L | L<br>H | L<br>L | H | L<br>L | H | H | H | L | | CJPP | COND JUMP PL & POP | H | L | H<br>H | H | L<br>H | L<br>H | L<br>H | H | L | H | H | H | L | | LDCT | LD CNTR & CONTINUE | H | H | L<br>L | L<br>L | L<br>H | L | L<br>L | H<br>H | H<br>H | L | H | H<br>H | L<br>L | | LOOP | TEST END LOOP | H | Н | L | Н | Ļ<br>H | H | L<br>L | H<br>L | L<br>L | H | H<br>H | H<br>H | L<br>L | | CONT | CONTINUE | H<br>H | Н | H | L | L | L | L<br>L | H<br>H | H | H | H<br>H | H | L<br>L | | JP | JUMP PL | H | H | H | Н | L<br>H | H | H<br>H | Н | H | Н | H<br>H | H<br>H | L<br>L | L = LOW H = HIGH Figure 7. Am29811A Truth Table Figure 8. 12-Bit Sequencer Figure 9. Branch Address Structures The second difference between the Am2909A and Am2911A is that the Am2909A has OR inputs available on each address output line. These pins can be used to generate multi-way single-cycle branches by simply tying several test conditions into the OR lines (see Figure 10). Typically, a branch is taken to an address with zeros in the least significant bits. These bits are replaced with 1s or 0s by test conditions applied to the OR lines. In Figure 10, the states of the two test conditions X and Y result in a branch to 1100, 1101, 1110, or 1111. AF001610 Figure 10. Use of OR Inputs to Obtain Four-Way Branch The Am29803A has been designed to selectively apply any or all of four different test conditions to an Am2909A. Figures 11-1 and 11-2 show the truth and function tables for this device. A nice trade-off between flexibility and board space is achieved by using a single 28-pin Am2909A for the least-significant 4 bits of a sequencer, and using the space-saving 20-pin Am2911As for the remainder of the bits. A detailed logic design for such a system is contained in "The Microprogramming Handbook." Figure 11-1. Am29803A Truth Table ## How to Perform Some Common Functions with the Am2909A or Am2911A ### 1. CONTINUE | MUX/Y <sub>OUT</sub> | STACK | Cn | S <sub>1</sub> S <sub>0</sub> | FE | PUP | |----------------------|-------|----|-------------------------------|----|-----| | PC | HOLD | Н | LL | Н | X | Contents of PC placed on Y outputs; PC incremented. #### 2. BRANCH | MUX/Y <sub>OUT</sub> | STACK | Cn | S <sub>1</sub> S <sub>0</sub> | FE | PUP | |----------------------|-------|----|-------------------------------|----|-----| | D | HOLD | Н | нн | Н | Х | Feed data on D inputs straight through to memory address lines. Increment address and place in PC. ### 3. JUMP-TO-SUBROUTINE | MUX/Y <sub>OUT</sub> | STACK | Cn | S <sub>1</sub> S <sub>0</sub> | FE | PUP | |----------------------|-------|----|-------------------------------|----|-----| | D | PUSH | Н | нн | L | Н | Subroutine address fed from D inputs to memory address. Current PC is pushed onto stack, where it is saved for the return. ### 4. RETURN-FROM-SUBROUTINE | MUX/Y <sub>OUT</sub> | STACK | Cn | S <sub>1</sub> | S <sub>0</sub> | FE | PUP | |----------------------|-------|----|----------------|----------------|----|-----| | STACK | POP | Η | Н | L | L | L | The address at the top of the stack is applied to the microprogram memory, and is incremented for PC on the next cycle. The stack is popped to remove the return address. | | Branch On | lз | l <sub>2</sub> | 11 | I <sub>0</sub> | OR <sub>3</sub> | OR <sub>2</sub> | OR <sub>1</sub> | OR <sub>0</sub> | |---------------------------|-------------------------------------------------------------------|----|----------------|----|----------------|-----------------|-----------------|-----------------|-----------------| | NONE | NONE | Ļ | L | L | L | L | L | L | L | | | T <sub>0</sub> | L | Ł | L | Н | L | L | L | To | | Two-way | Τ <sub>1</sub> | L | L | Н | L | L | L | L | T <sub>1</sub> | | Branches | Т2 | L | Н | L | L | L | L | L | T <sub>2</sub> | | | T <sub>3</sub> | Н | L | L | Г | L | L | L | T <sub>3</sub> | | | T <sub>1</sub> & T <sub>0</sub> | L | L | Н | Ι | L | L | T <sub>1</sub> | To | | | T <sub>2</sub> & T <sub>0</sub> | L | Н | L | Н | L | L | T <sub>2</sub> | T <sub>0</sub> | | Four-Way | T3 & T0 | Н | L | L | Н | L | L | Тз | To | | Branches | T <sub>2</sub> & T <sub>1</sub> | L | Н | Н | L | L | L | $T_2$ | T <sub>1</sub> | | | T3 & T1 | н | L | Н | L | L | L | Т3 | T <sub>1</sub> | | | ↑3 & T2 | н | Н | L | L | L | L | Тз | T <sub>2</sub> | | | T <sub>2</sub> , T <sub>1</sub> , T <sub>0</sub> | L | Н | Н | Н | لد ا | T <sub>2</sub> | Τ <sub>1</sub> | To | | Eight-Way | T <sub>3</sub> , T <sub>1</sub> , T <sub>0</sub> | H | L | Н | Н | L | Тз | Τį | 0 | | Branches | T <sub>3</sub> , T <sub>2</sub> , T <sub>0</sub> | Н | Н | L | Н | L | T <sub>3</sub> | T <sub>2</sub> | To | | | T <sub>3</sub> , T <sub>2</sub> , T <sub>1</sub> | Н | Н | Н | L | L | Тз | T <sub>2</sub> | Τ <sub>1</sub> | | Sixteen-<br>Way<br>Branch | T <sub>3</sub> , T <sub>2</sub> , T <sub>1</sub> , T <sub>0</sub> | н | Н | н | Н | Тз | Т2 | T <sub>1</sub> | Т0 | Figure 11-2. Am 29803A Function Table ### **ABSOLUTE MAXIMUM RATINGS** | Storage Temperature65 to +150°C | |------------------------------------------------| | (Ambient) Temperature Under Bias55 to +125°C | | Supply Voltage to Ground Potential | | Continuous | | DC Voltage Applied to Outputs For | | High Output State0.5 V to +V <sub>CC</sub> max | | DC Input Voltage0.5 V to +7.0 V | | DC Output Current, Into Outputs30 mA | | DC Input Current30 mA to +5.0 mA | Stresses above those listed under ABSOLUTE MAXIMUM RATINGS may cause permanent device failure. Functionality at or above these limits is not implied. Exposure to absolute maximum ratings for extended periods may affect device reliability. ### **OPERATING RANGES** | Commercial (C) Devices | | |------------------------------------|--------------------| | Ambient Temperature (T) | λ) 0 to +70°C | | Supply Voltage (V <sub>CC</sub> ) | +4.75 V to +5.25 V | | Military (M) Devices | | | Case Temperature (T <sub>C</sub> ) | 55 to +125°C | | Supply Voltage | + 4.5 V to +5.5 V | Operating ranges define those limits between which the functionality of the device is guaranteed. ## Thermal Resistance (Typical) Am2909A | Symbol | PD 028 | CD 028 | CLT028 | CFM028 | Unit | |------------------|--------|--------|--------|--------|------| | $\theta_{JA}$ | 62 | 55 | 76 | 82 | °C/W | | $\theta_{ m JC}$ | NA | 5 | 7 | 8 | °C/W | #### Am2911A | Symbol | PD 020 | CD 020 | CLT020 | Unit | |-----------------|--------|--------|--------|------| | $\theta_{JA}$ | 76 | 74 | 84 | °C/W | | θ <sub>JC</sub> | NA | 11 | 16 | °C/W | \*Military product tested at $T_C = +25^{\circ}C$ , $+125^{\circ}C$ , and $-55^{\circ}C$ . **DC CHARACTERISTICS** over operating range unless otherwise specified (for APL products, Group A, Subgroups 1, 2, 3 are tested unless otherwise noted) | Parameter<br>Symbol | Parameter<br>Description | Test | Conditions | (Note 1) | Min. | Max. | Unit | |---------------------|-----------------------------------|--------------------------------------------------------------------------------|-------------------------|-----------------------------------------------|------|-------|----------| | | | V <sub>CC</sub> = MIN, | MIL | I <sub>OH</sub> = -1.0 mA | 2.4 | | | | V <sub>OH</sub> | Output HIGH Voltage | $V_{IN} = V_{IH}$ or $V_{IL}$ | COM'L | I <sub>OH</sub> = -2.6 mA | 2.4 | | ٧ | | V <sub>OL</sub> | Output LOW Voltage | V <sub>CC</sub> = MiN,<br>V <sub>IN</sub> = V <sub>IH</sub> or V <sub>IL</sub> | I <sub>OL</sub> = 16 m | A | | 0.5 | ٧ | | VIH | Input HIGH Level | Guaranteed Input L<br>Voltage for All Inpu | | | 2.0 | | ٧ | | VIL | Input LOW-Level | Guaranteed Input L<br>Voltage for All Inpu | • | | | 0.8 | ٧ | | V <sub>I</sub> | Input Clamp Voltage | V <sub>CC</sub> = Min., I <sub>IN</sub> = -1 | 8 mA | | | -1.5 | ٧ | | | | | Cn | Cn | | -1.08 | | | III | I <sub>IL</sub> Input LOW Current | $V_{CC} = Max.$ $V_{IN} = 0.4 \text{ V}$ | Push/Pop, | ŌĒ | | -0.72 | mA | | | | VIN - 0.4 V | Others (No | ote 4) | | -0.36 | | | | | | Cn | | | 40 | | | I <sub>IH</sub> | Input HIGH Current | $V_{CC} = Max.$<br>$V_{IN} = 2.7 \text{ V}$ | Push/Pop, | ŌĒ | | 40 | μΑ | | | | VIN - 2.7 V | Others (No | Others (Note 4) | | 20 | <u> </u> | | | | V <sub>CC</sub> = Max., | C <sub>n</sub> , Push/I | Рор | | 0.2 | ^ | | lı | Input HIGH Current | V <sub>IN</sub> = 5.5 V | Others (No | ote 4) | | 0.1 | mA | | | Output Short Circuit Current | V <sub>CC</sub> = Max.+0.5 V | | Y <sub>0</sub> -Y <sub>3</sub> | -30 | -100 | | | los | (Note 2) | V <sub>OUT</sub> = 0.5V | | C <sub>n + 4</sub> | -30 | -85 | mA | | | | V <sub>CC</sub> = Max. | COM'L<br>Only | $T_A = 0 \text{ to } + 70^{\circ}\text{C}$ | | 130 | mA | | lcc | ICC Power Supply Current | (Note 3) | • | $T_C = -55 \text{ to } + 125^{\circ}\text{C}$ | | 140 | | | | | | MIL Only | MIL Only $T_C = + 125^{\circ}C$ | | 110 | | | lozL | | V <sub>CC</sub> = Max, | V | V <sub>OUT</sub> = 0.4 V | | -20 | | | lozh | Output OFF Current | OE = 2.7 | , vo - 3 | Y <sub>0 - 3</sub> V <sub>OUT</sub> = 2.7 V | | 20 | μA | Notes: 1. For conditions shown as Min. or Max., use the appropriate value specified under Operating Ranges for the applicable device type. 2. Not more than one output should be shorted at a time. Duration of the short-circuit test should not exceed one second. 3. Apply GND to C<sub>n</sub>, R<sub>0</sub>, R<sub>1</sub>, R<sub>2</sub>, R<sub>3</sub>, OR<sub>0</sub>, OR<sub>1</sub>, OR<sub>2</sub>, OR<sub>3</sub>, D<sub>0</sub>, D<sub>1</sub>, D<sub>2</sub>, and D<sub>3</sub>. Other inputs high. All outputs open. Measured after a LOW-to-HIGH clock transition. 4. For the Am2911A, D<sub>i</sub> and R<sub>i</sub> are internally connected. Loading is doubled (to same values as Push/Pop). ### SWITCHING CHARACTERISTICS over operating ranges unless otherwise specified (for APL Products, Group A, Subgroups 9, 10, 11 are tested unless otherwise noted) Tables A, B, and C below define the timing characteristics of the Am2909A/Am2911A over the operating voltage and temperature range. The tables are divided into three types of parameters: clock characteristics, combinational delays from inputs to outputs, and setup and hold-time requirements. The latter table defines the time prior to the end of the cycle (i.e., clock LOW-to-HIGH transition) that each input must be stable to guarantee that the correct data is written into one of the internal registers. Measurements are made at 1.5 V with $V_{\parallel L}=0$ V and $V_{\parallel H}=3.0$ V. For three-state disable tests, $C_{\parallel}=5.0$ pF and measurement is to 0.5 V change on output voltage level. All outputs have maximum DC loading. ### A. Cycle Time and Clock Characteristics | Time | COMMERCIAL | MILITARY | | |-------------------------|------------|----------|--| | Minimum Clock LOW Time | 20 | 20 | | | Minimum Clock HIGH Time | 20 | 20 | | ## B. Maximum Combinational Propagation Delays (all in ns, $C_L = 50$ pF (except output disable tests)) | | COMMERCIAL | | MILITARY | | |--------------------------------------------|------------|--------|----------|--------------------| | From Input | Y | Cn + 4 | Υ | C <sub>n + 4</sub> | | Di | 17 | 22 | 20 | 25 | | S <sub>0</sub> , S <sub>1</sub> | 29 | 34 | 29 | 34 | | ORi** | 17 | 22 | 20 | 25 | | Cn | _ | 14 | - | 16 | | ZERO | 29 | 34 | 30 | 35 | | OE LOW (enable) | 25 | _ | 25 | - | | OE HIGH (disable)* | 25 | _ | 25 | _ | | Clock 1 S <sub>1</sub> S <sub>0</sub> = LH | 39 | 44 | 45 | 50 | | Clock † S <sub>1</sub> S <sub>0</sub> = LL | 39 | 44 | 45 | 50 | | Clock ↑ S <sub>1</sub> S <sub>0</sub> = HL | 44 | 49 | 53 | 58 | $<sup>^*</sup>C_L = 5 pF$ ### C. Minimum Setup and Hold Times (all in ns) (Note 1) | | | COMMERCIAL | | MILITARY | | |---------------------------------|-------|------------|-----------|------------|-----------| | From Input | Notes | Setup Time | Hold Time | Setup Time | Hold Time | | RE | 1 | 19 | 4 | 19 | 5 | | Ri** | 2 | 10 | 4 | 12 | 5 | | PUP | | 25 | 4 | 27 | 5 | | FE | | 25 | 4 | 27 | 5 | | Cn | | 18 | 4 | 18 | 5 | | D <sub>I</sub> | | 25 | 0 | 25 | 0 | | ORi** | | 25 | 0 | 25 | 0 | | S <sub>0</sub> , S <sub>1</sub> | | 25 | 0 | 29 | 0 | | ZERO | | 25 | 0 | 29 | 0 | Notes: 1. All times relative to clock LOW-to-HIGH transition. <sup>2.</sup> On Am2911A, R<sub>i</sub> and D<sub>i</sub> are internally connected together and labeled D<sub>i</sub>. Use R<sub>i</sub> set-up and hold times when D inputs are used to load register. <sup>\*\*</sup>Am2909A only. ## **SWITCHING WAVEFORMS** ## Key to Switching Waveforms KS000010 19 ### **SWITCHING TEST CIRCUITS** $$R_1 = \frac{5.0 - V_{BE} - V_{OL}}{I_{OL} + V_{OL}/1K}$$ $$R_{2} = \frac{1}{I_{OH}}$$ $$R_{1} = \frac{5.0 - V_{BE} - V_{OL}}{I_{OL} + V_{OL}/R_{2}}$$ ### A. Three-State Outputs ### **B. Normal Outputs** Notes: 1. C<sub>L</sub> = 50 pF includes scope probe, wiring and stray capacitances without device in text fixture. - 2. S1, S2, S3 are closed during function tests all and AC tests except output enable tests. - 3. $S_1$ and $3_3$ are closed while $S_2$ is open for tpZH test. - $S_1$ and $S_2$ are closed while $S_3$ is open for $t_{PZL}$ test. - 4. $C_L = 5.0$ pF for output disable tests. ### **TEST OUTPUT LOADS** | Device | Pin # | Pin Label | Test Circuit | R <sub>1</sub> | R <sub>2</sub> | |---------|-------|--------------------|--------------|----------------|----------------| | Am2909A | 18-21 | | | | | | Am2911A | 12-15 | Y <sub>0-3</sub> | A ] | 220 | 1K | | Am2909A | 24 | | | | | | AM2911A | 18 | C <sub>n + 4</sub> | В | 220 | 2.4K | ### TEST PHILOSOPHY AND METHODS The following nine points describe AMD's philosophy for high volume, high speed automatic testing. - Ensure that the part is adequately decoupled at the test head. Large changes in V<sub>CC</sub> current as the device switches may cause erroneous function failures due to V<sub>CC</sub> changes. - Do not leave inputs floating during any tests, as they may start to oscillate at high frequency. - 3. Do not attempt to perform threshold tests at high speed. Following an output transition, ground current may change by as much as 400 mA in 5-8 ns. Inductance in the ground cable may allow the ground pin at the device to rise by hundreds of millivolts momentarily. - 4. Use extreme care in defining point input levels for AC tests. Many inputs may be changed at once, so there will be significant noise at the device pins and they may not actually reach $V_{IL}$ or $V_{IH}$ until the noise has settled. AMD recommends using $V_{IL} \leqslant 0$ V and $V_{IH} \geqslant 3.0$ V for AC tests. - To simplify failure analysis, programs should be designed to perform DC, Function, and AC tests as three distinct groups of tests. - 6. Capacitive Loading for AC Testing Automatic testers and their associated hardware have stray capacitance that varies from one type of tester to another, but is generally around 50 pF. This, of course, makes it impossible to make direct measurements of parameters which call for smaller capacitive load than the associated stray capacitance. Typical examples of this are the so-called "float delays," which measure the propagation delays into the high-impedance state and are usually specified at a load capacitance of 5.0 pF. In these cases, the test is performed at the higher load capacitance (typically 50 pF), and engineering correlations based on data taken with a bench setup are used to predict the result at the lower capacitance. Similarly, a product may be specified at more than one capacitive load. Since the typical automatic tester is not capable of switching loads in mid-test, it is impossible to make measurements at both capacitances even though they may both be greater than the stray capacitance. In these cases, a measurement is made at one of the two capacitances. The result at the other capacitance is predicted from engineering correlations based on data taken with a bench setup and the knowledge that certain DC measurements (IOH, IOL for example) have already been taken and are within spec. In some cases, special DC tests are performed in order to facilitate this correlation. ### 7. Threshold Testing The noise associated with automatic testing (due to the long, inductive cables) and the high gain of the tested device when in the vicinity of the actual device threshold, frequently give rise to oscillations when testing high speed circuits. These oscillations are not indicative of a reject device, but instead of an overtaxed test system. To minimize this problem, thresholds are tested at least once for each input pin. Thereafter, "hard" high and low levels are used for other tests. Generally this means that function and AC testing are performed at "hard" input levels rather than at $V_{\rm IL}$ Max. and $V_{\rm IH}$ Min. ### 8. AC Testing Occasionally, parameters are specified that cannot be measured directly on automatic testers because of tester limitations. Data input hold times often fall into this category. In these cases, the parameter in question is guaranteed by correlating these tests with other AC tests that have been performed. These correlations are arrived at by the cognizant engineer by using precise bench measurements in conjunction with the knowledge that certain DC parameters have already been measured and are within spec. In some cases, certain AC tests are redundant, since they can be shown to be predicted by some other tests which have already been performed. In these cases, the redundant tests are not performed. ### 9. Output Short-Circuit Current Testing When performing $I_{OS}$ tests on devices containing RAM or registers, great care must be taken that undershoot caused by grounding the high-state output does not trigger parasitic elements which in turn cause the device to change state. In order to avoid this effect, it is common to make the measurement at a voltage ( $V_{OUTPUT}$ ) that is slightly above ground. The $V_{CC}$ is raised by the same amount so that the result (as confirmed by Ohm's law and precise bench testing) is identical to the $V_{OUT} = 0$ , $V_{CC} = Max$ . case. ## **PHYSICAL DIMENSIONS** PD 028 <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. CD 028 <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. ### CFM028 D9702B <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. ## **CLT028** <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. PD 020 <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. CD 020 PID# 07553B <sup>\*</sup>For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. ### **CLT020** \*For reference only. All dimensions are measured in inches. BSC is an ANSI standard for Basic Space Centering. Advanced Micro Devices reserves the right to make changes in its product without notice in order to improve design or performance characteristics. The performance characteristics listed in this document are guaranteed by specific tests, guard banding, design and other practices common to the industry. For specific testing details, contact your local AMD sales representative. The company assumes no responsibility for the use of any circuits described herein. Advanced Micro Devices, Inc. 901 Thompson Place, P.O. Box 3453, Sunnyvale, CA 94088, USA Tel: (408) 732-2400 • TWX: 910-339-9280 • TELEX: 34-6306 • TOLL FREE: (800) 538-8450 APPLICATIONS HOTLINE TOLL FREE: (800) 222-9323 • (408) 749-5703 © 1989 Advanced Micro Devices, Inc. 4/10/89 AIS-WCP-2.5M-4/89-0 Printed in USA