## BiCMOS Phase Modulation/Soft Switching Controller

## GENERAL DESCRIPTION

The ML4828 is a complete BiCMOS phase modulation control IC suitable for full bridge soft switching converters. Unlike conventional PWM circuits, the phase modulation technique allows for zero voltage switching (ZVS) transitions and square wave drive across the transformer. The IC modulates the phases of the two sides of the bridge to control output power.
The ML4828 can be operated in either voltage or current mode. Both cycle-by-cycle current limit, integrating fault detection, and soft start reset are provided. The undervoltage lockout circuit features a 1.5 V hysteresis with a low starting current to allow off-line start up with a bleed resistor. A shutdown function powers down the IC, putting it into a low quiescent state.

The circuit can be operated at frequencies up to 1 MHz . The ML4828 contains four high current CMOS outputs which feature high slew rate with low cross conduction.

## FEATURES

- 5V BiCMOS for low power and high frequency $(1 \mathrm{MHz})$ operation
■ Full bridge phase modulation zero voltage switching circuit with independent programmable delay times
■ Current or voltage mode operation capability
■ Cycle-by-cycle current limiting with integrating fault detection and restart delay
■ Can be externally synchronized
- Four $3 \Omega \mathrm{CMOS}$ output drivers

■ Under-voltage lockout circuit with 1.5 V hysteresis
*Some Packages Are End Of Life

## BLOCK DIAGRAM



## PIN CONNECTION

ML4828
20-Pin DIP (P20)
20-Pin SOIC (S20)


## PIN DESCRIPTION

| PIN | NAME | DESCRIPTION | PIN | NAME | DESCRIPTION |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 | $\mathrm{R}_{\mathrm{A}}$ | A 1 and A 2 delay programming resistor. | 11 | RAMP | RC network for phase modulator ramp input. |
| 2 | $\mathrm{R}_{\text {B }}$ | $B 1$ and B2 delay programming resistor. | 12 | RST | RC network for reset and integrating fault detect. |
| 3 | $\mathrm{R}_{\mathrm{T}}$ | Oscillator charge current programming resistor. | 13 14 | B2 $V_{\text {CC }}$ | B2 driver output. <br> Power supply |
| 4 | $\mathrm{C}_{\mathrm{T}}$ | Oscillator timing capacitor. | 15 | B1 | B1 driver output. |
| 5 | REF | 2.5 V reference voltage. | 16 | A2 | A2 driver output. |
| 6 | SYNC | Synchronization input to oscillator. | 17 | GND | Ground. |
| 7 | SS | Soft start capacitor connection. | 18 | A1 | A1 driver output. |
| 8 | EAO | Error amplifier output. | 19 | $\overline{\text { SHDN }}$ | Active low device shutdown. |
| 9 | EA- | Error amplifier inverting input. | 20 | limit | Current limit control input |
| 10 | EA+ | Error amplifier non-inverting input. |  |  |  |

## ABSOLUTE MAXIMUM RATINGS

Absolute maximum ratings are those values beyond which the device could be permanently damaged. Absolute maximum ratings are stress ratings only and functional device operation is not implied.

VCC ............................................................................................. 7 V
Output Current, Source or Sink (A1, A2, B1, B2)
Pulse ( $0.5 \mu \mathrm{~s}$ )
1.0A

Analog Inputs (EA+, EA-, EAO,
RST, RAMP, RST)
-0.3 V to $\mathrm{V}_{\mathrm{CC}}+0.3 \mathrm{~V}$
$\mathrm{R}_{\mathrm{T}}$ Source Current
.-1 mA
Error Amplifier Output Current
$\pm 2 \mathrm{~mA}$

Soft Start Discharge Current ...................................... 5mA
$\mathrm{C}_{\mathrm{T}}$ Charging Current ................................................. 1 mA
Junction Temperature ............................................... $150^{\circ} \mathrm{C}$
Storage Temperature Range ...................... $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$
Lead Temperature (Soldering 10 sec. ) ....................... $260^{\circ} \mathrm{C}$
Thermal Resistance ( $\theta_{\mathrm{JA}}$ )
Plastic DIP
$67^{\circ} \mathrm{C} / \mathrm{W}$
Plastic SOIC $95^{\circ} \mathrm{C} / \mathrm{W}$

## OPERATING CONDITIONS

Temperature Range
ML4828CX
$.0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$
ML4828IX .
$-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$

## ELECTRICAL CHARACTERISTICS

Unless otherwise specified, $\mathrm{R}_{\mathrm{A}}=\mathrm{R}_{\mathrm{B}}=33.3 \mathrm{k} \Omega, \mathrm{R}_{\mathrm{T}}=16 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=270_{\mathrm{P}} \mathrm{F}, \mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=$ Operation Temperature Range (Notes 1,2)

| PARAMETER | CONDITIONS | MIN | TYP. | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| OSCILLATOR |  |  |  |  |  |
| Initial Accuracy | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ | 340 | 360 | 380 | kHz |
| Voltage Stability | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<5.5 \mathrm{~V}$ |  | 4 | 5.3 | \%/V |
| Temperature Stability |  |  | 2 |  | \% |
| Total Variation | Line, temp. | 325 |  | 400 | kHz |
| $\mathrm{C}_{\text {T }}$ Discharge Current | $\mathrm{V}_{\mathrm{CT}}=2 \mathrm{~V}$ | 1.15 | 1.5 |  | mA |
| Ramp Peak |  |  | 2.6 |  | V |
| Ramp Valley |  |  | 1.12 |  | V |
| REFERENCE |  |  |  |  |  |
| Initial Accuracy | $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{l}_{\mathrm{O}}=250 \mu \mathrm{~A}$ | 2.475 | 2.5 | 2.525 | V |
| Line Regulation | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<6.5 \mathrm{~V}$ |  | $\pm 0.2$ | $\pm 1$ | \%/V |
| Load Regulation | $100 \mu \mathrm{~A}$ to 1 mA |  | $\pm 0.5$ | $\pm 6$ | mV |
| Temperature Stability |  |  | 0.45 |  | \% |
| Total Variation | Line, Load, \& Temp | 2.44 |  | 2.54 | V |
| Long Term Stability | $\mathrm{T}_{\mathrm{J}}=125^{\circ} \mathrm{C}, 1000 \mathrm{hrs}$ |  | 5 | 25 | mV |
| Short Circuit Current | $\mathrm{V}_{\text {REF }}=0 \mathrm{~V}$ | -10 | -23 | -35 | mA |

## ERROR AMPLIFIER

| Input Offset Voltage |  | -20 |  | 20 |
| :--- | :--- | :---: | :---: | :---: |
| Input Common-Mode Range |  | 0 |  | mV |
| Open Loop Gain | $1 \mathrm{~V}<\mathrm{V}_{\mathrm{O}}<2.7 \mathrm{~V}$ | 60 | 80 |  |
| PSRR | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<6.5 \mathrm{~V}$ | 60 | 80 |  |
| Output Sink Current | $\mathrm{V}_{\mathrm{O}}=0.5 \mathrm{~V}$ | 1.2 | 1.9 | dB |
| Output Source Current | $\mathrm{V}_{\mathrm{O}}=2.7 \mathrm{~V}$ | -0.35 | -1.1 | dB |
| Output High Voltage | $\mathrm{I}_{\text {SOURCE }}=-500 \mu \mathrm{~A}$ | 2.6 | 2.85 | mA |
| Output Low Voltage | $\mathrm{I}_{\text {SINK }}=500 \mu \mathrm{~A}$ |  | 0.1 | 0.2 |
| Unity Gain Bandwidth |  | 7 | 10 | mA |
| Slew Rate |  | 5 | 10 | V |

ELECTRICAL CHARACTERISTICS (Continued)

| PARAMETER | CONDITIONS | MIN | TYP. | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| PHASE MODULATOR |  |  |  |  |  |
| EAO Zero Duty Cycle Threshold | $V_{R T}=0 \mathrm{~V}$ | 0 | 0.5 | 0.9 | V |
| RAMP Delay to Output |  |  | 50 | 80 | ns |
| RAMP Discharge Current |  | 48 |  | 95 | mA |
| SOFT-START |  |  |  |  |  |
| Charge Current | $\mathrm{V}_{\mathrm{SS}}=4 \mathrm{~V}$ |  | -25 | -50 | $\mu \mathrm{A}$ |
| Discharge Current | $\mathrm{V}_{S S}=1 \mathrm{~V}$ | 6 | 10 | 13.2 | mA |
| CURRENT LIMIT/SHUTDOWN |  |  |  |  |  |
| Current Limit Threshold |  | 0.9 | 1.0 | 1.1 | V |
| Pin 20 Delay to Output | (Note 1) |  | 50 |  | ns |
| Pin 12 Shutdown Threshold |  | 1.0 | 1.1 | 1.5 | V |
| Pin 12 Restart Threshold |  | 2.2 | 2.4 | 2.6 | V |
| Pin 12 Charging Current |  | -350 | -460 | -550 | $\mu \mathrm{A}$ |
| $\overline{\text { SDN Shutdown Threshold }}$ |  | 1.05 | 1.6 | 2.05 | V |

OUTPUT

| Output Low Level | $\mathrm{I}_{\text {OUT }}=20 \mathrm{~mA}$ |  | 0.01 | 0.1 | V |
| :--- | :--- | :---: | :---: | :---: | :---: |
| $\mathrm{I}_{\text {OUT }}=100 \mathrm{~mA}$ |  | 0.1 | 0.3 | V |  |
| Output High Level | $\mathrm{I}_{\text {OUT }}=-20 \mathrm{~mA}$ | 4.9 | 4.95 |  | V |
|  | $\mathrm{I}_{\text {OUT }}=-100 \mathrm{~mA}$ | 4.6 | 4.7 |  | V |
| Rise/Fall Time | $\mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF},($ Note 1) |  | 5 | 7 | ns |
| ZVS Programmable Delay |  | 240 | 280 | 315 | ns |
| Delay Mismatch |  |  | 0 |  | ns |
| $\mathrm{R}_{\mathrm{A}} / \mathrm{R}_{\mathrm{B}}$ Reference Voltage |  | 2.45 | 2.5 | 2.55 | V |

## UNDER VOLTAGE LOCKOUT

| Start Threshold |  | 5.1 | 5.85 | 6.6 | V |
| :--- | :--- | :--- | :--- | :--- | :---: |
| Stop Threshold |  | 4.1 | 4.2 | 4.3 | V |

SUPPLY

| Start Up Current | $\mathrm{V}_{\mathrm{CC}}<6 \mathrm{~V}$ |  | 0.6 | 1 | mA |
| :--- | :--- | :---: | :---: | :---: | :---: |
| Shutdown Current |  |  | 100 | 500 | $\mu \mathrm{~A}$ |
| $\mathrm{I}_{\mathrm{CC}}$ | $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}, \mathrm{C}_{\mathrm{L}}=1000 \mathrm{pF}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$ |  | 5 | 7 | mA |

Note 1: Limits are guaranteed by $100 \%$ testing, sampling, or correlation with worst-case test conditions.
Note 2: $\mathrm{V}_{\mathrm{CC}}$ must be brought above the UVLO start voltage ( 6 V ) before dropping to $\mathrm{V}_{\mathrm{CC}}=5 \mathrm{~V}$ to ensure start-up.

## FUNCTIONAL DESCRIPTION

## PHASE MODULATOR

The ML4828 controls the power of a full bridge power section by modulating the phases of the switches of the A and B sides (Figure 1). The power cycle starts with A2 and B1 high, as shown in the timing diagram (Figure 2).

1. With A2 and B1 high, Q1 and Q2 are ON. Current flows through the primary of the transformer, and power is delivered to the output through the secondary winding (not shown).
2. After either the $\Phi M O D$ or LIM comparator trips, B1 goes low, turning off Q2. Energy in the primary winding charges the parasitic capacitances of Q2 and Q3 to + VIN during tbB.
3. B2 goes high after time $\mathrm{t}_{\mathrm{DB}}$, which is set by the resistor connected from RB (pin 2) to GND. $\mathrm{t}_{\mathrm{DB}}$ should be set large enough such that the source of Q3 has been
charged to +VIN . At this time, Q3 turns on at zero voltage. The transformer is now effectively shorted through Q1 and Q3, with the primary magnetizing current circulating in the loop formed by the transformer primary, Q1, and Q3.
4. CLOCK then goes high and A2 goes low, while A1 remains low for time $t_{D A}$, which is set by the resistor connected from RA (pin 1) to GND. During this time, both Q1 and Q4 are OFF. The primary magnetizing current discharges the parasitic capacitances of Q1 and Q4 to GND.
5. A1 goes high after time $t_{D A}$. At this point, the drain of Q4 is discharged to GND, and Q4 turns on at zero voltage. With both Q3 and Q4 ON, a new power cycle starts, and power is delivered to the output.

The above sequence is then repeated with the roles of side $A$ and $B$ interchanged.
The ML4828 can also be used in current mode by sensing the load current on the RAMP input (pin 11).


Figure 1. Simplified diagram of Phase Modulated power Outputs.


Figure 2. Phase Modulation control waveforms (Shaded areas indicate a power cycle).

## SETTING THE OSCILLATOR FREQUENCY

The ML4828 switching frequency is determined by the charge and discharge times of the network connected to the $R_{T}$ and $C_{T}$ pins. Figure 3 shows the relationships between the internal clock and the charge and discharge times.


Figure 3. Internal Oscillator Timing.
The frequency of the oscillator is:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{OSC}}=\frac{1}{\mathrm{t}_{\mathrm{CHARGE}}+\mathrm{t}_{\text {DISCHARGE }}} \tag{1}
\end{equation*}
$$

The ramp peak is 2.5 V and the ramp valley is 1.25 V , giving a ramp range of 1.25 V . The charging current is set externally through the resistor $\mathrm{R}_{\mathrm{T}}$ :

$$
\begin{equation*}
\mathrm{I}_{\mathrm{CHARGE}}=\frac{2.5 \mathrm{~V}}{\mathrm{R}_{\mathrm{T}}} \tag{2}
\end{equation*}
$$

while the discharging current is fixed at 1.4 mA . The charge and discharge times can be determined by:

$$
\begin{align*}
\mathrm{t}_{\mathrm{CHARGE}} & =\frac{\mathrm{C}_{\mathrm{T}} \times 1.25 \mathrm{~V}}{\mathrm{I}_{\mathrm{CHARGE}}}=\frac{\mathrm{C}_{\mathrm{T}} \times \mathrm{R}_{\mathrm{T}}}{2}  \tag{3}\\
\mathrm{t}_{\text {DISCHARGE }} & =\frac{\mathrm{C}_{\mathrm{T}} \times 1.25 \mathrm{~V}}{\mathrm{I}_{\text {DISCHARGE }}}=\frac{\mathrm{C}_{\mathrm{T}} \times 1.25 \mathrm{~V}}{1.4 \mathrm{~mA}} \tag{4}
\end{align*}
$$

The oscillator frequency can then be found by substituting the results of equations 3 and 4 into equation 1 . This frequency activates a T flip-flop which generates the output pulses. The T flip-flop acts as a frequency divider $(\div 2)$, so the output frequency will be:

$$
\begin{equation*}
\mathrm{f}_{\mathrm{OUT}}=\frac{\mathrm{f}_{\mathrm{OSC}}}{2} \tag{5}
\end{equation*}
$$

## ERROR AMPLIFIER

The ML4828 error amplifier has a 10 MHz bandwidth and a $10 \mathrm{~V} / \mu \mathrm{s}$ slew rate. Figure 4 gives the Bode plot of the error amplifier.


Figure 4. Error Amplifier Open-Loop Gain and Phase vs. Frequency.

## OUTPUT DRIVERS

The ML4828 has four high-current CMOS output drivers, each capable of 1 A peak output current. These outputs have been designed to quickly switch the gates of power MOSFET transistors via a gate drive transformer. For higher power applications, the outputs can be connected to external MOSFET drivers.

The output phase delay times are set by charging an internal 6.7 pF capacitor up to the REF voltage $(2.5 \mathrm{~V})$ via a current that is externally programmed through $R_{A}$ and $R_{B}$, for the side $A$ and side $B$ drivers, respectively. The charging current and delay time for side $A$ are given by:

$$
\begin{align*}
\mathrm{I}_{\mathrm{A}} & =\frac{2.5 \mathrm{~V}}{\mathrm{R}_{\mathrm{A}}}  \tag{6}\\
\mathrm{t}_{\mathrm{DA}} & =6.7 \mathrm{pF} \times \mathrm{R}_{\mathrm{A}} \tag{7}
\end{align*}
$$

The same equations can be applied to $R_{B}$. For example, with $R_{A}=33 \mathrm{k} \Omega$ :

$$
\begin{equation*}
\mathrm{t}_{\mathrm{DA}}=6.7 \mathrm{pF} \times 33 \mathrm{k} \Omega=220 \mathrm{~ns} \tag{8}
\end{equation*}
$$



Figure 5. Over-Current, Soft-Start, and Integrating Fault Detect Circuits.

## SOFT START TIME CONSTANT

During start up, the output voltage is much lower than the steady state value. Without soft start circuitry, the error amplifier output (EAO) would swing all the way to the upper limit and the phase modulator would issue pulses with full duty cycle, possibly causing output overshoot. To ensure smooth start up, EAO (pin 8) is pulled low and then gradually released through the charging of an external soft start capacitor connected to SS (pin 7). The soft start charging current is internally set at $25 \mu \mathrm{~A}$. Hence, EAO will rise with a time constant of:

$$
\begin{equation*}
\frac{\mathrm{dv}}{\mathrm{dt}}=\frac{25 \mu \mathrm{~A}}{\mathrm{C}_{\mathrm{SS}}} \tag{9}
\end{equation*}
$$

For example, with $\mathrm{C}_{S S}=25 \mu \mathrm{~F}$, the soft start rate of change will be:

$$
\begin{equation*}
\frac{\mathrm{dv}}{\mathrm{dt}}=\frac{25 \mu \mathrm{~A}}{25 \mu \mathrm{~F}}=1 \frac{\mathrm{~V}}{\mathrm{~s}} \tag{10}
\end{equation*}
$$

## FAULT TIME CONSTANT AND RESTART DELAY

Figure 5 shows the internal circuitry and external components involved in fault detection. During normal operation, RST (pin 12) is discharged to ground through the external resistor $R_{\text {RST }}$. The $\mathrm{I}_{\text {LIM }}$ comparator has a threshold of 1 V . $\mathrm{R}_{\text {SENSE }}$ is selected so that the voltage across it will be equal to the $\mathrm{I}_{\text {LIM }}$ threshold at the maximum desired $\mathrm{I}_{\text {SWITCH }}$ current. When the voltage across $R_{\text {SENSE }}$ exceeds 1 V , the $\mathrm{I}_{\text {LIM }}$ comparator trips, terminating the present power cycle, and at the same time activating the fault logic to turn on the $500 \mu \mathrm{~A}$ current
source $I_{\text {RST }}$. This current charges the reset capacitor $\mathrm{C}_{\text {RST }}$. For proper design, $R_{\text {RST }}$ should be very large (in the order of $100 \mathrm{k} \Omega$ ). This will cause nearly all of the $\mathrm{I}_{\text {RST }}$ current (approximately $500 \mu \mathrm{~A}$ ) to go into charging $\mathrm{C}_{\text {RST }}$ at a rate of:

$$
\begin{equation*}
\frac{\mathrm{dv}}{\mathrm{dt}}=\frac{500 \mu \mathrm{~A}}{\mathrm{C}_{\mathrm{RST}}} \tag{11}
\end{equation*}
$$

in volts per second. $I_{\text {RST }}$ will be turned off at the beginning of the next clock cycle. If the current limit condition is removed, RST will be gradually discharged to ground, and normal operation resumes as shown in Figure 6.


Figure 6. $\mathrm{I}_{\mathrm{LIM}}$ and Resulting $\mathrm{RC}_{\text {RST }}$ Waveforms During Load Surge.

If the current limit condition persists, then $I_{\text {RST }}$ will be reactivated, thus charging C RST to a higher level as shown in Figure 7. Eventually, the voltage at RST will exceed 2.5 V , and the soft start comparator will trip, shutting down all power drivers and inhibiting any further delivery of power. At the same time, the soft start capacitor $\mathrm{C}_{S S}$ is discharged to prepare for the next start up cycle.


Figure 7. ILIM and Resulting RCRST Waveforms During Short Circuit.

During the $I_{\text {LIM }}$ shutdown, $I_{\text {RST }}$ is turned off, and $C_{R S T}$ is discharged through R $_{\text {RST }}$ with a time constant of:

$$
\begin{equation*}
\mathrm{t}_{\mathrm{RST}}=\mathrm{R}_{\mathrm{RST}} \times \mathrm{C}_{\mathrm{RST}} \tag{12}
\end{equation*}
$$

When the condition causing the current limit is removed, $R_{\text {RST }}$ will discharge $C_{\text {RST }}$ with a time constant of $t_{\text {RST }}$. When the voltage at RST (pin 12) drops to 1.25 V , the soft start comparator and the converter will undergo a start up cycle. The restart delay $\left(\mathrm{t}_{\mathrm{D}(\mathrm{RST})}\right)$ is given by:

$$
\begin{equation*}
t_{D(R S T)}=t_{R S T} \times 1.39 \tag{13}
\end{equation*}
$$

For example, with $\mathrm{C}_{\mathrm{RST}}=25 \mu \mathrm{~F}$ and $\mathrm{R}_{\mathrm{RST}}=240 \mathrm{k} \Omega$ :

$$
\begin{equation*}
\frac{\mathrm{dv}}{\mathrm{dt}}=\frac{500 \mu \mathrm{~A}}{25 \mu \mathrm{~F}}=20 \frac{\mathrm{~V}}{\mathrm{~s}} \tag{14}
\end{equation*}
$$

and

$$
\begin{equation*}
\mathrm{t}_{\mathrm{D}(\mathrm{RST})}=(240 \mathrm{k} \Omega \times 25 \mu \mathrm{~F}) \times 1.39=8.3 \mathrm{~s} \tag{15}
\end{equation*}
$$

Since the threshold for shutdown is 2.5 V , the controller will shut down after approximately 125 ms . After the converter recovers form the current limit condition, the controller will reactivate after 8.3 s .

## UNDERVOLTAGE LOCKOUT

During start-up, the ML4828 draws very little current (typically $150 \mu \mathrm{~A}$ ) and $\mathrm{V}_{\text {REF }}$ is disabled. When $\mathrm{V}_{\text {CC }}$ rises above 6.0 V , the internal circuitry and $\mathrm{V}_{\text {REF }}$ are enabled, and will stay enabled until $\mathrm{V}_{\mathrm{CC}}$ falls below the 4.5 V UV lockout threshold.

## SHUTDOWN FUNCTION

The ML4828 can be externally shut down by bringing SDN (pin 19) low. The shutdown threshold ( $\mathrm{V}_{\mathrm{SD}}$ ) is given by

$$
\begin{equation*}
V_{S D}=0.33 \times V_{C C} \tag{16}
\end{equation*}
$$

For example, if $\mathrm{V}_{C C}=5 \mathrm{~V}$, then $\mathrm{V}_{\mathrm{SD}}=1.67 \mathrm{~V}$. As long as $2.4 \mathrm{~V}<\mathrm{V}_{\mathrm{CC}}<6.0 \mathrm{~V}$, the SDN pin will be TTL compatible.

PHYSICAL DIMENSIONS inches (millimeters)


PHYSICAL DIMENSIONS inches (millimeters) (Continued)


## ORDERING INFORMATION

| PART NUMBER | TEMPERATURE RANGE | PACKAGE |
| :---: | :---: | :---: |
| ML4828CP | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 20-Pin DIP (P20) |
| ML4828CS | $0^{\circ} \mathrm{C}$ to $70^{\circ} \mathrm{C}$ | 20-Pin DIP (S20) (EOL) |
| ML4828IP | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $20-\mathrm{Pin}$ DIP (P20) (EOL) |
| ML4828IS | $-40^{\circ} \mathrm{C}$ to $85^{\circ} \mathrm{C}$ | $20-\mathrm{Pin} \mathrm{SOIC} \mathrm{(S20)} \mathrm{(EOL)}$ |

[^0]
[^0]:    © Micro Linear 1997 Micro Linear is a registered trademark of Micro Linear Corporation
     $5,546,017 ; 5,559,470 ; 5,565,761 ; 5,592,128 ; 5,594,376 ;$ Japan: $2598946 ; 2619299$. Other patents are pending.
    Micro Linear reserves the right to make changes to any product herein to improve reliability, function or design. Micro Linear does not assume any liability arising out of the application or use of any product described herein, neither does it convey any license under its patent right nor the rights of others. The circuits contained in this data sheet are offered as possible applications only. Micro Linear makes no warranties or representations as to whether the illustrated circuits infringe any intellectual property rights of others, and will accept no responsibility or liability for use of any application herein. The customer is urged to consult with appropriate legal counsel before deciding on a particular application.

