## DIGITALLY PROGRAMMABLE SECONDARY HOUSEKEEPING CONTROLLER

■ OV/UV DETECTION FOR $3.3 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$ RAILS AND 5V (OR 3.3V) AUX. VOLTAGE
■ OC DETECTION ON 12V AND 5V (OR 3.3V) RAILS

■ AC MAINS UV (BROWNOUT) DETECTION WITH HYSTERESIS

- ON-LINE DIGITAL TRIMMING FOR $5 \mathrm{~V} / 12 \mathrm{~V}$, 3.3V, 5V (OR 3.3V) AUX. FEEDBACK REFERENCES AND AC MAINS UV.

■ DIGITALLY SELECTABLE OPTIONS

- ERROR AMPLIFIERS FOR 5V/12V RAILS (MAIN SUPPLY), 3V3 POST-REGULATOR (MAG_AMP OR LINEAR) AND AUXILIARY SUPPLY.
■ MAIN SUPPLY ON/OFF CONTROL AND POWER GOOD SIGNAL
- 50mA CROWBAR DRIVE FOR AUXILIARY OUTPUT OVP.

■ OPEN GROUND PROTECTION

- 8 ms DIGITAL SOFT START

■ 64 ms UV/OC BLANKING AT START-UP


## APPLICATIONS

- SWITCHING POWER SUPPLIES FOR DESKTOP PC'S, SERVERS AND WEB SERVERS

■ SUPERVISOR FOR DISTRIBUTED POWER

TYPICAL APPLICATION CIRCUIT


L6610

## DESCRIPTION

The L6610 is a control and housekeeping IC developed in BCD technology; it is intended for acting at the secondary side of desktop PC's or server's switching power supplies, in presence of standard voltage rails (+3.3V, $\pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$ ) generated by a main converter and of a supply line generated by an auxiliary converter. The typical application circuit is showed on the front page.
The Housekeeping's main function is to control and monitor the voltages generated by both the main and the auxiliary converter: it senses those voltages, sends feedback signals to the primary controllers for regulation and, upon detection of an undervoltage (UV), overvoltage (OV) or overcurrent (OC) condition, reports such fault and takes proper action to protect the system.
However, the peculiar feature of this IC is its digital programming capability that enables an accurate trimming of the output voltage rails during production test via software, without any use of external discrete trimming components or need for manual intervention on the PSU. It is also possible to program some of the monitoring functions and select how UV and OC conditions are handled in the main converter: whether latched-mode (the information is latched and released only by forcing the restart of the IC) or bouncing-mode (an attempt is made to automatically restart the converter after 1 second wait).
A key feature of this IC is its contribution to a very low external component count. Besides the extensive use of onboard programmable switches, which prevents the need for external trimming components, the IC embeds reference voltages, error amplifiers and most of the housekeeping circuitry normally required.

PIN CONNECTION (top view)


## PIN DESCRIPTION

| Pin \# | Name | Description |
| :---: | :---: | :--- |
| 1 | MFAULT | Main converter on/off control. This pin is a 10mA current sink used for driving an opto-isolator. It <br> is normally low when PS-ON (\#15) is pulled low. If a fault is detected or PS-ON goes high, this <br> pin goes high too. To allow power up, the functions are digitally blanked out for a period (UVB <br> function) and MFAULT (\#1) stays low. There is no delay for the OV protection function. |
| 2 | Binv | Inverting input to the error amplifier for the 3V3 post-regulator (either mag-amp or linear). The <br> non-inverting input is connected to an internal 1.25V reference that can be digitally trimmed. |
| 3 | Bout | Output of the 3V3 error amplifier. It typically drives either a PNP transistor that sets the mag-amp <br> core or the pass element of a linear regulator. Also node for error amplifier compensation. The <br> maximum positive level of this output is clamped at about 3.5V to improve response time. Large <br> signal slew rate is limited to reduce noise sensitivity. |

## PIN DESCRIPTION (continued)

| Pin \# | Name | Description |
| :---: | :---: | :---: |
| 4 | Aout | Output of the error amplifier for the main converter. This pin typically drives an optocoupler and is also used for compensation along with Ainv (pin \#5). |
| 5 | Ainv | Main loop error amplifier inverting input. The non-inverting input is connected to an internal 2.5 V reference that can be digitally trimmed. A high impedance internal divider from +12 V and +5 V UV/OV sense pins (\#23, \#24) eliminates the need for external divider in most applications. The pin is used for error amplifier compensation. |
| 6 | 12Visns | Input pin for 12 V current sense. Together with the 12V OV/UV sense pin (\#24), this pin measures the voltage across a current sense resistor in series with the output. If the load current exceeds a preset threshold, MFAULT (\#1) will go high. Depending on the mode set, MFAULT will be latched off or pulled low again after about 1 second to allow autorecovery. To disable this function the pin may be left open, shorted to ground or shorted to the 12 V UV/OV pin. |
| 7 | 5Visns/ 3V3isns | Input pin for 5V or 3V3 current sense. Together with the OV/UV sense pin (\#23 or \#22), this pin measures the voltage across a current sense resistor in series with the output. If the load current exceeds a preset threshold, MFAULT (\#1) will go high. Depending on the mode set, MFAULT will be latched off or pulled low again after about 1 second to allow autorecovery. To disable this function the pin may be left open, shorted to ground or shorted to the 5 V UV/OV pin. |
| 8 | Cout | Auxiliary loop optocoupler drive. Also node for error amp compensation. Large signal slew rate is limited to reduce sensitivity to switching noise. |
| 9 | Cinv | Inverting input for Auxiliary error amplifier. The non-inverting input is connected to an internal 1.25 V reference that can be digitally trimmed. |
| 10 | Dmon | Dual or Auxiliary UV/OV monitor, Dmon is programmable to monitor 3 V 3 or 5 V . To allow a correct power up, the UV function on this pin is blanked out during initial start-up. There is no delay for the OV function. |
| 11 | DFAULT | Dual or Auxiliary fault protection. When Dmon (\#10) recognizes an over voltage, DFAULT and MFAULT (\#1) go high. DFAULT is capable of sourcing up to 50 mA . Possible applications are a crowbar across the Auxiliary output or an opto-coupled fault signal to the primary side. |
| 12 | Vdd | Positive input supply voltage. Vdd is normally supplied from the Auxiliary power supply output voltage. If Vdd-UVL detects a sustained under voltage, PW-OK (\#14) will be pulled low and sending MFAULT (\#1) high will disable the main converter. |
| 13 | ACsns | Analog of bulk voltage for AC fail warning. The usual source of this analog pin is one of the secondary windings of the main transformer. Hysteresis is provided through a trimmable $50 \mu \mathrm{~A}$ current sink on this pin that is activated as the voltage at the pin falls below the internal reference (2.5V). |
| 14 | PW-OK /Data | Power good signal for the Main converter. When asserted high, this pin indicates that the voltages monitored are above their UV limits. There will be typically 250 ms delay from the Main outputs becoming good and PW-OK being asserted. This is nominally an open drain signal. To improve robustness, this output has a limited current sink capability. In programming mode, this pin is used for data input; then the absolute maximum rating will be Vdd +0.5 V . |
| 15 | PS-ON / Clock | Control pin to enable the Main converter. This pin has debouncing logic. A recognized high value on this pin will cause PW-OK (\#14) to go immediately low and, after a delay of 2.5 ms , to shut down the main PWM by allowing MFAULT (\#1) to go high. During normal operation (or if not used) this pin has to be connected to a voltage lower than 0.8 V . In programming mode, this pin will be used to clock serial data into the chip. |
| 16 | VREF | 2.5 V reference for external applications. This is a buffered pin. Shorting this pin to ground or to Vdd (\#12) will not affect integrity of control or monitor references. An external capacitor (max. 100 nF ) is required whenever the pin is loaded (up to 5 mA ), otherwise it can be left floating. |

PIN DESCRIPTION (continued)

| Pin \# | Name | Description |
| :---: | :---: | :--- |
| 17 | $-12 V$ | -12V UV/OV monitor. If connected to a voltage greater than 1.5V (e.g. VREF, \#16), the function <br> will be disabled. |
| 18 | -5 V | -5V UV/OV monitor. If connected to a voltage greater than 1.5V (e.g. VREF, \#16), the function will <br> be disabled. |
| 19 | GND | Ground pin. The connection integrity of this pin is constantly monitored and in case of either a <br> bond wire or a PCB trace going open, MFAULT (\#1) and DFAULT (\#11) will be forced high <br> switching off the supply. |
| 20 | GND | Ground pin. See above. |
| 21 | PROG | The chip has 2 operating modes, depending on PROG input pin biasing: <br> - normal mode: PROG should be floating or shorted to ground; <br> - programming mode: forcing PROG high ( +5 V ), the chip enters programming mode. PW_OK <br> (\#14) and PS_ON (\#15) pins are disconnected from their normal functionality and they become <br> inputs for DATA and CLOCK allowing the chip to be programmed. The programming mode al- <br> lows selecting some options and adjusting some setpoints; |
| 22 | 3V3 | 3V3 UV/OV monitor. It uses a separate reference to the feedback reference. |
| 23 | $\mathbf{5 V}$ | Input pin for 5V feedback, 5V current sense and 5V UV/OV monitor. 5V UV/OV uses a reference <br> separate from that used for feedback. This pin connects the 5V part of the Main error amplifier <br> feedback divider. |
| 24 | $\mathbf{1 2 V}$ | Input pin for 12V feedback, 12V current sense and 12V UV/OV monitor.12V UV/OV uses a <br> reference separate from that used for feedback. This pin connects the 12V part of the Main error <br> amplifier feedback divider. |

## FUNCTION DESCRIPTION

| Name | Description |
| :---: | :--- |
| OVP | Whenever one of the Main output voltages is detected going above its own OVP threshold, this <br> function set MFAULT (\#1) high latching the outputs off. The latch is released after cycling PS-ON <br> (\#15) switch or by reducing Vdd (\#12) below the UV threshold. |
| UVP | Whenever one of the Main output voltages is detected going under its own UVP threshold, this <br> function sets MFAULT (\#1) high; if latch mode has been selected, this function will be latched. <br> Otherwise an attempt will be made to restart the device after 1 second delay. If ACsns (\#13) is <br> low due to a brownout condition, UVP is disabled. |
| OCP | Whenever either the 5V (or 3V3, digitally selectable) or the 12V output experiences an <br> overcurrent condition, the OCP function will force MFAULT (\#1) high. If latch mode has been <br> selected, this condition will be latched otherwise an attempt is made to restart the supply after a <br> wait of 1 second. |
| UVB | Undervoltage blanking. When either converter is enabled, the relevant UV/OC monitoring circuits <br> must not intervene to allow all outputs to come within tolerance. 64 ms timing is provided; for the <br> auxiliary converter the timing starts as the IC has a valid supply, for the main converter it starts <br> as the ACsns pin detects a valid input voltage for the converter. |
| PW-OK delay | PW-OK delay. After power-up, when the all of the monitored voltages are above their own UV <br> threshold the PW-OK pin (\#14) will be kept low for additional 250ms (typ.) to make sure all the <br> outputs are settled. |
| OFF delay | Power-off delay. As soon as PS-ON (\#15) pin is recognized high, indicating an imminent turn-off <br> condition, PW-OK (\#14) pin will go low immediately. The converter will be turned off after a <br> delay of 2.5ms. |

FUNCTION DESCRIPTION
(continued)

| Name | Description |
| :---: | :--- |
| Debounce | The PS-ON signal input has debounce logic to prevent improper activation. All of the monitored <br> inputs have digital filtering/debounce logic on board for high noise immunity. |
| AC-hysteresis | AC sense hysteresis. Programmable hysteresis is provided on the ACsns input (\#13) to avoid <br> undesired shutdown caused by noise as the voltage at the pin is near the threshold or by the <br> voltage ripple across the bulk capacitor. |
| Vdd-OVP | Vdd is monitored for overvoltage. If an overvoltage is detected, MFAULT (\#1) and DFAULT (\#11) <br> are latched high. |
| Vdd-UVL | To prevent false signals of any of IC's output pins, an under voltage lock-out circuit monitors Vdd <br> and keeps all IC's output at their default OFF level until Vdd reaches a sufficient minimum <br> voltage for ensuring integrity. When Vdd goes below the UV threshold, all latches are reset and <br> volatile programming memory cleared. |
| Dual-OVP | Dmon (\#10) is monitored to detect an overvoltage condition; in this case MFAULT (\#1) and <br> DFAULT (\#11) are latched high. |
| Dual-UVP | Dmon (\#10) is monitored to detect an undervoltage condition; in this case MFAULT (\#1) is <br> latched high and Cout (\#8) is pulled low. |
| Soft-start | The IC provides an on-board 8ms soft-start, a quasi-monotonic ramp from OV to 2.5V for the A <br> error amplifier reference voltage, in order to avoid high current peaks in the primary circuit and <br> output voltage overshoots at start-up. In fact, if this reference gets the nominal value as soon as <br> the power-up occurs, the A E/A will go out of regulation and tend to sink much more current, thus <br> forcing PWM to work with the maximum duty-cycle. |
| Bounce or | This option allows setting either latched-mode or auto restart after 1 second delay in case of <br> overcurrent and undervoltage faults. |
| Latch-mode |  |

ABSOLUTE MAXIMUM RATINGS

| Symbol | Parameter | Value | Unit |
| :---: | :--- | :---: | :---: |
| Vdd | Supply voltage | -0.5 to +7 | V |
|  | Voltage on PROG, PS-ON/Clock, DFAULT, VREF, and error <br> amplifier pins | -0.5 to Vdd +0.5 | V |
|  | Voltage on MFAULT, PW-OK, Dmon and positive UV, OV, OC, AC <br> sense pins. | -0.5 to +16 | V |
|  | Voltage on -5V and -12V UV/OV sense pins | -16 to +5 | V |
|  | Maximum current in ESD clamp diodes | 10 | mA |
| $\mathrm{~T}_{\mathrm{J}}$ | Operating Junction Temperature | -25 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\text {STO }}$ | Storage Temperature | -50 to 150 | ${ }^{\circ} \mathrm{C}$ |
| $\mathrm{T}_{\mathrm{L}}$ | Lead Temperature (soldering, 10 seconds) | 300 | ${ }^{\circ} \mathrm{C}$ |

## THERMAL DATA

| Symbol | Parameter | SDIP24 | SO24 | Unit |
| :---: | :--- | :---: | :---: | :---: |
| $R_{\text {th j-amb }}$ | Max. Thermal Resistance junction-to-ambient ( ${ }^{*}$ ) | 70 | 90 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |

${ }^{*}$ ) mounted on board

ELECTRICAL CHARACTERISTCS
(unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=0$ to $105^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{3 \mathrm{~V} 3}=3.3 \mathrm{~V}, \mathrm{~V}_{5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{~V}_{-12 \mathrm{~V}}=-12 \mathrm{~V}, \mathrm{~V}-5 \mathrm{~V}=-5 \mathrm{~V}$, $V_{\text {Dmon }}=V_{D D}$, PS-ON = low)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: | :---: |
| SUPPLY SECTION |  |  |  |  |  |  |
| $V_{\text {DD(ON })}$ Start-up threshold  4.2 4.3 4.6 <br> $V_{\text {DD(OFF) }}$ Minimum operating voltage after <br> turn-on  3.7 3.8 4.1 <br> $V_{\text {DD(H) }}$ Hysteresis  0.25 0.5 0.75 <br> $V_{\text {DDOV }}$ Vdd overvoltage  6.1 6.3 6.8 <br> $I_{\text {DD-ON }}$ Operating supply current No Fault  5 7 |  |  |  |  |  |  |

FAULT THRESHOLDS

| Vout $=3.3 \mathrm{~V}$ |  |  |  |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| UV | 3V3 undervoltage |  | 2.80 | 2.90 | 3.00 | V |
| OV | 3V3 overvoltage |  | 4.00 | 4.15 | 4.30 | V |
|  | 3V3 bias current |  |  | 50 | 65 | $\mu \mathrm{A}$ |
| Vout $=5 \mathrm{~V}$ |  |  |  |  |  |  |
| UV | 5 V undervoltage |  | 4.20 | 4.35 | 4.50 | V |
| OV | 5V overvoltage |  | 5.90 | 6.15 | 6.40 | V |
|  | 5V bias current |  |  | 100 | 130 | $\mu \mathrm{A}$ |
| 5V/3V3isns |  |  |  |  |  |  |
|  | Current sense threshold | $\mathrm{V}_{5} \mathrm{~V}=4 \mathrm{~V}$ to 6 V | 40 | 50 | 60 | mV |
|  | Bias current | $\mathrm{V}_{5} \mathrm{~V} / 3 \mathrm{~V}$ 3isns $=5 \mathrm{~V}$ |  | 10 | 20 | $\mu \mathrm{A}$ |
| Vout $=12 \mathrm{~V}$ |  |  |  |  |  |  |
| UV | 12 V undervoltage |  | 10.60 | 10.80 | 11.00 | V |
| OV | 12V overvoltage |  | 13.50 | 14.00 | 14.50 | V |
|  | 12V bias current |  |  | 100 | 130 | $\mu \mathrm{A}$ |
| 12Visns |  |  |  |  |  |  |
|  | Current sense threshold | $V_{+12 \mathrm{~V}}=10 \mathrm{~V}$ to 14 V | 96 | 120 | 144 | mV |
|  | Bias current | $\mathrm{V}_{12 \mathrm{Visns}}=12 \mathrm{~V}$ |  | 10 | 20 | $\mu \mathrm{A}$ |
| Vout $=-12 \mathrm{~V}$ |  |  |  |  |  |  |
| UV | -12V undervoltage |  | -9.00 | -9.50 | -10.0 | V |
| OV | -12V overvoltage |  | -14.4 | -15.0 | -15.6 | V |
| $V_{D}$ | -12V disable voltage | Voltage to disable comparator | 1.3 | 1.5 | 1.7 | V |

ELECTRICAL CHARACTERISTCS (continued)
(unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=0$ to $105^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{3} \mathrm{~V} 3=3.3 \mathrm{~V}, \mathrm{~V}_{5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{~V}-12 \mathrm{~V}=-12 \mathrm{~V}, \mathrm{~V}-5 \mathrm{~V}=-5 \mathrm{~V}$, $V_{\text {Dmon }}=V_{D D}, P S-O N=$ low)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | -12V bias current |  | -65 | -50 |  | $\mu \mathrm{A}$ |
| Vout $=-5 \mathrm{~V}$ |  |  |  |  |  |  |
| UV | -5 V undervoltage |  | -3.80 | -4.00 | -4.20 | V |
| OV | -5V overvoltage |  | -6.20 | -6.50 | -6.80 | V |
| $V_{D}$ | -5V disable Voltage | Voltage to disable comparator | 1.3 | 1.5 | 1.7 | V |
|  | -5V bias current |  | -65 | -50 |  | $\mu \mathrm{A}$ |
| Vout $=3.3 \mathrm{~V}$ Aux/Dual (Dmon option) |  |  |  |  |  |  |
| UV | 3 V 3 undervoltage |  | 2.80 | 2.90 | 3.00 | V |
| OV | 3V3 overvoltage |  | 4.00 | 4.15 | 4.30 | V |
| Vout $=5 \mathrm{~V}$ Aux/Dual (Dmon option) |  |  |  |  |  |  |
| UV | 5 V undervoltage |  | 4.25 | 4.40 | 4.55 | V |
| OV | 5 V overvoltage |  | 6.00 | 6.25 | 6.50 | V |
|  | Bias current |  |  | 50 | 65 | $\mu \mathrm{A}$ |

ACsense / Hysteresis

|  | Bias current | $V_{\text {ACsns }}=2.7 \mathrm{~V}$ |  | 5 | 10 | $\mu \mathrm{~A}$ |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| UV | AC undervoltage |  | 2.375 | 2.50 | 2.625 | V |
|  | Trim range |  | -5 |  | +5 | $\%$ |
|  | Trim resolution |  |  | 0.64 |  | $\%$ |
| $\mathrm{I}_{\text {ACH }}$ | Hysteresis current |  | 20 | 50 | 80 | $\mu \mathrm{~A}$ |
|  | Hysteresis trim range |  | -20 |  | +20 | $\%$ |
| $\mathrm{H}_{\text {S }}$ | Hysteresis adjust step |  |  | 5 |  | $\%$ |

FAULT OUTPUTS

| $V_{\text {POKL }}$ | PW-OK low state | ISINK = 15mA |  |  | 0.4 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| IL | MFAULT high state leakage | PS-ON = high |  |  | 1 | $\mu \mathrm{~A}$ |
| MF $_{\text {ISNK }}$ | MFAULT sink current | PS-ON = low, V $\mathrm{V}_{\text {MFAULT }}=4 \mathrm{~V}$ | 6 | 10 | 15 | mA |
|  | MFAULT OV debounce | Minimum OV pulse before <br> MFAULT is latched. | 4 | 6 | 8 | $\mu \mathrm{~s}$ |
|  | MFAULT debounce <br> $\pm 12 V ~ U V ~$ | Minimum UV pulse before <br> MFAULT is latched. | 4 | 6 | 8 | $\mu \mathrm{~s}$ |
|  | MFAULT debounce <br> $\pm 5 \mathrm{~V}, 3 \mathrm{~V} 3$, UV/OC | Minimum UV/OC pulse before <br> MFAULT is latched. | 250 | 450 | 650 | $\mu \mathrm{~s}$ |

ELECTRICAL CHARACTERISTCS (continued)
(unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=0$ to $105^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{3} \mathrm{~V} 3=3.3 \mathrm{~V}, \mathrm{~V}_{5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{~V}-12 \mathrm{~V}=-12 \mathrm{~V}, \mathrm{~V}-5 \mathrm{~V}=-5 \mathrm{~V}$, $V_{\text {Dmon }}=V_{D D}, P S-O N=$ low)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| DFIOH | DFAULT output high source <br> current | Overvoltage condition <br> $V_{\text {DFAULT }}=1.5 \mathrm{~V}$ | -25 | -50 | -95 | mA |
| DFVOH | DFAULT output high voltage | IDFAULT $=0 \mathrm{~mA}, \mathrm{~T}_{\text {amb }}=25^{\circ} \mathrm{C}$, <br> Overvoltage condition | 2.1 | 2.4 | 2.7 | V |
| VOUT | DFAULT output low voltage | I $_{\text {DFAULT }}=1 \mathrm{~mA}$, no faults | 0.3 | 0.5 | 0.7 | V |
|  | DFAULT OV debounce | Minimum OV pulse before <br> DFAULT is latched. | 4 | 6 | 8 | $\mu \mathrm{~s}$ |
|  | DFAULT UV debounce | Minimum UV pulse before <br> DFAULT is latched. | 250 | 450 | 650 | $\mu \mathrm{~s}$ |

START-UP / SHUTDOWN FUNCTIONS

| t5 | DFAULT UV blanking delay | Delay from $\mathrm{V}_{\mathrm{DD}}(\mathrm{on})$ to DFAULT UV active. | 44 | 64 | 84 | ms |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| t1 | MFAULT UV/OC blanking delay | Delay from ACSNS high to Main UV/OC active | 44 | 64 | 84 | ms |
| t2 | PW-OK blanking delay | Main's UV good to PW-OK high | 175 | 250 | 325 | ms |
| $\begin{gathered} \mathrm{t} 4 \\ \text { (tDELAY) } \end{gathered}$ | PS-ON delay time | Delay from PS-ON input to MFAULT | 1.75 | 2.5 | 3.25 | ms |
| $\mathrm{V}_{\mathrm{H}}$ | PS-ON Input High Voltage | $\mathrm{l} / \mathrm{N}=-200 \mu \mathrm{~A}$ | 2.0 |  |  | V |
| $\mathrm{V}_{\text {IL }}$ | PS-ON Input Low Voltage |  |  |  | 0.8 | V |
|  | PS-ON Input high clamp | IPS-ON $=100 \mu \mathrm{~A}$ |  | $\begin{aligned} & \hline \text { Vdd } \\ & +0.7 \end{aligned}$ |  | V |
| Rps-ON | PS-ON Pull-up to VDD | $\mathrm{V}_{\text {PS }} \mathrm{ON}=0 \mathrm{~V}$ | 25 | 50 | 100 | $\mathrm{K} \Omega$ |
| t3 | PS-ON debounce | PS-ON input minimum pulse width for a valid logic change. | 50 | 75 | 100 | ms |
| tss | Error Amp. A Soft-Start period | VFB quasi-monothonic ramp from 0 to 2.5 V |  | 8 |  | ms |
| $\mathrm{V}_{\text {STEP }}$ | Soft Start Step | Ramp 0V to 2.5V |  | 39 |  | mV |

VOLTAGE REFERENCE (BUFFERED EXTERNAL PIN)

| $V_{\text {REF }}$ | Output Voltage | I REF $^{\prime}=1-5 \mathrm{~mA} ;$ C REF $=47 \mathrm{nF}$ | 2.375 | 2.50 | 2.625 | V |
| :---: | :--- | :--- | :--- | :---: | :---: | :---: |
| ISC | Short circuit current | $\mathrm{V}_{\text {REF }}=0$ |  | 10 | 20 | mA |

MAIN CONVERTER FEEDBACK (ERROR AMPLIFIER A)

| $\mathrm{V}_{\mathrm{FB}}$ | Input Voltage | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | 2.375 | 2.50 | 2.625 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Trim Range | About nominal | -5 |  | +5 | $\%$ |
|  | Trim resolution |  |  | 0.64 |  | $\%$ |

ELECTRICAL CHARACTERISTCS (continued)
(unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=0$ to $105^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{3} \mathrm{~V} 3=3.3 \mathrm{~V}, \mathrm{~V}_{5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{~V}-12 \mathrm{~V}=-12 \mathrm{~V}, \mathrm{~V}-5 \mathrm{~V}=-5 \mathrm{~V}$, $V_{\text {Dmon }}=\mathrm{V}_{\mathrm{DD}}, \mathrm{PS}-\mathrm{ON}=$ low)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{Z}_{\mathrm{FB}}$ | Divider impedance | from Ainv to GND. 5V and 12V connected to GND. | 35 | 50 | 65 | k $\Omega$ |
|  | Temperature coefficient |  |  | 26 |  | $\Omega /{ }^{\circ} \mathrm{C}$ |
| $\mathrm{W}_{5}$ | Divider 5/12 weighting | 5 V contribution to 5/12 feedback | 47 | 50 | 53 | \% |
| Avol | Voltage gain | $2 \mathrm{~V}^{\text {- }}$ OUUT $<4 \mathrm{~V}$ | 65 |  |  | dB |
| GBW | Unity gain bandwidth |  |  | 3 |  | MHz |
| PSRR | Power supply rejection ratio | $4.5 \mathrm{~V}<\mathrm{V}_{\text {DD }}<6 \mathrm{~V}$ | 60 | 70 |  | dB |
| loutl | Output sink current | $\mathrm{V}_{\mathrm{FB}}=2.7 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.1 \mathrm{~V}$ | 2 | 5 | 8 | mA |
| Iouth | Output source current | $\mathrm{V}_{\mathrm{FB}}=2.3 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4 \mathrm{~V}$ | -1.0 | -1.5 | -2.0 | mA |
| V OUTH | Output high level | $\mathrm{V}_{\mathrm{FB}}=2.3 \mathrm{~V}$, $\mathrm{I}_{\text {SOURCE }}=1 \mathrm{~mA}$ | 4 | 4.5 |  | V |
| Voutl | Output low level | $\mathrm{V}_{\mathrm{FB}}=2.7 \mathrm{~V}, \mathrm{IS}_{\text {INK }}=2 \mathrm{~mA}$ |  | 0.7 | 1.1 | V |

MAGAMP OR LINEAR POST-REGULATOR FEEDBACK (ERROR AMPLIFIER B)

| $V_{\text {FB }}$ | Input Voltage | $\mathrm{T}_{\mathrm{j}}=25^{\circ} \mathrm{C}$ | 1.22 | 1.25 | 1.28 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | Trim Range | About nominal | -5 |  | +5 | \% |
|  | Trim resolution |  |  | 0.64 |  | \% |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current |  |  | -0.1 | -1 | $\mu \mathrm{A}$ |
| Avol | Voltage gain | $2 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<4 \mathrm{~V}$ | 65 |  |  | dB |
| GBW | Unity gain bandwidth |  |  | 3 |  | MHz |
| PSRR | Power supply rejection ratio | $4.5 \mathrm{~V}<\mathrm{V}_{\text {DD }}<6 \mathrm{~V}$ | 60 | 70 |  | dB |
| loutl | Output sink current | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.1 \mathrm{~V}$ | 2 | 5 | 8 | mA |
| Iouth | Output source current | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=3 \mathrm{~V}$ | -1.0 | -1.5 | -2.0 | mA |
| V OUTH | Output high level | $\mathrm{V}_{\text {FB }}=1.1 \mathrm{~V}$, $\mathrm{I}_{\text {SOURCE }}=1 \mathrm{~mA}$ | 3 | 3.6 | 4 | V |
| Voutl | Output low level | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}, \mathrm{IS}_{\text {INK }}=2 \mathrm{~mA}$ |  | 0.7 | 1.1 | V |

AUXILIARY CONVERTER FEEDBACK (ERROR AMPLIFIER C)

| $\mathrm{V}_{\text {FB }}$ | Input Voltage | $\mathrm{T}_{\mathrm{amb}}=25^{\circ} \mathrm{C}$ | 1.22 | 1.25 | 1.28 | V |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
|  | Trim Range | About nominal | -5 |  | +5 | $\%$ |
|  | Trim resolution |  |  | 0.64 |  | $\%$ |
| $\mathrm{I}_{\text {BIAS }}$ | Input bias current |  |  | -0.1 | -1 | $\mu \mathrm{~A}$ |
| AVOL | Voltage gain | $2 \mathrm{~V}<$ V $_{\text {OUT }}<4 \mathrm{~V}$ | 65 |  |  | dB |
| GBW | Unity gain bandwidth |  |  | 3 |  | MHz |

ELECTRICAL CHARACTERISTCS (continued)
(unless otherwise specified: $\mathrm{T}_{\mathrm{J}}=0$ to $105^{\circ} \mathrm{C} ; \mathrm{V}_{\mathrm{DD}}=5 \mathrm{~V}, \mathrm{~V}_{3} \mathrm{~V} 3=3.3 \mathrm{~V}, \mathrm{~V}_{5 \mathrm{~V}}=5 \mathrm{~V}, \mathrm{~V}-12 \mathrm{~V}=-12 \mathrm{~V}, \mathrm{~V}-5 \mathrm{~V}=-5 \mathrm{~V}$, $V_{\text {Dmon }}=\mathrm{V}_{\mathrm{DD}}, \mathrm{PS}-\mathrm{ON}=$ low)

| Symbol | Parameter | Test Condition | Min. | Typ. | Max. | Unit |
| :---: | :--- | :--- | :---: | :---: | :---: | :---: |
| PSRR | Power supply rejection ratio | $4.5 \mathrm{~V}<\mathrm{V}_{\mathrm{DD}}<6 \mathrm{~V}$ | 60 | 70 |  | dB |
| IOUTL | Output sink current | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=1.1 \mathrm{~V}$ | 2 | 5 | 8 | mA |
| IOUTH | Output source current | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}=4 \mathrm{~V}$ | -1.0 | -1.5 | -2.0 | mA |
| $\mathrm{~V}_{\text {OUTH }}$ | Output high level | $\mathrm{V}_{\mathrm{FB}}=1.1 \mathrm{~V}, \mathrm{I}_{\text {SOURCE }}=1 \mathrm{~mA}$ | 4 | 4.5 |  | V |
| $\mathrm{~V}_{\text {OUTL }}$ | Output low level | $\mathrm{V}_{\mathrm{FB}}=1.4 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=2 \mathrm{~mA}$ |  | 0.7 | 1.1 | V |
| $\mathrm{~V}_{\text {OUTL }}$ | Output low level | Dmon $=2.7 \mathrm{~V}, \mathrm{I}_{\text {SINK }}=5 \mathrm{~mA}$ |  |  | 0.25 | V |

PROGRAMMING FUNCTIONS

| VPROGLO | Prog Input Low |  |  |  | 1.5 | V |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| VPROGHI | Prog Input High |  | 3.5 |  |  | V |
| RPROG | Prog Pull Down |  |  | 100 |  | K $\Omega$ |
| VCLOCKLO | Clock Input Low |  |  |  | 0.8 | V |
| $\mathrm{V}_{\text {CLOCKHI }}$ | Clock Input High |  | 2 |  |  | V |
| Fclock | Clock Frequency |  |  |  | 0.8 | MHz |
| V ${ }_{\text {DATALO }}$ | Data Input Low |  |  |  | 1.5 | V |
| $V_{\text {DATAHI }}$ | Data Input High |  | 2 |  |  | V |
| If CuSE | PROM Fuse Current |  |  | 400 |  | mA |
| $t_{\text {fuse }}$ | PROM Fusing Time |  |  | 3 |  | ms |

## TYPICAL ELECTRICAL CHARACTERISTICS

Figure 1. Supply start-up, UV and OV


Figure 2. IC Supply current vs. supply voltage


Figure 3. IC Supply current


Figure 4. Monitored inputs bias current


Figure 5. Output's current sense thresholds


Figure 6. 3.3V fault thresholds


TYPICAL ELECTRICAL CHARACTERISTICS (continued)

Figure 7. 5V fault thresholds


Figure 8. 12V fault thresholds


Figure 9. 3.3V/5V Dmon fault thresholds


Figure 10. -5V and -12V bias current


Figure 11. -5V and -12V fault thresholds


Figure 12. ACsense reference


TYPICAL ELECTRICAL CHARACTERISTICS (continued)

Figure 13. External voltage reference.


Figure 14. Error amplifier A, B and C reference voltage


Figure 15. Error amplifiers (A, B, C) Gain and Phase


## APPLICATION INFORMATION INDEX

1 On board digital trimming and mode selection ..... Page 16
2 Error amplifiers and reference voltages ..... 18
Main section: error amplifier A and Soft -Start
$E / A$ and reference voltage
3.3V section: error amplifier B
Auxiliary section: error amplifier C
3 Normal operation timing diagram ..... 20
4 Undervoltage, overvoltage, overcurrent and relevant timings ..... 21
5 AC sense (mains undervoltage warning) ..... 21
6 Application example ..... 23
7 Application ideas ..... 25

## APPLICATION INFORMATION

## 1 ONBOARD DIGITAL TRIMMING AND MODE SELECTION

By forcing the PROG input pin high, the chip enters programming mode: the multifunction pins PW_OK and PS_ON are then disconnected from their normal functions (output pins) and are connected to internal logic as DATA and CLOCK inputs respectively, allowing chip programming even when the device is assembled on the application board. Onboard chip programming allows:

- selecting some working options;
- reference voltage setpoints adjusting.

It is also possible to verify the expected results before programming the chip definitively, in first instance, data can be loaded into a re-writeble volatile memory (a flip-flop array) where they are kept as long as the chip is supplied and can be changed as many times as one desires. A further operation is necessary to confirm the loaded data and permanently store them into a PROM (a poly-fuse array) inside the IC.
Several steps compose the trimming/programming process:

1. PROG pin is forced high;
2. a clock signal is sent to the PS-ON/clock pin;
3. a byte with the following structure:

| MSB | LSB |  |  |  |  |  |  |  |  |  |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- | :--- | :---: | :---: | :---: |
| D3 | D2 | D1 | D0 | A3 | A2 | A1 | A0 |  |  |  |
| Data |  |  |  |  |  |  |  |  |  | Address |

is serially sent to the PW-OK/DATA pin and loaded into the IC's volatile memory bit by bit on the falling edges of the clock signal (see Fig. 16); "Address" is the identification code of the parameter that has to be trimmed and "Data" contains the tuning bits;
4. PROG pin is forced low (warning: Vdd must never fall below $\mathrm{V}_{\text {ddUVLO }}$ during this process otherwise the contents of the volatile memory will be lost) and the result of the previous step is checked;
5. after any iterations of the steps 1-4 that might be necessary to achieve the desired value, force PROG pin high and send the following burn code

| MSB | LSB |  |  |  |  |  |  |
| :---: | :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 0 | 0 | 0 | 0 | 1 | 1 | 1 | 1 |

to permanently store the data in the PROM memory.
Table 1 shows the list of the 6 programmable classes of functions, each one identified by a different code AO..A3, and the corresponding trimmable parameter(s); in table 2 it is possible to find the trim coding for the E/ A reference setpoints and in table 3 all the selections mode option coding are showed. The timing diagram of fig. 16 shows the details of data acquisition.

Table 1. Programmable functions

| Address | Parameter(s) | Default value | Tuning bits |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 0001 | Error amplifier A threshold | 2.50 V | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |
| 0010 | Error amplifier B threshold | 1.25 V | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |
| 0011 | Error amplifier C threshold | 1.25 V | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |
| 0100 | AC sense threshold | 2.50 V | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |
| 0101 | AC sense hysteresis | $50 \mu \mathrm{~A}$ |  | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |
|  | Latch/Bounce mode selection | Latch mode | $\mathrm{D}_{3}$ |  |  |  |
| 0110 | Enable/Disable 12V UV/OV function Enable/Disable 5V UV/OV function 5V/3V3 Dmon selection 5V/3V3 Overcurrent selection | Enabled <br> Enabled <br> 5 V selection <br> 5 V selection | $\mathrm{D}_{3}$ | $\mathrm{D}_{2}$ | $\mathrm{D}_{1}$ | Do |

Table 2. Trim Coding

| Parameter | E/A A threshold 2.5 V typ. | E/A B threshold 1.25 V typ. | E/A C threshold 1.25 V typ. | ACsns threshold 2.5 V typ. | ACsns Hysteresys $50 \mu \mathrm{~A}$ typ. |
| :---: | :---: | :---: | :---: | :---: | :---: |
| Address | 0001 | 0010 | 0011 | 0010 | 0101 |
| Tuning Bits $D_{3} D_{2} D_{1} D_{0}$ | $\begin{gathered} \text { D3 D2 D1 D0 } \\ \Delta \mathrm{V} \text { [mV] } \end{gathered}$ | $\begin{gathered} \text { D3 D2 D1 D0 } \\ \Delta \mathrm{V} \text { [mV] } \end{gathered}$ | $\begin{gathered} \text { D3 D2 D1 D0 } \\ \Delta \mathrm{V} \text { [mV] } \end{gathered}$ | $\begin{gathered} \hline \text { D3 D2 D1 D0 } \\ \Delta \mathrm{V}[\mathrm{mV}] \end{gathered}$ | $\begin{gathered} \text { D2 D1 D0 } \\ \Delta \mathrm{l}[\mu \mathrm{~A}] \end{gathered}$ |
| 0111 | +112 | +56 | +56 | +112 |  |
| 0110 | +96 | +48 | +48 | +96 |  |
| 0101 | +80 | +40 | +40 | +80 |  |
| 0100 | +64 | +32 | +32 | +64 |  |
| 0011 | +48 | +24 | +24 | +48 | +7.5 |
| 0010 | +32 | +16 | +16 | +32 | +5.0 |
| 0001 | +16 | +8 | +8 | +16 | +2.5 |
| 0000 | 0 | 0 | 0 | 0 | 0 |
| 1111 | -16 | -8 | -8 | -16 | -2.5 |
| 1110 | -32 | -16 | -16 | -32 | -5.0 |
| 1101 | -48 | -24 | -24 | -48 | -7.5 |
| 1100 | -64 | -32 | -32 | -64 | -10 |
| 1011 | -80 | -40 | -40 | -80 |  |
| 1010 | -96 | -48 | -48 | -96 |  |
| 1001 | -112 | -56 | -56 | -112 |  |
| 1000 | -128 | -64 | -64 | -128 |  |

Table 3. Mode coding

| Parameter | Bounce or <br> Latch Mode | Enable/Disable <br> 12V UV/OV | Enable/Disable <br> 5V UV/OV | 5V/3.3V Dmon <br> Selection | 5V/3.3V OCP <br> Selection |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | A3 A2 A1 A0 <br> 0101 | A3 A2 A1 A0 <br> 0110 |  |  |  |  |
| Bit Value | Tuning Bit |  |  |  |  |  |
|  | D3 | D3 | D2 | D1 | D0 |  |
| 0 | Latch | Enabled | Enabled | 5 V | 5 V |  |
| 1 | Bounce | Disabled | Disabled | 3.3 V | 3.3 V |  |

Figure 16. Trimming/programming procedure: timing diagram


## 2 ERROR AMPLIFIERS AND REFERENCE VOLTAGES

Three error amplifiers are implemented on the IC to achieve regulation of the output voltages: a brief description follows for each section.

## - Main section: error amplifier A and Soft-Start.

The circuit is designed to directly control the Main primary PWM through an optocoupler, providing very good regulation and galvanic isolation from the primary side. Typical solutions require a shunt regulator, like the TL431, as a reference and feedback amplifier to sense the output voltage and generate a corresponding error voltage; this voltage is then converted in a current transferred to the primary side through the optocoupler.
The feedback E/A amplifier is integrated in the IC: its non-inverting input is connected to an internally generated voltage reference, whose default value is typically 2.5 V . It can however be trimmed to obtain a better precision (see "On board trimming and mode operating" section). Then, no TL431 is needed.
The E/A inverting input (Ainv, pin\#5) and the E/A output (Aout, pin\#6) are externally available and the frequency compensation network (Zc) will be connected between them (see fig. 17).
The high impedance (in the hundred $k \Omega$ ) internal divider from 12 V and 5 V UV/OV sense pins eliminates the need for an external one in most applications, allowing a further reduction in the number of external component.
Under closed loop condition, the two upper branches, connected to 12 V and 5 V pins, supply equally the current flowing through R3 $=80.6 \mathrm{~K}$ (equal to $2.5 \mathrm{~V} / \mathrm{R} 3$ ).
In order to avoid high current peaks in the primary circuit and output voltage overshoots at start-up, the IC provides an on-board 8 ms soft-start, a quasi-monotonic ramp from 0 V to 2.5 V for the A error amplifier reference voltage,. In fact, if this reference gets the nominal value as soon as the power-up occurs, the A E/A will go out of regulation and tend to sink much more current, thus forcing PWM to work with the maximum duty-cycle.

## - E/A and references voltage

Being the inverting input of E/A externally available, it is possible to change the "weight" of the two contributions or even eliminate one of them by connecting external resistors of much lower value ( $R_{L}$, $R_{H 1}$ and/or $R_{H 2}$ in fig. 17) that bypass the internal ones appropriately.
For example using $R_{L}=2.4 \mathrm{~K}, \mathrm{R}_{\mathrm{H} 1}=3.9 \mathrm{~K}$ and $\mathrm{R}_{\mathrm{H} 2}=24 \mathrm{~K}$, then the ratio between +5 V and +12 V output weight will be equal to 6:4.
By simply making $R_{H 1}=R_{L}$ (for example 2.4 K ) with no $R_{H 2}$, only the +5 V output is kept under feedback because the contribution of +12 V branch (through the internal 600 K resistor) will be negligible. The pin \#24 $(12 \mathrm{~V})$ has to be however connected to +12 V output to guarantee the OV/UV monitoring.

Figure 17. Main feedback section


- 3.3V section, error amplifier B.

It is the error amplifier used to set the magamp core through an external circuitry (see a typical schematic in figure 18).
The non-inverting input of the error amplifier is connected to a trimmable 1.25 V internal voltage reference (see "On board trimming and mode operating" paragraph). The E/A inverting input is externally available (Binv, pin\#2) and is connected to the output divider ( $\mathrm{R}_{\mathrm{H}}$ and $\mathrm{R}_{\mathrm{L}}$ ); the output pin (Bout,
pin\#3) drives the external circuitry that biases the magamp core. Between these pins it is connected the compensation network $\left(Z_{C}\right)$. The maximum positive output voltage is clamped at about 3.5 V to improve response time.
The feedback control circuit determines the magamp "off" time, converting the voltage at the output of error amplifier into a current $\mathrm{I}_{\mathrm{R}}$, which resets the magamp. If the output voltage exceeds its preset value, $V\left(B_{\text {out }}\right)$ decreases; this causes a higher voltage across $R_{C}$ which, in turn, implies a larger voltage across $R_{E}$ and a larger reset current $I_{R}\left(V_{B E}\right.$ of $Q_{1}$ is supposed constant). A larger $I_{R}$ causes the PWM waveform across $D_{2}$ to get narrower. This pulls the output voltage back to the desired level and achieves regulation.
It is possible to use this section to drive a pass transistor to obtain 3.3 V with a linear regulator; in the "Application idea" section an example is showed to implement this solution.

Figure 18. Magamp control feedback section


- Auxiliary section, error amplifier C. This section (fig. 19) provides the feedback signal for the auxiliary converter following the same operating principles as the Main section. The auxiliary output voltage (Vaux) is often defined as "Standby voltage" because the converter remains alive during standby condition (the Main converter is stopped) to supply the chip and all the ancillary circuits. Typical values for its output voltage are 5 V or 3.3 V .
The inverting input (Cinv, pin\#9) is connected to the output voltage through an external resistor divider whereas the non-inverting one is connected to a 1.25 V trimmable internal voltage reference (see "On board trimming and mode operating" paragraph).
The compensation network $\mathrm{Zc}(\mathrm{aux})$ is placed between $\mathrm{E} / \mathrm{A}$ inverting input and output pins.
When Dmon recognizes an undervoltage condition on the auxiliary output, an internal $n$-channel MOS (in open drain configuration) grounds E/A output pin; the high current flowing through the optocoupler is then transferred to the primary side causing a duty cycle as short as possible; this prevents a high energy transfer from primary to secondary under short circuit conditions, thus reducing the thermal stress on the power components.

Figure 19. Auxiliary feedback section


## 3 NORMAL OPERATION TIMING DIAGRAM (FIG. 20)

The time intervals $\mathrm{t}-\mathrm{t} 5$ are listed below

- t1: UV/OC blanking of MFAULT. While Main outputs are ramping up, the UV comparators are blanked for this interval to prevent a false turn-off. No such blanking is applied to OV faults.
- t2: PW-OK delay. This period starts when all monitored outputs and AC sense are above their respective UV levels and finishes at PW-OK going high.
- t3: PS-ON debounce period. The voltage on PS-ON must be continuously present in a high or low state for a minimum period for that state to be recognized.
- t4: Tdelay. The time from PS-ON being recognized as going high to MFAULT going high. This is to provide a power down warning. When PS-ON requests power off, PW-OK goes low immediately.
- t5: UV blanking of DFAULT. During initial power up a period of UV blanking is applied to DFAULT as soon as Vdd to the chip is in the correct range. No such blanking is applied to OV faults.

Figure 20. Normal Operation Timing Diagram (ON/OFF with PS-ON or the AC power switch).


## 4 UNDERVOLTAGE, OVERVOLTAGE, OVERCURRENT DETECTION AND RELEVANT TIMINGS

The IC provides on-board undervoltage and overvoltage protection for $3 \mathrm{~V} 3, \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$ Main input pins and Dmon auxiliary input pin. Overcurrent protection is available for 12 V and 5 V or 3.3 V , digitally selectable. The internal fault logic is illustrated in figure 21.

Figure 21. Simplified Fault logic


- Main inputs overvoltage: whenever one of main outputs ( $3.3 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$ ) is detected as going overvoltage, MFAULT is latched high (which stops the Main PWM) and PW-OK goes low. Cycling the PSON switch or reducing Vdd below its undervoltage threshold releases the latch. A delay of $6 \mu \mathrm{~s}$ is implemented before MFAULT latching.
The OV protection for the 12 V and 5 V outputs can be disabled (see "On board trimming and mode operating" section).
- Main inputs undervoltage: when an undervoltage on main outputs is detected, MFAULT is latched high (the Main PWM stops) and PW-OK goes low. The latches are released, by default, cycling the PSON switch or reducing Vdd below its undervoltage threshold (latching mode); optionally, an attempt is made to restart the supply after of 1 second (bounce mode). The choice depends on the selected mode (see "On board trimming and mode operating" section).
Debounce logic is implemented for 3.3 V and 5 V so that an undervoltage condition on these signals has to last $450 \mu$ s to be recognized as valid while $6 \mu$ s debounce logic is implemented for 12 V and -12 V input signal. When all main undervoltages are over and ACsns is OK (see the relevant section), PW_OK goes high after a delay of 250 ms .
- Dmon input overvoltage: whenever the Dmon input pin is detected as going overvoltage, both MFAULT and DFAULT are latched high. The latch is released by reducing Vdd below its undervoltage threshold. Debounce logic is implemented so that MFAULT and DFAULT signals are latched only if the overvoltage condition lasts more than $6 \mu \mathrm{~s}$.
To protect the load against overvoltage, typical solutions make use of a power crowbar (SCR) driven by

DFAULT; in the "Application ideas" section, another simple circuit is showed to guarantee the same protection without the SCR.

- Dmon input undervoltage: when an undervoltage on Dmon is detected, MFAULT is put high, Cout is pulled low (an internal OCP_BOUNCE signal is generated, see fig. 21) and PW_OK falls down. This function is enabled 64 ms after the UVLO signal falls down. Debounce logic is implemented so that MFAULT and OCP_BOUNCE signals are generated only if the undervoltage condition lasts more than $500 \mu \mathrm{~s}$.
The Dmon UV and OV protections can be set to work with thresholds set for 5 V or 3.3 V output voltage: the choice depends on the IC programming.
- Overcurrent protection: the IC provides an on-board overcurrent protection for 5 V and 12 V main input pins. Optionally, it is possible to switch the monitoring from 5 V to 3.3 V output using the IC programming (see "On board trimming and mode operating" section).

Figure 22. Fault timing diagram

(*) Dmon is connected to the Auxiliary output Rail

The overcurrent function is implemented with a comparator detecting the voltage drop across an external current sense resistor in series with the output. If this voltage gets higher than a fixed threshold ( 50 mV for 5 V input monitoring and 120 mV for 12 V input monitoring), an internal MAIN_OC signal is generated; a $450 \mu \mathrm{~s}$ debounce time exists to assert MFAULT high. Depending on the selected operating mode, MFAULT will be latched high (default latching mode) or pulled low again after about is to allow autorecovery (bounce mode).
To disable this function, the input sense pin may be left open (an internal pull-down is provided), shorted to ground or shorted to 5 V or 12 V pin.

## 5 AC SENSE (MAINS UNDERVOLTAGE WARNING)

The device monitors the primary bulk voltage and warns the system when the power is about to be lost pulling down the PW_OK output.
The ACsns pin is typically connected to one of the windings of the main transformer (see fig. 23). Through a single-diode rectification filter, a voltage equal to $\mathrm{V}_{\mathrm{B}}=\mathrm{V}_{\mathrm{BULK}} / \mathrm{N}$ (where $\mathrm{V}_{\mathrm{BULK}}$ is the voltage across the bulk capacitor on primary side and $N$ is the transformer turn ratio) is present at point $B$. A resistor ( $\mathrm{R}_{F}$ ) could be useful to clamp voltage spikes present.
The fault signal is generated by means of AC_GOOD, the output of an internal comparator; this comparator is internally referred to a trimmable 2.5 V reference and indicates an AC fault if the voltage applied at its externally available (non-inverting) input is below the internal reference, as shown in fig. 23.
This comparator is provided with current hysteresis instead of a more usual voltage hysteresis: an internal 50رA current generator is ON if the voltage is below 2.5 V and is turned off when the voltage applied at the non-inverting input exceeds 2.5 V .
This approach provides an additional degree of freedom: it is possible to set the ON threshold and the OFF threshold separately by properly choosing the resistors of the external divider. The following relationships can be established for the $\mathrm{ON}\left(\mathrm{VB}_{(\mathrm{ON})}\right)$ and $\mathrm{OFF}\left(\mathrm{VB}_{(\mathrm{OFF})}\right)$ thresholds of the input voltage:

$$
\frac{\mathrm{VB}_{(\mathrm{ON})}-2.5}{\mathrm{R}_{1}}=\frac{2.5}{\mathrm{R}_{2}}+50 \mu \mathrm{~A} \quad \mathrm{VB}_{(\mathrm{OFF})} \cdot \frac{\mathrm{R}_{2}}{\mathrm{R}_{1}+\mathrm{R}_{2}}=2.5
$$

which, solved for R1 and R2, yields:

$$
\mathrm{R}_{1}=\frac{\mathrm{VB}_{(\mathrm{ON})}-\mathrm{VB}_{(\mathrm{OFF})}}{50 \mu \mathrm{~A}} \quad \mathrm{R}_{2}=\mathrm{R}_{1} \cdot \frac{2.5}{\mathrm{VB}_{(\mathrm{OFF})}-2.5}
$$

Both the ACsns threshold and the hysteresis current can be trimmed (see "On board trimming and mode operating" section).

Figure 23. ACsns circuit and timing diagram


## 6 APPLICATION EXAMPLE

In applications like desktop PC's, server or web server, the system usually consists of two converters (Main and Auxiliary) that can be supplied directly from either the AC Mains or a PFC stage. The control and supervision at the secondary side is usually entrusted to a housekeeping circuit.
The Auxiliary section supplies a stand-by voltage ( 5 V typ.) through a flyback converter. The Main section, in forward configuration, presents 5 standard outputs ( $3.3 \mathrm{~V}, \pm 5 \mathrm{~V}, \pm 12 \mathrm{~V}$ ).
At the secondary side, the housekeeping circuitry governed by the L6610 checks the outputs and sends control signals to the primary side through three optocouplers. It also generates power good information to the system while managing all timings during power-up and power-down sequences. In fig. 24 a detailed circuit for the secondary side is presented; it is possible to note the very low number of external components required.

Simply connecting the power supply outputs to the L6610 relevant pins ensures the protection against over/undervoltage in the Main section; the protection against overcurrent can be achieved (for 12 V and 5 V or 3.3 V ) adding a small sense resistor.

A crowbar on the auxiliary output is switched on through DFAULT in case of overvoltage.
The L6610 is supplied by the Auxiliary output; the signals sent to the primary side are:

- a "digital" ON/OFF signal through an optocoupler that drives the relevant pin of primary Main controller to switch the Main converter ON and OFF;
- two analog signals that provide voltage feedback for both the Auxiliary and the Main section, driving the primary controller pins responsible for the duty cycle modulation.
In server's SMPS applications, a current sharing system is usually required to allow paralleling of several modules: the L6615 (ST's Current sharing IC, [1]) does the job providing an interface for this purpose (fig. 25) and guaranteeing an homogeneous current distribution between the paralleled power supplies.
The voltage drop across the sense resistors for overcurrent detection can be also used whenever current sharing is required for 5 V (or 3.3 V ) and/or 12 V : the L 6615 has a differential sense amplifier whose inputs can be connected (through two resistors) at the two sense resistor leads. The share bus, referred to ground, links all the paralleled power supplies.


## REFERENCES

[1] "L6615 - Load share controller" (Datasheet)
Figure 24. Detailed Secondary Side


Figure 25. Secondary side with current sharing


## 7 APPLICATION IDEAS

In fig. 26 a circuit is suggested to obtain the regulated +3.3 V output with a linear configuration instead of the Magamp circuitry.
In this case the output of the E/A modulates the gate-source voltage of a power MOS in series with the power stage.
In fig. 27 a simple and cheap latch circuit is showed to manage an OV fault on the Auxiliary output in the same way of an OC (UV) fault, without having recourse to a (expensive) power crowbar. By tuning the value of RSET it is possible to set the voltage value that triggers the latch circuit; $C_{D E L}$ defines the turn-on delay. A diode connected between the collector of Q1 and Cout pulls down the output of the auxiliary E/A: this has the same effect of the OCP_bounce internal signal that guarantees the reduction of duty cycle.

Figure 26. Controlling a Linear Regulator with the Error Amplifier B


Figure 27. Auxiliary OVP without Crowbar


| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :--- | :--- | :--- |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A | 2.35 |  | 2.65 | 0.093 |  | 0.104 |
| A1 | 0.10 |  | 0.30 | 0.004 |  | 0.012 |
| A2 |  |  | 2.55 |  |  | 0.100 |
| B | 0.33 |  | 0.51 | 0.013 |  | 0.0200 |
| C | 0.23 |  | 0.32 | 0.009 |  | 0.013 |
| D | 15.20 |  | 15.60 | 0.598 |  | 0.614 |
| E | 7.40 |  | 7.60 | 0.291 |  | 0.299 |
| e |  | 1.27 |  |  | 0,050 |  |
| H | 10.0 |  | 10.65 | 0.394 |  | 0.419 |
| h | 0.25 |  | 0.75 | 0.010 |  | 0.030 |
| k |  | 0.40 |  | 1.27 | 0.016 |  |
| L |  |  | 0.050 |  |  |  |



27/29

| DIM. | mm |  |  | inch |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN. | TYP. | MAX. | MIN. | TYP. | MAX. |
| A |  |  | 5.08 |  |  | 0.20 |
| A1 | 0.51 |  |  | 0.020 |  |  |
| A2 | 3.05 | 3.30 | 4.57 | 0.120 | 0.130 | 0.180 |
| B | 0.36 | 0.46 | 0.56 | 0.0142 | 0.0181 | 0.0220 |
| B1 | 0.76 | 1.02 | 1.14 | 0.030 | 0.040 | 0.045 |
| c | 0.23 | 0.25 | 0.38 | 0.009 | 0.0098 | 0.0150 |
| D | 22.61 | 22.86 | 23.11 | 0.890 | 0.90 | 0.910 |
| E | 7.62 |  | 8.64 | 0.30 |  | 0.340 |
| E1 | 6.10 | 6.40 | 6.86 | 0.240 | 0.252 | 0.270 |
| e |  | 1.778 |  |  | 0.070 |  |
| e1 |  | 7.62 |  |  | 0.30 |  |
| e2 |  |  | 10.92 |  |  | 0.430 |
| e3 |  |  | 1.52 |  |  | 0.060 |
| L | 2.54 | 3.30 | 3.81 | 0.10 | 0.130 | 0.150 |



Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

# The ST logo is a registered trademark of STMicroelectronics 

© 2002 STMicroelectronics - All Rights Reserved
STMicroelectronics GROUP OF COMPANIES
Australia - Brazil - Canada - China - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco Singapore - Spain - Sweden - Switzerland - United Kingdom - United States.

## http://www.st.com

