## AN8049FHN

## 1.8-volt 3-channel step-up, step-down, and polarity inverting DC-DC converter control IC

Overview
The AN8049FHN is a three-channel PWM DC-DC converter control IC that features low-voltage operation. This IC can form a power supply that provides two stepup outputs and one step-down or polarity inverted output with a minimal number of external components. Minimal operating supply voltage of this IC is as low as 1.8 V , so that it can operate from 2 dry-batteries.

And also, it is housed in an ultrathin, 4-directionallead SMD-package whose thickness is 0.8 mm maximum and pin-pitch is 0.5 mm therefore it is most suitable for making a power supply small and thin.

## Features

- Wide operating supply voltage range: 1.8 V to 14 V
- High-precision reference voltage circuit
- $\mathrm{V}_{\text {REF }}$ pin voltage: $\pm 1 \%$
- Error amplifier: $\pm 1.5 \%$
- Ultrathin surface mounting package for miniaturized and thinner power supplies

Package: QFN-24
$0.5-\mathrm{mm}$ lead pitch
$5.4 \mathrm{~mm} \times 4.4 \mathrm{~mm} \times \mathrm{t} 0.8 \mathrm{~mm}$

- Supports control over a wide output frequency range: 20 kHz to 1 MHz
- On/off (sequence control) pins provided for each channel for easy sequence control setup
- The negative supply error amplifier supports 0 -volt input.

Common-mode input voltage range: -0.1 V to $\mathrm{V}_{\mathrm{CC}}-1.4 \mathrm{~V}$
This allows the number of external components to be reduced by two resistors.

- Fixed duty factor: 86\%

However, the duty can be adjusted to anywhere from $0 \%$ to $100 \%$ with an external resistor.

- Timer latch short-circuit protection circuit (charge current: $1.1 \mu \mathrm{~A}$ typical)
- Low input voltage malfunction prevention circuit (U.V.L.O.)
(operation start voltage: 1.67 V typical)
- Standby function (active-high control input, standby mode current: $1 \mu \mathrm{~A}$ maximum)


## Applications

- Electronic equipment that requires a power supply system

Block Diagram


Pin Descriptions

| Pin No. | Description | Pin No. |  |
| :---: | :---: | :---: | :---: |
| 1 | DT2 | 13 | OUT3 |
| 2 | DT1 | 14 | V $_{\text {CC }}$ |
| 3 | CTL3 | 15 | OSC |
| 4 | CTL2 | 16 | IN+3 |
| 5 | CTL1 | 17 | IN-3 |
| 6 | Off | 18 | FB3 |
| 7 | V $_{\text {REF }}$ | 19 | IN-2 |
| 8 | RB2 | 20 | FB2 |
| 9 | RB1 | 21 | IN-1 |
| 10 | OUT1 | 22 | FB1 |
| 11 | OUT2 | 23 | S.C.P. |
| 12 | GND | 24 | DT3 |

## Absolute Maximum Ratings

| Parameter | Symbol | Rating | Unit |
| :--- | :---: | :---: | :---: |
| Supply voltage | $\mathrm{V}_{\mathrm{CC}}$ | 14.2 | V |
| Off pin allowable application voltage | $\mathrm{V}_{\mathrm{OFF}}$ | 14.2 | V |
| Error amplifier input allowable | $\mathrm{V}_{\mathrm{IN}}$ | $\mathrm{V}_{\mathrm{CC}}$ | V |
| application voltage ${ }^{* 2}$ |  | -50 | mA |
| OUT1 and OUT2 pin output | $\mathrm{I}_{\mathrm{SO}(\mathrm{OUT})}$ |  | mA |
| source current |  | +50 | mW |
| OUT3 pin output current | $\mathrm{I}_{\mathrm{SI}(\mathrm{OUT})}$ | 111 | ${ }^{\circ} \mathrm{C}$ |
| Power dissipation ${ }^{* 1}$ | $\mathrm{P}_{\mathrm{D}}$ | -30 to +85 | ${ }^{\circ} \mathrm{C}$ |
| Operating temperature | $\mathrm{T}_{\mathrm{opr}}$ | $\mathrm{T}_{\mathrm{stg}}$ | -55 to +150 |
| Storage temperature |  |  |  |

Note) $* 1: \mathrm{T}_{\mathrm{a}}=85^{\circ} \mathrm{C}$. For the independent IC without a heat sink.
*2: When $\mathrm{V}_{\mathrm{CC}}$ is less than $6 \mathrm{~V}, \mathrm{~V}_{\mathrm{IN}-1}$ and $\mathrm{V}_{\mathrm{IN}+2}$ must be $\mathrm{V}_{\mathrm{CC}}$.

## Recommended Operating Range

| Parameter | Symbol | Range | Unit |
| :--- | :---: | :---: | :---: |
| Off pin application voltage | $\mathrm{V}_{\mathrm{OFF}}$ | 0 to 14 | V |
| OUT1 and OUT2 pin output source current | $\mathrm{I}_{\text {SO(OUT) }}$ | $-40(\mathrm{~min})$. | mA |
| OUT3 pin output current | $\mathrm{I}_{\mathrm{SI}(\mathrm{OUT})}$ | $40(\mathrm{max})$. | mA |
| Timing resistance | $\mathrm{R}_{\mathrm{T}}$ | 3 to 33 | kW |
| Timing capacitance | $\mathrm{C}_{\mathrm{T}}$ | 100 to 1000 | pF |
| Oscillator frequency | $\mathrm{f}_{\mathrm{OUT}}$ | 20 to 1000 | kHz |
| Short-circuit protection time-constant setting capacitance | $\mathrm{C}_{\mathrm{SCP}}$ | $1000(\mathrm{~min})$. | pF |
| Output current setting resistance | $\mathrm{R}_{\mathrm{B}}$ | 750 to 15000 | $\Omega$ |

Electrical Characteristics at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference voltage block |  |  |  |  |  |  |
| Reference voltage | $\mathrm{V}_{\text {REF }}$ | $\mathrm{I}_{\text {REF }}=-0.1 \mathrm{~mA}$ | 1.247 | 1.26 | 1.273 | V |
| Line regulation with input fluctuation | Line | $\mathrm{V}_{\text {CC }}=1.8 \mathrm{~V}$ to 14 V | - | 2 | 20 | mV |
| Load regulation | Load | $\mathrm{I}_{\text {REF }}=-0.1 \mathrm{~mA}$ to -1 mA | -20 | -3 | - | mV |
| $\mathrm{V}_{\text {REF }}$ temperature characteristics | $\mathrm{V}_{\text {RFEdT }}$ | $\mathrm{T}_{\mathrm{a}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 1 | - | \% |
| $\mathrm{V}_{\text {REF }}$ pin short-circuit current | $\mathrm{I}_{\mathrm{OC}}$ |  | - | -10 | - | mA |
| U.V.L.O. block |  |  |  |  |  |  |
| Circuit operation start voltage | $\mathrm{V}_{\text {UON }}$ |  | 1.59 | 1.67 | 1.75 | V |
| Error amplifier 1 block |  |  |  |  |  |  |
| Input threshold voltage 1 | $\mathrm{V}_{\text {TH1 }}$ |  | 1.241 | 1.26 | 1.279 | V |
| Input bias current 1 | $\mathrm{I}_{\mathrm{B} 1}$ |  | - | 0.1 | 0.2 | $\mu \mathrm{A}$ |
| High-level output voltage 1 | $\mathrm{V}_{\text {EH1 }}$ |  | 1.0 | 1.2 | 1.4 | V |
| Low-level output voltage 1 | $\mathrm{V}_{\text {ELI }}$ |  | - | - | 0.2 |  |
| Output source current 1 | $\mathrm{I}_{\text {SO(FB) } 1}$ |  | -38 | -31 | -24 | $\mu \mathrm{A}$ |
| Output sink current 1 | $\mathrm{I}_{\text {Sl(FB) }}$ |  | 0.5 | - | - | mA |
| $\mathrm{V}_{\text {TH }}$ temperature characteristics 1 | $\mathrm{V}_{\text {THdT1 }}$ | $\mathrm{T}_{\mathrm{a}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 1.5 | - | \% |
| Open-loop gain 1 | $\mathrm{A}_{\mathrm{V} 1}$ |  | - | 80 | - | dB |
| Error amplifier 2 block |  |  |  |  |  |  |
| Input threshold voltage 2 | $\mathrm{V}_{\text {TH2 }}$ |  | 1.241 | 1.26 | 1.279 | V |
| Input bias current 2 | $\mathrm{I}_{\mathrm{B} 2}$ |  | - | 0.1 | 0.2 | $\mu \mathrm{A}$ |
| High-level output voltage 2 | $\mathrm{V}_{\text {EH2 }}$ |  | 1.0 | 1.2 | 1.4 | V |
| Low-level output voltage 2 | $\mathrm{V}_{\mathrm{EL} 2}$ |  | - | - | 0.2 |  |
| Output source current 2 | $\mathrm{I}_{\mathrm{SO}(\mathrm{FB}) 2}$ |  | -38 | -31 | -24 | $\mu \mathrm{A}$ |
| Output sink current 2 | $\mathrm{I}_{\mathrm{Sl}(\mathrm{FB}) 2}$ |  | 0.5 | - | - | mA |
| $\mathrm{V}_{\text {TH }}$ temperature characteristics 2 | $\mathrm{V}_{\text {THdT2 }}$ | $\mathrm{T}_{\mathrm{a}}=-30^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | - | 1.5 | - | \% |
| Open-loop gain 2 | $\mathrm{A}_{\mathrm{V} 2}$ |  | - | 80 | - | dB |

Error amplifier 3 block

| Input offset voltage | $\mathrm{V}_{\mathrm{IO}}$ |  | -6 | - | 6 | mV |
| :--- | :---: | :--- | :---: | :---: | :---: | :---: |
| Common-mode input voltage range | $\mathrm{V}_{\mathrm{ICR}}$ |  | -0.1 | - | $\mathrm{V}_{\mathrm{CC}}$ <br> -1.4 | V |
| Input bias current 3 | $\mathrm{I}_{\mathrm{B} 3}$ |  | -0.6 | -0.3 | - | $\mu \mathrm{A}$ |
| High-level output voltag 3 | $\mathrm{V}_{\mathrm{EH} 3}$ |  | 1.0 | 1.2 | 1.4 | V |
| Low-level output voltage 3 | $\mathrm{V}_{\mathrm{EL} 3}$ |  | - | - | 0.2 |  |
| Output source current 3 | $\mathrm{I}_{\mathrm{SO}(\mathrm{FB}) 3}$ |  | -38 | -31 | -24 | $\mu \mathrm{~A}$ |
| Output sink current 3 | $\mathrm{I}_{\mathrm{SI}(\mathrm{FB}) 3}$ |  | 0.5 | - | - | mA |
| Open-loop gain 3 | $\mathrm{A}_{\mathrm{V} 3}$ |  | - | 80 | - | dB |

Electrical Characteristics (continued) at $\mathrm{V}_{\mathrm{CC}}=2.4 \mathrm{~V}, \mathrm{C}_{\text {REF }}=0.1 \mu \mathrm{~F}, \mathrm{~T}_{\mathrm{a}}=25^{\circ} \mathrm{C}$

| Parameter | Symbol | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Oscillator block |  |  |  |  |  |  |
| Oscillator frequency | $\mathrm{f}_{\text {OUT }}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | 170 | 190 | 210 | kHz |
| Frequency supply voltage characteristics | $\mathrm{f}_{\mathrm{DV}}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | - | 1 | - | \% |
| Frequency temperature characteristics | $\mathrm{f}_{\mathrm{DT}}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | - | 3 | - | \% |
| Output 1 block |  |  |  |  |  |  |
| Output duty factor 1 | Du ${ }_{1}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | 80 | 86 | 92 | \% |
| High-level output voltage 1 | $\mathrm{V}_{\mathrm{OH} 1}$ | $\mathrm{I}_{\mathrm{O}}=-10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{CC}}-1$ | - | - | V |
| Low-level output voltage 1 | $\mathrm{V}_{\mathrm{OL} 1}$ | $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | - | - | 0.2 | V |
| Output source current 1 | $\mathrm{I}_{\text {SO(OUT) }}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | -32 | -27 | -22 | mA |
| Output sink current 1 | $\mathrm{I}_{\text {SI(OUT) } 1}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | 40 | - | - | mA |
| Pull-down resistor 1 | $\mathrm{R}_{\mathrm{O} 1}$ |  | 20 | 30 | 40 | k $\Omega$ |
| Output 2 block |  |  |  |  |  |  |
| Output duty factor 2 | $\mathrm{Du}_{2}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | 80 | 86 | 92 | \% |
| High-level output voltage 2 | $\mathrm{V}_{\mathrm{OH} 2}$ | $\mathrm{I}_{\mathrm{O}}=-10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | $\mathrm{V}_{\mathrm{CC}}-1$ | - | - | V |
| Low-level output voltage 2 | $\mathrm{V}_{\text {OL2 }}$ | $\mathrm{I}_{\mathrm{O}}=10 \mathrm{~mA}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | - | - | 0.2 | V |
| Output source current 2 | $\mathrm{I}_{\text {So(OUT)2 }}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | -32 | -27 | -22 | mA |
| Output sink current 2 | $\mathrm{I}_{\text {SI(OUT)2 }}$ | $\mathrm{V}_{\mathrm{O}}=0.7 \mathrm{~V}, \mathrm{R}_{\mathrm{B}}=1 \mathrm{k} \Omega$ | 40 | - | - | mA |
| Pull-down resistor 2 | $\mathrm{R}_{\mathrm{O} 2}$ |  | 20 | 30 | 40 | k $\Omega$ |
| Output 3 block |  |  |  |  |  |  |
| Output duty factor 3 | $\mathrm{Du}_{3}$ | $\mathrm{R}_{\mathrm{T}}=7.5 \mathrm{k} \Omega, \mathrm{C}_{\mathrm{T}}=680 \mathrm{pF}$ | 80 | 86 | 92 | \% |
| Output saturation voltage | $\mathrm{V}_{\mathrm{O}(\mathrm{SAT})}$ |  | - | - | 0.2 | V |
| Short-circuit protection circuit block |  |  |  |  |  |  |
| Input standby voltage | $\mathrm{V}_{\text {STBY }}$ |  | - | - | 0.1 | V |
| Input threshold voltage | $\mathrm{V}_{\text {THPC }}$ |  | 0.8 | 0.9 | 1.0 | V |
| Input latch voltage | $\mathrm{V}_{\text {IN }}$ |  | - | - | 0.1 | V |
| Charge current | $\mathrm{I}_{\text {CHG }}$ | $\mathrm{V}_{\text {SCP }}=0 \mathrm{~V}$ | -1.3 | -1.0 | -0.7 | $\mu \mathrm{A}$ |
| Comparator threshold voltage | $\mathrm{V}_{\text {THL }}$ |  | - | 1.26 | - | V |
| On/off control block |  |  |  |  |  |  |
| Input threshold voltage | $\mathrm{V}_{\text {ON(TH) }}$ |  | 0.7 | 1.0 | 1.3 | V |
| Off pin current | $\mathrm{I}_{\text {OFF }}$ | $\mathrm{V}_{\text {OFF }}=5 \mathrm{~V}$ | - | 35 | - | $\mu \mathrm{A}$ |
| CTL block |  |  |  |  |  |  |
| Input threshold voltage | $\mathrm{V}_{\text {THCTL }}$ |  | 1.07 | 1.26 | 1.47 | V |
| Charge current | $\mathrm{I}_{\text {CTL }}$ | $\mathrm{V}_{\text {CTL }}=0 \mathrm{~V}$ | -1.3 | -1.0 | -0.7 | $\mu \mathrm{A}$ |
| Whole device |  |  |  |  |  |  |
| Average consumption current | $\mathrm{I}_{\text {CC(OFF) }}$ | $\mathrm{R}_{\mathrm{B}}=9.1 \mathrm{k} \Omega$, duty $=50 \%$ | - | 4.2 | 5.5 | mA |
| Standby mode current | $\mathrm{I}_{\mathrm{CC}(\mathrm{SB})}$ |  | - | - | 1 | $\mu \mathrm{A}$ |


| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 1 |  | DT2: <br> Sets the channel 2 soft start time. <br> Set the time by connecting a capacitor between this pin and ground. <br> Note that although the channel 2 maximum on duty is set internally to $86 \%$, the maximum on duty can be set to a value of $86 \%$ or less by inserting a resistor between this pin and ground, and can be set to a value of $86 \%$ or more by inserting a resistor between this pin and the $\mathrm{V}_{\text {REF }}$ pin. | I |
| 2 |  | DT1: <br> Sets the channel 1 soft start time. <br> Set the time by connecting a capacitor between this pin and ground. <br> Note that although the channel 1 maximum on duty is set internally to $86 \%$, the maximum on duty can be set to a value of $86 \%$ or less by inserting a resistor between this pin and ground, and can be set to a value of $86 \%$ or more by inserting a resistor between this pin and the $V_{\text {REF }}$ pin. |  |
| 3 |  | CTL3: <br> Controls the on/off state of channel 3. A delay can be provided in the power supply turn-on start time by connecting a capacitor between this pin and ground. $\mathrm{t}_{\mathrm{DLY} 3}=1.26(\mathrm{~V}) \times \mathrm{C}_{\mathrm{CTL}}(\mu \mathrm{F}) / 1.1(\mu \mathrm{~A}) \quad(\mathrm{s})$ This pin can also be used to control the on/off state with an external signal. In that case, the allowable input voltage range is from 0 V to $\mathrm{V}_{\mathrm{CC}}$. Note that during U.V.L.O. and timer latch operation, this pin is connected to ground through a $20 \mathrm{k} \Omega$ resistor. | I |


| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 4 |  | CTL2: <br> Controls the on/off state of channel 2. A delay can be provided in the power supply turn-on start time by connecting a capacitor between this pin and ground. $\mathrm{t}_{\mathrm{DLY} 2}=1.26(\mathrm{~V}) \times \mathrm{C}_{\mathrm{CTL} 2}(\mu \mathrm{~F}) / 1.1(\mu \mathrm{~A}) \quad(\mathrm{s})$ This pin can also be used to control the on/off state with an external signal. In that case, the allowable input voltage range is from 0 V to $\mathrm{V}_{\mathrm{CC}}$. Note that during U.V.L.O. and timer latch operation, this pin is connected to ground through a $20 \mathrm{k} \Omega$ resistor. | I |
| 5 |  | CTL1: <br> Controls the on/off state of channel 1. A delay can be provided in the power supply turn-on start time by connecting a capacitor between this pin and ground. $\mathrm{t}_{\mathrm{DLY} 1}=1.26(\mathrm{~V}) \times \mathrm{C}_{\text {CTL1 }}(\mu \mathrm{F}) / 1.1(\mu \mathrm{~A}) \quad(\mathrm{s})$ This pin can also be used to control the on/off state with an external signal. In that case, the allowable input voltage range is from 0 V to $\mathrm{V}_{\mathrm{CC}}$. Note that during U.V.L.O. and timer latch operation, this pin is connected to ground through a $20 \mathrm{k} \Omega$ resistor. | I |
| 6 |  | Off: <br> Controls the on/off state. <br> When the input is high: normal operation $\left(\mathrm{V}_{\mathrm{OFF}}>1.2 \mathrm{~V}\right)$ <br> When the input is low: standby mode $\left.\mathrm{V}_{\mathrm{OFF}}<0.6 \mathrm{~V}\right)$ <br> In standby mode, the total current consumption is held to under $1 \mu \mathrm{~A}$. | I |
| 7 |  | $\mathrm{V}_{\mathrm{REF}}$ : <br> Outputs the internal reference voltage. The reference voltage is 1.26 V (allowance: $\pm 1 \%$ ) when $\mathrm{V}_{\mathrm{CC}}$ is 2.4 V and $\mathrm{I}_{\text {REF }}$ is -0.1 mA . Insert a capacitor of at least $0.1 \mu \mathrm{~F}$ between $\mathrm{V}_{\text {REF }}$ and ground for phase compensation. | O |


| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 8 |  | RB2: <br> Connection for a resistor that sets the channel 2 output source current. <br> Use a resistor in the range $750 \Omega$ to $1.5 \mathrm{k} \Omega$. | I |
| 9 |  | RB1: <br> Connection for a resistor that sets the channel 1 output source current. Use a resistor in the range $750 \Omega$ to $1.5 \mathrm{k} \Omega$. | I |
| 10 |  | OUT1: <br> Push-pull output. <br> The absolute maximum rating for the output source current is -50 mA . <br> Connecting the external resistor to RB1 terminal allows this circuit to provide an output source current with excellent line regulation and minimal sample-tosample variations. | O |
| 11 |  | OUT2: <br> Push-pull output. <br> The absolute maximum rating for the output source current is -50 mA . <br> Connecting the external resistor to RB2 terminal allows this circuit to provide an output source current with excellent line regulation and minimal sample-tosample variations. | O |
| 12 | ${ }^{7} \pi$ | GND: <br> Ground. | - |

- Terminal Equivalent Circuit (continued)

| Pin No. | Equivalent circuit | Description | I/O |
| :---: | :---: | :---: | :---: |
| 13 |  | OUT3: <br> Open-collector output. <br> The absolute maximum rating for the output current is +50 mA . | O |
| 14 | $\square^{14}$ | $\mathrm{V}_{\mathrm{CC}}$ : <br> Power supply terminal. <br> Provide the operating supply voltage in the range 1.8 V to 14 V . | - |
| 15 |  | OSC: <br> Connection for the capacitor and resistor that determine the oscillator frequency. Use a capacitor in the range 100 pF to 1000 pF and a resistor in the range $3 \mathrm{k} \Omega$ to $33 \mathrm{k} \Omega$. Use an oscillator frequency in the range 20 kHz to 1 MHz . | O |
| 16 |  | $\mathrm{IN}+3$ : <br> Noninverting input to the error amplifier 3. | I |
| 17 |  | IN-3: <br> Inverting input to the error amplifier 3. | I |
| 18 |  | FB3: <br> Output from the error amplifier 3. <br> This circuit can provide a source current of $-31 \mu \mathrm{~A}$ or a sink current of 0.5 mA (minimum). | O |
| 19 |  | IN-2: <br> Inverting input to the error amplifier 2. | I |

Termal Equivalent

## Usage Notes

## [1] Allowable power dissipation

Since the power dissipation ( P ) in this IC increases proportionally with the supply voltage, applications must be careful to operate so that the loss does not exceed the allowable power dissipation, $\mathrm{P}_{\mathrm{D}}$, for the package.

Reference formula:

$$
\begin{aligned}
& \mathrm{P}=\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BEQ} 1}\right) \times \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1} \times \mathrm{Du}_{1} \quad \leftarrow \text { Power dissipation in the channel } 1 \text { output stage } \\
& +\left(\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BEQ} 2}\right) \times \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2} \times \mathrm{Du}_{2} \\
& +\mathrm{V}_{\mathrm{O}(\mathrm{SAT}) 3} \times \mathrm{I}_{\mathrm{OUT} 3} \times \mathrm{Du}_{3} \\
& +\mathrm{V}_{\mathrm{CC}} \times \mathrm{I}_{\mathrm{CC}} \quad \leftarrow \text { Power dissipation between } \mathrm{V}_{\mathrm{CC}} \text { and ground } \\
& <\mathrm{P}_{\mathrm{D}} \\
& \mathrm{~V}_{\text {BEQ1 }} \quad \text { : The voltage between the base and emitter of the npn transistor Q1 } \\
& \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1} \text { : The OUT1 pin output source current } \\
& \text { (When } \mathrm{R}_{\mathrm{RB} 1} \text { is } 1 \mathrm{k} \Omega, \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 1} \text { will be } 38 \mathrm{~mA} \text {, maximum.) } \\
& \mathrm{Du}_{1} \quad: \text { The output } 1 \text { duty factor } \\
& \mathrm{V}_{\text {BEQ2 }} \quad: \text { The voltage between the base and emitter of the npn transistor Q2 } \\
& \mathrm{I}_{\mathrm{SO}(\mathrm{OUT}) 2} \text { : The OUT2 pin output source current } \\
& \text { (When } \mathrm{R}_{\mathrm{RB} 2} \text { is } 1 \mathrm{k} \Omega, \mathrm{I}_{\mathrm{SO}(\mathrm{OUT)} 2} \text { will be } 38 \mathrm{~mA} \text {, maximum.) } \\
& \mathrm{Du}_{2} \quad: \text { The output } 2 \text { duty factor } \\
& \mathrm{V}_{\mathrm{O}(\mathrm{SAT}) 3} \text { : The OUT3 pin saturation voltage ( } 0.5 \mathrm{~V} \text { maximum when OUT1 is } 40 \mathrm{~mA} \text {.) } \\
& \mathrm{I}_{\text {OUT3 }} \quad: \text { The OUT3 pin current (This will be }\left\{\mathrm{V}_{\mathrm{CC}}-\mathrm{V}_{\mathrm{BEQ} 3}-\mathrm{V}_{\mathrm{O}(\mathrm{SAT}) 3}\right\} / \mathrm{R}_{\mathrm{O} 3} \text {.) } \\
& \mathrm{Du}_{3} \quad: \text { The output } 3 \text { duty factor } \\
& \mathrm{I}_{\mathrm{CC}} \quad: \text { The } \mathrm{V}_{\mathrm{CC}} \text { pin current }
\end{aligned}
$$

## [2] Allowable $\mathrm{V}_{\mathrm{Cc}}$ ripple

$\mathrm{V}_{\mathrm{CC}}$ ripple due to the switching transistor being turned on and off can cause this IC's U.V.L.O. circuit, which is biased by $\mathrm{V}_{\mathrm{CC}}$, to operate incorrectly, and can cause the S.C.P. capacitor charging operation to fail to start when the output is shorted.

The figure shows the allowable range for $\mathrm{V}_{\mathrm{CC}}$ ripple. Applications should reduce $\mathrm{V}_{\mathrm{CC}}$ ripple to be within this range, either by inserting a ripple filter in the $\mathrm{V}_{\mathrm{CC}}$ line or by inserting a capacitor between the IC GND and $\mathrm{V}_{\mathrm{CC}}$ pins and locating that capacitor as close to the IC as possible.

Note that the allowable range shown here is the result of testing the IC alone and that the allowable range may differ depending on the actual structure of the power supply circuit. Also note that this allowable range is a design target, and is not guaranteed by testing of all samples.


## Application Notes

[1] QFN024-P-0405 package power dissipation


Application Notes (continued)
[2] Main characteristics






## Application Notes (continued)

[3] Timing charts


## Application Notes (continued)

## [4] Function descriptions

1. Reference voltage block

This circuit is composed of a band gap circuit, and outputs a 1.26 V (typical) reference voltage that is temperature compensated to a precision of $\pm 1 \%$. This reference voltage is stabilized when the supply voltage is 1.8 V or higher. This reference voltage is used by error amplifiers 1 and 2.

## 2. Triangular wave generator

This circuit generates a triangular wave like a sawtooth with a peak of 0.7 V and a trough of 0.2 V using a capacitor $\mathrm{C}_{\mathrm{T}}$ (for the time constant) and resistor $\mathrm{R}_{\mathrm{T}}$ connected to the OSC pin (pin 15). The oscillator frequency can be set to an arbitrary value by selecting appropriate values for the external capacitor and resistor, $\mathrm{C}_{\mathrm{T}}$ and $\mathrm{R}_{\mathrm{T}}$. This IC can use an oscillator frequency in the range 20 kHz to 1 MHz . The triangular wave signal is provided to the noninverting input of the PWM comparator in each channel internally to the IC. Use the formulas below for rough calculation of the oscillator frequency.


Figure 1. Triangular oscillator waveform

$$
\begin{equation*}
\mathrm{f}_{\mathrm{OSC}} \approx-\frac{1}{\mathrm{C}_{\mathrm{T}} \times \mathrm{R}_{\mathrm{T}} \times \ln \frac{\mathrm{V}_{\mathrm{OSCL}}}{\mathrm{~V}_{\mathrm{OSCH}}}} \approx 0.8 \times \frac{1}{\mathrm{C}_{\mathrm{T}} \times \mathrm{R}_{\mathrm{T}}} \tag{Hz}
\end{equation*}
$$

Note, however, that the above formulas do not take the rapid charge time, overshoot, and undershoot into account. See the experimentally determined graph of the oscillator frequency vs. timing capacitance value provided in the main characteristics section.
3. Error amplifier 1

This circuit is an npn-transistor input error amplifier that detects and amplifies the DC-DC converter output voltage, and inputs that signal to a PWM comparator. The 1.26 V internal reference voltage is applied to the noninverting input. Arbitrary gain and phase compensation can be set up by inserting a resistor and capacitor in series between the FB1 pin (pin 22) and the $\mathrm{IN} \pm 1$ pin (pin 21). The output voltage $\mathrm{V}_{\text {OUT1 }}$ can be set using the circuit shown in the figure.


Figure 2. Connection method of error amplifier 1
(Step-up output)

## Application Notes (continued)

## [4] Function descriptions (continued)

4. Error amplifier 2

This circuit is an npn-transistor input error amplifier that detects and amplifies the DC-DC converter output voltage, and inputs that signal to a PWM comparator. The 1.26 V internal reference voltage is applied to the noninverting input. Arbitrary gain and phase compensation can be set up by inserting a resistor and capacitor in series between the FB2 pin (pin 20) and the IN-2 pin (pin 19). The output voltage $V_{\text {OUT2 }}$ can be set using the circuit shown in the figure.


Figure 3. Connection method of error amplifier 2 (Step-up output)
5. Error amplifier 3

This circuit is a pnp-transistor input error amplifier that detects and amplifies the DC-DC converter output voltage and inputs that signal to a PWM comparator. Arbitrary gain and phase compensation can be set up by inserting a resistor and capacitor in series between the FB3 pin (pin 18) and the IN-3 pin (pin 17). The output voltage $\mathrm{V}_{\text {OUT3 }}$ can be set using the circuit shown in the figure.

Step-down output


$$
V_{\text {OUT3 }}=\frac{R_{2}}{R_{1}+R_{2}} \times \frac{R_{3}+R_{4}}{R_{4}} \times V_{\text {REF }}
$$

Inverting output


Figure 4. Connection method of error amplifier 3
6. Timer latch short-circuit protection circuit

This circuit protects the external main switching elements, flywheel diodes, choke coils, and other components against degradation or destruction if an excessive load or a short circuit of the power supply output continues for longer than a certain fixed period.

The timer latch short-circuit protection circuit detects the output of the error amplifiers. If the DC-DC converter output voltage drops and an FB pin (pins 18,20 , or 22 ) voltage exceeds 0.9 V , the S.C.P. comparator outputs a low level and the timer circuit starts. This starts charging the external protection circuit delay time capacitor.

If the error amplifier output does not return to the normal voltage range before that capacitor reaches 1.26 V , the latch circuit latches, the output drive transistors are turned off, and the dead-time is set to $100 \%$.

## Application Notes (continued)

## [4] Function descriptions (continued)

7. Low input voltage malfunction prevention circuit (U.V.L.O.)

This circuit protects the system against degradation or destruction due to incorrect control operation when the power supply voltage falls during power on or power off.

The low input voltage malfunction prevention circuit detects the internal reference voltage that changes with the supply voltage level. While the supply voltage is rising, this circuit cuts off the output drive transistor until the reference voltage reaches 1.67 V . It also sets the dead-time to $100 \%$ and at the same time holds the S.C.P. pin (pin 23) and the DT pins (pins 1,2 , and 24) at 0 V , and the OSC pin (pin 15) at about 1.2 V .
8. PWM comparators

The PWM comparators control the on-period of the output pulse according to their input voltage.
The output transistors are turned on during periods when the OSC pin (pin 15) triangular wave is lower than both of the corresponding FB pin (pins 18, 20, or 22) and the corresponding DT pin (pins 1, 2, or 24).

The PWM 2 circuit turns the output transistor on during periods when OSC pin (pin 15) triangular wave is at a higher level than both of the FB2 pin (pin 20) and the DT2 pin (pin 1).

The maximum duty is set to $86 \%$ internally, but it can be set to a value lower than $86 \%$ by inserting a resistor between the corresponding DT pin and ground, and can be set to a value higher than $86 \%$ by inserting a resistor between the corresponding DT pin and the $\mathrm{V}_{\text {REF }}$ pin.

The IC's soft start function operates to gradually increase the width of the output pulse on-period during startup if a capacitor is inserted between the DT pin and ground.
9. Output 1 and output 2 blocks

These output circuits have a totem pole structure. A constant-current source output with good line regulation can be set up freely by connecting current setting resistors to the RB pins.

These circuits can provide a constant-current source output of up to 50 mA .
10. Output 3 block

This output circuit has an open collector structure.
An output current of up to 50 mA can be provided, and the output pin has a breakdown voltage of 15 V .
11. CTL block

The CTL block output circuit also has a totem pole structure. A constant-current source output with good line regulation can be set up freely by connecting current setting resistors to the RB2 pin.

The CTL block can provide a constant-current source output of up to 50 mA .

## Application Notes (continued)

[5] Time constant setup for the timer latch short-circuit protection circuit
Figure 6 shows the structure of the timer latch short-circuit protection circuit. The short-circuit protection comparator continuously compares a 0.9 V reference voltage with the $\mathrm{FB} 1, \mathrm{FB} 2$, and FB 3 error amplifier outputs.

When the DC-DC converter output load conditions are stable, the short-circuit protection comparator holds its average value since there are no fluctuations in the error amplifier outputs. At this time, the output transistor Q1 will be in the conducting state, and the S.C.P. pin will be held at 0 V .

If the output load conditions change rapidly and a high-level signal ( 0.9 V or higher) is input to the short-circuit protection comparator from the error amplifier output, the short-circuit protection comparator will output a low level and the output transistor Q1 will shut off. Then, the capacitor $\mathrm{C}_{\mathrm{SCP}}$ connected to the S.C.P. pin will start to charge. When the external capacitor $\mathrm{C}_{\mathrm{SCP}}$ is charged to about 1.26 V by the constant current of about 1.1 mA , the latch circuit will latch and the dead-time will be set to $100 \%$ with the output held fixed at the low level. Once the latch circuit has latched, the S.C.P. pin capacitor will be discharged to about 0 V , but the latch circuit will not reset unless either power is turned off or the power supply is restarted using on/off control.

$$
\begin{aligned}
& 1.26 \mathrm{~V}=\mathrm{I}_{\mathrm{CHG}} \times \frac{\mathrm{t}_{\mathrm{PE}}}{\mathrm{C}_{\mathrm{SCP}}} \\
& \therefore \mathrm{t}_{\mathrm{PE}}(\mathrm{~s})=1.15 \times \mathrm{C}_{\mathrm{SCP}}(\mu \mathrm{~F})
\end{aligned}
$$

At power supply startup, the output appears to be in the shorted state, and the IC starts to charge the S.C.P. pin capacitor. Therefore, users must select an external capacitor that allows the DC-DC converter output voltage to rise before the latch circuit in the later stage latches. In particular, care is required if the soft start function is used, since that function makes the startup time longer.


Figure 5. S.C.P. pin charging waveform


Figure 6. Short-circuit protection circuit

## Application Notes (continued)

[6] Parallel synchronous operation of multiple ICs
Multiple instances of this IC can be operated in parallel. If the OSC pins (pin 15) and Off pins (pin 6) are connected to each other as shown in figure 7, the ICs will operate at the same frequency.

It is also possible to operate a one-channel control IC (e.g. the AN8016SH or AN8016NSH) and a two-channel control IC (e.g. the AN8017SA or AN8018SA) in this parallel synchronous mode. In this case, short the OSC and Off pins together.

Note that it is not possible to control the on/off states of each IC operating in this mode independently. It is only possible to turn all the ICs on or off at the same time remotely.


Figure 7. Slave operation circuit example

## Application Notes (continued)

[7] Sequential operation
Delays can be provided in the startup times by inserting capacitors ( $\mathrm{C}_{\mathrm{CTL}}$ ) between the CTL pins and ground.
Delay time: $\mathrm{t}_{\mathrm{DLY}}=1.26(\mathrm{~V}) \times \mathrm{C}_{\mathrm{CTL}}(\mu \mathrm{F}) / 1.1(\mu \mathrm{~A}) \quad(\mathrm{s})$
Note that the individual channels can also be turned on or off independently by external signals. These external signals may have voltages in the range 0 V to $\mathrm{V}_{\mathrm{CC}}$.


Figure 8. Sequential operation

Application Notes (continued)
[8] Differences between this IC and the AN8049SH
The pin arrangements differ. The AN8049SH is an alternative package version of this IC.


AN8049SH


Application Notes (continued)
[9] Error amplifier frequency characteristics

1. Error amplifiers 1 and 2


## 2. Error amplifier 3

(Test circuit)



■ Application Circuit Example


