Data Sheet No. PD60175-C

## International **ICR** Rectifier

# IR2171

## LINEAR CURRENT SENSING IC

### **Features**

- Floating channel up to +600V
- Monolithic integration
- Linear current feedback through shunt resistor
- Direct digital PWM output for easy interface
- Low IQBS allows the boot strap power supply
- High Common Mode Noise Immunity
- Input overvoltage Protection for IGBT short circuit condition
- Open Drain output

## Descriptions

IR2171 is the linear current sensing IC designed for motor drive applications. It senses the motor phase current through an extenal shunt resistor, converts from analog to digital signal, and transfers the signal to the low side. IR's proprietary high voltage isolation technology is implemented to enable the high bandwidth signal processing. The output format is discrete PWM at 40kHz to eliminate need for the A/D input interface. It allows direct interface to uP via simple counter based measurement. The independently powered output enables easy interface to the opto coupler device for galvanic isolation if needed.

## Product Summary

| VOFFSET          | 600V           |
|------------------|----------------|
| I <sub>QBS</sub> | 1mA            |
| Vin              | +/-260mVmax    |
| Gain temp. drift | 20ppm/°C(typ.) |
| fo               | 40kHz (typ.)   |
|                  |                |

## Packages





### **Absolute Maximum Ratings**

Absolute maximum ratings indicate sustained limits beyond which damage to the device may occur. All voltage parameters are absolute voltages referenced to COM, all currents are defined positive into any lead. The thermal resistance and power dissipation ratings are measured under board mounted and still air conditions.

| Symbol            | Definition                                         |                                     | Min.                | Max.     | Units |
|-------------------|----------------------------------------------------|-------------------------------------|---------------------|----------|-------|
| VS                | High side offset voltage                           | h side offset voltage               |                     | 600      |       |
| V <sub>BS</sub>   | High side floating supply voltage                  |                                     | V <sub>S</sub> -0.3 | 25       | 1     |
| V <sub>CC</sub>   | Low side and logic fixed supply voltage            | side and logic fixed supply voltage |                     | 25       |       |
| VIN               | Maximum input voltage between VIN+ and VIN-        |                                     | -5                  | 5        | V     |
| V <sub>PO</sub>   | Digital PWM output voltage                         |                                     | COM -0.3            | VCC +0.3 |       |
| V <sub>IN-</sub>  | VIN- input voltage (note 1)                        |                                     | Vs -5               | VB+0.3   |       |
| dV/dt             | V/dt Allowable offset voltage slew rate            |                                     | —                   | 50       | V/ns  |
| PD                | Package power dissipation @ $T_A \le +25^{\circ}C$ | 8 lead SOIC                         | —                   | .625     |       |
|                   |                                                    | 8 lead PDIP                         | _                   | 1.0      | w     |
|                   |                                                    | 16 lead SOIC                        | _                   | 1.25     | 1     |
| Rth <sub>JA</sub> | Thermal resistance, junction to ambient            | 8 lead SOIC                         | —                   | 200      |       |
|                   |                                                    | 8 lead PDIP                         | _                   | 125      | °C/W  |
|                   |                                                    | 16 lead SOIC                        | _                   | 100      | 1     |
| TJ                | Junction temperature                               |                                     | _                   | 150      |       |
| Τ <sub>S</sub>    | Storage temperature                                |                                     | -55                 | 150      | °C    |
| TL                | Lead temperature (soldering, 10 seconds)           |                                     | -                   | 300      | 1     |

Note 1: Capacitors are required between VB and Vin-, and between VB and Vs pins when bootstrap power is used. The external power supply, when used, is required between VB and Vin-, and between VB and Vs pins.

### **Recommended Operating Conditions**

The output logic timing diagram is shown in figure 1. For proper operation the device should be used within the recommended conditions.

| Symbol          | Definition                                    | Min.                 | Max.               | Units |
|-----------------|-----------------------------------------------|----------------------|--------------------|-------|
| VB              | High side floating supply voltage             | V <sub>S</sub> +13.0 | V <sub>S</sub> +20 |       |
| VS              | High side floating supply offset voltage      | note 2               | 600                |       |
| V <sub>PO</sub> | Digital PWM output voltage                    | COM                  | Vcc                | V     |
| V <sub>CC</sub> | Low side and logic fixed supply voltage       | 9.5                  | 20                 |       |
| VIN             | Input voltage between $V_{IN+}$ and $V_{IN-}$ | -260                 | +260               | mV    |
| TA              | Ambient temperature                           | -40                  | 125                | °C    |

Note 2: Logic operation for Vs of -5 to +600V. Logic state held for Vs of -5V to -VBS.

International **TOR** Rectifier

### **DC Electrical Characteristics**

 $V_{CC} = V_{BS} = 15V$ , unless otherwise specified.

| Symbol                                   | Definition                                           | Min. | Тур. | Max. | Units  | <b>Test Conditions</b>              |
|------------------------------------------|------------------------------------------------------|------|------|------|--------|-------------------------------------|
| VIN                                      | Nominal input voltage range before saturation        | -260 | _    | 260  |        |                                     |
|                                          | $ V_{IN+} - V_{IN-} $                                |      |      |      | mV     |                                     |
| V <sub>OS</sub>                          | Input offset voltage                                 | -10  | 0    | 10   |        | V <sub>IN</sub> = 0V (Note 1)       |
| $\Delta V_{OS}/\Delta T_A$               | Input offset voltage temperature drift               | —    | 25   |      | μV/ºC  |                                     |
| G                                        | Gain (duty cycle % per V <sub>IN</sub> )             | 157  | 162  | 167  | %/V    | max gain error=5%                   |
|                                          |                                                      |      |      |      |        | (Note 2)                            |
| $\Delta G / \Delta T A$                  | Gain temperature drift                               | _    | 20   | _    | ppm/ºC |                                     |
| I <sub>LK</sub>                          | Offset supply leakage current                        | -    | _    | 50   | μA     | $V_{\rm B} = V_{\rm S} = 600 \rm V$ |
| I <sub>QBS</sub>                         | Quiescent V <sub>BS</sub> supply current             | -    | 1    | 2    | mA     | $V_{S} = 0V$                        |
| lacc                                     | Quiescent V <sub>CC</sub> supply current             | _    | _    | 1    | mA     |                                     |
| LIN                                      | Linearity (duty cycle deviation from ideal linearity | _    | 0.5  | 1    | %      |                                     |
|                                          | curve)                                               |      |      |      |        |                                     |
| $\Delta_{\text{LIN}}/\Delta_{\text{TA}}$ | Linearity temperature drift                          | —    | .005 | _    | %/ºC   |                                     |
| I <sub>O-</sub>                          | Output sink current                                  | 20   | _    | _    | mA     | $V_0 = 1V$                          |
|                                          |                                                      | 2    | —    | —    |        | $V_{O} = 0.1V$                      |

Note 1:  $\pm 10mV$  offset represents  $\pm 1.5\%$  duty cycle fluctuation

Note 2: Gain = (full range of duty cycle in %) / (full input voltage range).

## **AC Electrical Characteristics**

 $V_{CC} = V_{BS} = 15V$ , unless otherwise specified.

| Symbol                  | Definition                             | Min. | Тур. | Max. | Units  | <b>Test Conditions</b>                       |  |
|-------------------------|----------------------------------------|------|------|------|--------|----------------------------------------------|--|
| Propaga                 | tion delay characteristics             |      |      | •    |        |                                              |  |
| fo                      | Carrier frequency output               | —    | 40   | _    | kHz    | figure 1                                     |  |
| $\Delta f / \Delta T A$ | Temperature drift of carrier frequency | —    | 500  | _    | ppm/°C | V <sub>IN</sub> = 0V & 5V                    |  |
| Dmin                    | Minimum duty                           | —    | 7    | _    | %      | VIN+=-260mV,VIN-=0                           |  |
| Dmax                    | Maximum duty                           | —    | 93   | —    | %      | V <sub>IN</sub> +=+260mV,V <sub>IN</sub> -=0 |  |
| BW                      | fo bandwidth                           |      | 15   |      | kHz    | V <sub>IN</sub> +=100mV pk-pk                |  |
|                         |                                        |      |      |      |        | sine wave, -3dB                              |  |
| PHS                     | Phase shift at 1kHz                    |      | -10  |      | 0      | V <sub>IN</sub> +=100mVpkpk                  |  |
|                         |                                        |      |      |      |        | sine wave                                    |  |



Figure 1 Output waveform

## **Application Hint:**

**IR2171** 

Temperature drift of the output carrier frequency can be cancelled by measuring both a PWM period and the on-time of PWM (Duty) at a same time. Since both periods vary in the same direction, computing the ratio between these values at each PWM periods gives consistent measurement of the current feedback over the temperature drift.

International

International **tor** Rectifier

## **Lead Definitions**

| Symbol | Description                       |
|--------|-----------------------------------|
| Vcc    | Low side and logic supply voltage |
| COM    | Low side logic ground             |
| VIN+   | Positive sense input              |
| VIN-   | Negative sense input              |
| VB     | High side supply                  |
| VS     | High side return                  |
| PO     | Digital PWM output                |
| N.C.   | No connection                     |

## Lead Assignment



## IR2171

#### **ADVANCE INFORMATION**

# International **tor** Rectifier

#### **Case Outline**



## International

#### **ADVANCE INFORMATION**



International

**IPR** Rectifier

7

IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245 Tel: (310) 252-7105 IR EUROPEAN REGIONAL CENTRE: 439/445 Godstone Rd., Whyteleafe, Surrey CR3 0BL, United Kingdom Tel: ++ 44 (0) 20 8645 8000 IR JAPAN: K&H Bldg., 2F, 30-4 Nishi-Ikebukuro 3-Chome, Toshima-Ku, Tokyo, Japan 171-0021 Tel: 8133 983 0086

IR HONG KONG: Unit 308, #F, New East Ocean Centre, No. 9 Science Museum Road, Tsimshatsui East, Kowloon Hong Kong Tel: (852) 2803-7380

Data and specifications subject to change without notice. 6/29/2000