

# 32 Mbit (4Mb x8 or 2Mb x16) OTP EPROM

PRELIMINARY DATA

- 5V ± 10% SUPPLY VOLTAGE in READ OPERATION
- FAST ACCESS TIME: 80ns
- BYTE-WIDE or WORD-WIDE CONFIGURABLE
- 32 Mbit MASK ROM REPLACEMENT
- LOW POWER CONSUMPTION
  - Active Current 70mA at 8MHz
  - Stand-by Current 100mA
- PROGRAMMING VOLTAGE: 12V ± 0.25V
- PROGRAMMING TIME: 100µs/byte (typical)(PRESTO III Algorithm)
- ELECTRONIC SIGNATURE:
  - Manufacturer Code 0020h
  - Device Code: 0032h

### **DESCRIPTION**

The M27C320 is a 32 Mbit EPROM offered in the OTP range (one time programmable). It is ideally suited for microprocessor systems requiring large data or program storage. It is organised as either 4 MWords of 8 bit or 2 MWords of 16 bit. The pinout is compatible with the 32 Mbit Mask ROM.

The M27C320 is offered in TSOP48 (12 x 20mm) and SO44 packages.

**Table 1. Signal Names** 

| A0-A20           | Address Inputs                 |
|------------------|--------------------------------|
| Q0-Q7            | Data Outputs                   |
| Q8-Q14           | Data Outputs                   |
| Q15A-1           | Data Output / Address Input    |
| Ē                | Chip Enable                    |
| GV <sub>PP</sub> | Output Enable / Program Supply |
| BYTE             | Byte-Wide Select               |
| V <sub>CC</sub>  | Supply Voltage                 |
| V <sub>SS</sub>  | Ground                         |



Figure 1. Logic Diagram



September 1998 1/15

This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice.

Figure 2A. SO Pin Connections



Figure 2B. TSOP Pin Connections



Warning: NC = Not Connected.

Table 2. Absolute Maximum Ratings (1)

| Symbol                         | Parameter                           | Value      | Unit |
|--------------------------------|-------------------------------------|------------|------|
| TA                             | Ambient Operating Temperature (3)   | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias              | -50 to 125 | °C   |
| T <sub>STG</sub>               | Storage Temperature                 | -65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltage (except A9) | –2 to 7    | V    |
| V <sub>CC</sub>                | Supply Voltage                      | –2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                          | -2 to 13.5 | V    |
| VPP                            | Program Supply Voltage              | –2 to 14   | V    |

Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

3. Depends on range.

47/

<sup>2.</sup> Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

**Table 3. Operating Modes** 

| Mode                 | Ē                     | GV <sub>PP</sub> | BYTE            | A9              | Q0-Q7    | Q8-Q14   | Q15A-1          |
|----------------------|-----------------------|------------------|-----------------|-----------------|----------|----------|-----------------|
| Read Word-wide       | V <sub>IL</sub>       | V <sub>IL</sub>  | V <sub>IH</sub> | Х               | Data Out | Data Out | Data Out        |
| Read Byte-wide Upper | VIL                   | V <sub>IL</sub>  | V <sub>IL</sub> | Х               | Data Out | Hi-Z     | V <sub>IH</sub> |
| Read Byte-wide Lower | V <sub>IL</sub>       | V <sub>IL</sub>  | V <sub>IL</sub> | Х               | Data Out | Hi-Z     | V <sub>IL</sub> |
| Output Disable       | V <sub>IL</sub>       | V <sub>IH</sub>  | Х               | Х               | Hi-Z     | Hi-Z     | Hi-Z            |
| Program              | V <sub>IL</sub> Pulse | V <sub>PP</sub>  | V <sub>IH</sub> | Х               | Data In  | Data In  | Data In         |
| Program Inhibit      | V <sub>IH</sub>       | V <sub>PP</sub>  | V <sub>IH</sub> | Х               | Hi-Z     | Hi-Z     | Hi-Z            |
| Standby              | V <sub>IH</sub>       | Х                | Х               | Х               | Hi-Z     | Hi-Z     | Hi-Z            |
| Electronic Signature | V <sub>IL</sub>       | V <sub>IL</sub>  | V <sub>IH</sub> | V <sub>ID</sub> | Codes    | Codes    | Code            |

Note:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ .

**Table 4. Electronic Signature** 

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | V <sub>IL</sub> | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | V <sub>IH</sub> | 0  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | 32h      |

Note: Outputs Q8-Q15 are set to '0'.

#### **DEVICE OPERATION**

The operating modes of the M27C320 are listed in the Operating Modes Table. A single power supply is required in the read mode. All inputs are TTL compatible except for V<sub>PP</sub> and 12V on A9 for the Electronic Signature.

### Read Mode

The M27C320 has two organisations, Word-wide and Byte-wide. The organisation is selected by the signal level on the  $\overline{BYTE}$  pin. When  $\overline{BYTE}$  is at  $V_{IH}$  the Word-wide organisation is selected and the Q15A–1 pin is used for Q15 Data Output. When the  $\overline{BYTE}$  pin is at  $V_{IL}$  the Byte-wide organisation is selected and the Q15A–1 pin is used for the Address Input A–1. When the memory is logically regarded as 16 bit wide, but read in the Byte-wide organisation, then with A–1 at  $V_{IL}$  the lower 8 bits of the 16 bit data are selected and with A–1 at  $V_{IH}$  the upper 8 bits of the 16 bit data are selected.

The M27C320 has two control functions, both of which must be logically active in order to obtain data at the outputs. In addition the Word-wide or Byte-wide organisation must be selected.

Chip Enable  $(\overline{E})$  is the power control and should be used for device selection. Output Enable  $(\overline{G})$  is the output control and should be used to gate data to the output pins independent of device selection. Assuming that the addresses are stable, the address access time  $(t_{AVQV})$  is equal to the delay from  $\overline{E}$  to output  $(t_{ELQV})$ . Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ - $t_{GLQV}$ .

### Standby Mode

The M27C320 has standby mode which reduces the supply current from 50mA to  $100\mu A$ . The M27C320 is placed in the standby mode by applying a CMOS high signal to the  $\overline{E}$  input. When in the standby mode, the outputs are in a high impedance state, independent of the  $\overline{G}$  input.

5//

**Table 5. AC Measurement Conditions** 

|                                       | High Speed | Standard     |
|---------------------------------------|------------|--------------|
| Input Rise and Fall Times             | ≤ 10ns     | ≤ 20ns       |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |

Figure 3. Testing Input Output Waveform



Figure 4. AC Testing Load Circuit



Table 6. Capacitance <sup>(1)</sup>  $(T_A = 25 \, ^{\circ}C, f = 1 \, MHz)$ 

| Symbol          | Parameter          | Test Condition | Min | Max | Unit |
|-----------------|--------------------|----------------|-----|-----|------|
| C <sub>IN</sub> | Input Capacitance  | $V_{IN} = 0V$  |     | 10  | pF   |
| Соит            | Output Capacitance | Vout = 0V      |     | 12  | pF   |

Note: 1. Sampled only, not 100% tested.

### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the  $\overline{READ}$  line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

**577** 

Table 7. Read Mode DC Characteristics (1)

 $(T_A = 0 \text{ to } 70 \text{ °C}; V_{CC} = 5V \pm 10\%)$ 

| Symbol                         | Parameter                     | Test Condition                                                             | Min  | Max                 | Unit |
|--------------------------------|-------------------------------|----------------------------------------------------------------------------|------|---------------------|------|
| ILI                            | Input Leakage Current         | $0V \le V_{IN} \le V_{CC}$                                                 |      | ±1                  | μΑ   |
| I <sub>LO</sub>                | Output Leakage Current        | 0V ≤ V <sub>OUT</sub> ≤ V <sub>CC</sub>                                    |      | ±10                 | μΑ   |
| laa                            | Supply Current                | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0mA,$<br>f = 8MHz |      | 70                  | mA   |
| Icc                            | Supply Current                | $\overline{E} = V_{IL}, \overline{G} = V_{IL}, I_{OUT} = 0mA,$<br>f = 5MHz |      | 50                  | mA   |
| I <sub>CC</sub> 1              | Supply Current (Standby) TTL  | E = V <sub>IH</sub>                                                        |      | 1                   | mA   |
| I <sub>CC</sub> 2              | Supply Current (Standby) CMOS | $\overline{E} > V_{CC} - 0.2V$                                             |      | 100                 | μΑ   |
| I <sub>PP</sub>                | Program Current               | V <sub>PP</sub> = V <sub>CC</sub>                                          |      | 10                  | μΑ   |
| V <sub>IL</sub>                | Input Low Voltage             |                                                                            | -0.3 | 0.8                 | V    |
| V <sub>IH</sub> <sup>(2)</sup> | Input High Voltage            |                                                                            | 2    | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>                | Output Low Voltage            | I <sub>OL</sub> = 2.1mA                                                    |      | 0.4                 | V    |
| V <sub>OH</sub>                | Output High Voltage TTL       | I <sub>OH</sub> = -400μA                                                   | 2.4  |                     | V    |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V.

### **System Considerations**

The power switching characteristics of Advanced CMOS EPROMs require carefull decoupling of the supplies to the devices. The supply current  $I_{CC}$  has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of  $\overline{E}$ .

The magnitude of the transient current peaks is dependant on the capacititive and inductive loading of the device outputs. The associated transient voltage peaks can be supressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a  $0.1\mu F$  ceramic capacitor is used on every device between  $V_{CC}$  and  $V_{SS}$ . This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a  $4.7\mu F$  electrolytic capacitor

should be used between  $V_{CC}$  and  $V_{SS}$  for every eight devices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces

### **Programming**

When delivered, all bits of the M27C320 are in the '1' state. Data is introduced by selectively programming '0's into the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The M27C320 is in the programming mode when VPP input is at 12.5V,  $\overline{G}$  is at VIH and  $\overline{E}$  is pulsed to VIL. The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL.  $V_{CC}$  is specified to be 6.25V  $\pm$  0.25V.

Table 8. Read Mode AC Characteristics (1)

(T<sub>A</sub> = 0 to 70 °C;  $V_{CC}$  = 5V  $\pm$  10%)

|                       |                  |                                            |                                                |      |     | M27  | C320 |      |     |    |
|-----------------------|------------------|--------------------------------------------|------------------------------------------------|------|-----|------|------|------|-----|----|
| Symbol                | Alt              | Parameter                                  | Test Condition -80                             | -100 |     | -120 |      | Unit |     |    |
|                       |                  |                                            |                                                | Min  | Max | Min  | Max  | Min  | Max |    |
| t <sub>AVQV</sub>     | t <sub>ACC</sub> | Address Valid to Output<br>Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |      | 80  |      | 100  |      | 120 | ns |
| t <sub>BHQV</sub>     | t <sub>ST</sub>  | BYTE High to Output Valid                  | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |      | 80  |      | 100  |      | 120 | ns |
| t <sub>ELQV</sub>     | t <sub>CE</sub>  | Chip Enable Low to Output<br>Valid         | G = V <sub>IL</sub>                            |      | 80  |      | 100  |      | 120 | ns |
| t <sub>GLQV</sub>     | toE              | Output Enable Low to<br>Output Valid       | E = V <sub>IL</sub>                            |      | 40  |      | 50   |      | 60  | ns |
| t <sub>BLQZ</sub> (2) | t <sub>STD</sub> | BYTE Low to Output Hi-Z                    | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ |      | 40  |      | 40   |      | 50  | ns |
| t <sub>EHQZ</sub> (2) | tDF              | Chip Enable High to Output<br>Hi-Z         | G = V <sub>IL</sub>                            | 0    | 40  | 0    | 40   | 0    | 50  | ns |
| t <sub>GHQZ</sub> (2) | t <sub>DF</sub>  | Output Enable High to Output Hi-Z          | E = V <sub>IL</sub>                            | 0    | 40  | 0    | 40   | 0    | 50  | ns |
| t <sub>AXQX</sub>     | t <sub>OH</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 5    |     | 5    |      | 5    |     | ns |
| t <sub>BLQX</sub>     | tон              | BYTE Low to Output<br>Transition           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$ | 5    |     | 5    |      | 5    |     | ns |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ 

2. Sampled only, not 100% tested.





Note: BYTE = V<sub>IH</sub>.

Figure 6. Byte-Wide Read Mode AC Waveforms



Note: BYTE = V<sub>IH</sub>.

Figure 7. BYTE Transition AC Waveforms



Note: Chip Enable  $(\overline{E})$  and Output Enable  $(\overline{G}) = V_{IL}$ .

# Table 9. Programming Mode DC Characteristics (1) (T<sub>A</sub> = 25 °C; $V_{CC}$ = 6.25V $\pm$ 0.25V; $V_{PP}$ = 12V $\pm$ 0.25V)

| Symbol          | Parameter               | Test Condition                 | Min  | Max                   | Unit |
|-----------------|-------------------------|--------------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $V_{IL} \le V_{IN} \le V_{IH}$ |      | ±10                   | μΑ   |
| Icc             | Supply Current          |                                |      | 50                    | mA   |
| I <sub>PP</sub> | Program Current         | E = V <sub>IL</sub>            |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                                | -0.3 | 0.8                   | V    |
| V <sub>IH</sub> | Input High Voltage      |                                | 2.4  | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA        |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -2.5mA       | 3.5  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                                | 11.5 | 12.5                  | V    |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

# Table 10. MARGIN MODE AC Characteristics (1)

(T<sub>A</sub> = 25 °C; V<sub>CC</sub> = 6.25V  $\pm$  0.25V; V<sub>PP</sub> = 12V  $\pm$  0.25V)

| Symbol               | Alt               | Parameter                                                | Test Condition | Min | Max | Unit |
|----------------------|-------------------|----------------------------------------------------------|----------------|-----|-----|------|
| t <sub>A9HVPH</sub>  | t <sub>AS9</sub>  | V <sub>A9</sub> High to V <sub>PP</sub> High             |                | 2   |     | μs   |
| t <sub>VPHEL</sub>   | t <sub>VPS</sub>  | V <sub>PP</sub> High to Chip Enable Low                  |                | 2   |     | μs   |
| t <sub>A10</sub> HEH | t <sub>AS10</sub> | V <sub>A10</sub> High to Chip Enable High (Set)          |                | 1   |     | μs   |
| t <sub>A10LEH</sub>  | t <sub>AS10</sub> | V <sub>A10</sub> Low to Chip Enable High (Reset)         |                | 1   |     | μs   |
| t <sub>EXA10X</sub>  | t <sub>AH10</sub> | Chip Enable Transition to V <sub>A10</sub> Transition    |                | 1   |     | μs   |
| t <sub>EXVPX</sub>   | t <sub>VPH</sub>  | Chip Enable Transition to V <sub>PP</sub> Transition     |                | 2   |     | μs   |
| t <sub>VPXA9X</sub>  | t <sub>AH9</sub>  | V <sub>PP</sub> Transition to V <sub>A9</sub> Transition |                | 2   |     | μs   |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

**57** 

Table 11. Programming Mode AC Characteristics <sup>(1)</sup> ( $T_A$  = 25 °C;  $V_{CC}$  = 6.25V  $\pm$  0.25V;  $V_{PP}$  = 12V  $\pm$  0.25V)

| Symbol                | Alt              | Parameter                                      | Test Condition | Min | Max | Unit |
|-----------------------|------------------|------------------------------------------------|----------------|-----|-----|------|
| t <sub>AVEL</sub>     | t <sub>AS</sub>  | Address Valid to Chip Enable Low               |                | 1   |     | μs   |
| tQVEL                 | t <sub>DS</sub>  | Input Valid to Chip Enable Low                 |                | 1   |     | μs   |
| tvchel                | t <sub>VCS</sub> | V <sub>CC</sub> High to Chip Enable Low        |                | 2   |     | μs   |
| tvphel                | toes             | V <sub>PP</sub> High to Chip Enable Low        |                | 1   |     | μs   |
| tvplvph               | t <sub>PRT</sub> | V <sub>PP</sub> Rise Time                      |                | 50  |     | ns   |
| t <sub>ELEH</sub>     | t <sub>PW</sub>  | Chip Enable Program Pulse Width (Initial)      |                | 45  | 55  | μs   |
| t <sub>EHQX</sub>     | t <sub>DH</sub>  | Chip Enable High to Input Transition           |                | 2   |     | μs   |
| t <sub>EHVPX</sub>    | toeh             | Chip Enable High to V <sub>PP</sub> Transition |                | 2   |     | μs   |
| t <sub>VPLEL</sub>    | t <sub>VR</sub>  | V <sub>PP</sub> Low to Chip Enable Low         |                | 1   |     | μs   |
| t <sub>ELQV</sub>     | t <sub>DV</sub>  | Chip Enable Low to Output Valid                |                |     | 1   | μs   |
| t <sub>EHQZ</sub> (2) | t <sub>DFP</sub> | Chip Enable High to Output Hi-Z                |                | 0   | 130 | ns   |
| t <sub>EHAX</sub>     | t <sub>AH</sub>  | Chip Enable High to Address Transition         |                | 0   |     | ns   |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. Sampled only, not 100% tested.

Figure 8. MARGIN MODE AC Waveforms



Note: A8 High level = 5V; A9 High level = 12V.



Figure 9. Programming and Verify Modes AC Waveforms

Note: BYTE = V<sub>IH</sub>.

Figure 10. Programming Flowchart



### **PRESTO III Programming Algorithm**

The PRESTO III Programming Algorithm allows the whole array to be programed with a guaranteed margin in a typical time of 100 seconds. Programming with PRESTO III consists of applying a sequence of 50µs program pulses to each word until a correct verify occurs (see Figure 10). During programing and verify operation a MARGIN MODE circuit is automatically activated to guarantee that each cell is programed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE provides the neccessary margin to each programmed cell.

## **Program Inhibit**

Programming of multiple M27C320s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27C320 may be common. A TTL low level pulse applied to a M27C320's  $\overline{E}$  input and V<sub>PP</sub> at 12V, will program that M27C320. A high level  $\overline{E}$  input inhibits the other M27C320s from being programmed.

### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{G}$  at V<sub>IL</sub>. Data should be verified with t<sub>ELQV</sub> after the falling edge of  $\overline{E}.$ 

### **On-Board Programming**

The M27C320 can be directly programmed in the application circuit. See the relevant Application Note AN620.

### **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C  $\pm$  5°C ambient temperature range that is required when pro-

gramming the M27C320. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27C320, with  $V_{PP}=V_{CC}=5V$ . Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from  $V_{IL}$  to  $V_{IH}$ . All other address lines must be held at  $V_{IL}$  during Electronic Signature mode.

Byte 0 (A0=V<sub>IL</sub>) represents the manufacturer code and byte 1 (A0=V<sub>IH</sub>) the device identifier code. For the STMicroelectronics M27C320, these two identifier bytes are given in Table 4 and can be readout on outputs Q0 to Q7.

**Table 12. Ordering Information Scheme** 



For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.

57

Table 13. SO44 - 44 lead Plastic Small Outline, 525 mils body width, Package Mechanical Data

| Comple |      | mm    |       |       | inches |       |
|--------|------|-------|-------|-------|--------|-------|
| Symb   | Тур  | Min   | Max   | Тур   | Min    | Max   |
| Α      |      | 2.42  | 2.62  |       | 0.095  | 0.103 |
| A1     |      | 0.22  | 0.23  |       | 0.009  | 0.010 |
| A2     |      | 2.25  | 2.35  |       | 0.089  | 0.093 |
| В      |      |       | 0.50  |       |        | 0.020 |
| С      |      | 0.10  | 0.25  |       | 0.004  | 0.010 |
| D      |      | 28.10 | 28.30 |       | 1.106  | 1.114 |
| E      |      | 13.20 | 13.40 |       | 0.520  | 0.528 |
| е      | 1.27 | -     | _     | 0.050 | _      | -     |
| Н      |      | 15.90 | 16.10 |       | 0.626  | 0.634 |
| L      | 0.80 | -     | _     | 0.031 | -      | _     |
| α      | 3°   | -     | _     | 3°    | -      | -     |
| N      |      | 44    | •     |       | 44     | •     |
| CP     |      |       | 0.10  |       |        | 0.004 |

Drawing is not to scale.

Table 14. TSOP48 - 48 lead Plastic Thin Small Outline, 12 x 20mm, Package Mechanical Data

| Symb | mm   |       |       | inches |       |       |
|------|------|-------|-------|--------|-------|-------|
|      | Тур  | Min   | Max   | Тур    | Min   | Max   |
| А    |      |       | 1.20  |        |       | 0.047 |
| A1   |      | 0.05  | 0.15  |        | 0.002 | 0.006 |
| A2   |      | 0.95  | 1.05  |        | 0.037 | 0.041 |
| В    |      | 0.17  | 0.27  |        | 0.007 | 0.011 |
| С    |      | 0.10  | 0.21  |        | 0.004 | 0.008 |
| D    |      | 19.80 | 20.20 |        | 0.780 | 0.795 |
| D1   |      | 18.30 | 18.50 |        | 0.720 | 0.728 |
| E    |      | 11.90 | 12.10 |        | 0.469 | 0.476 |
| е    | 0.50 | -     | -     | 0.020  | -     | -     |
| L    |      | 0.50  | 0.70  |        | 0.020 | 0.028 |
| α    |      | 0°    | 5°    |        | 0°    | 5°    |
| N    | 48   |       |       | 48     |       |       |
| СР   |      |       | 0.10  |        |       | 0.004 |

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics ® 1998 STMicroelectronics - All Rights Reserved

All other names are the property of their respective owners.

STMicroelectronics GROUP OF COMPANIES

Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands - Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

http://www.st.com

