## 70MHz, High Slew Rate, High Output Current Operational Amplifier

The HA-2542 is a wideband, high slew rate, monolithic operational amplifier featuring an outstanding combination of speed, bandwidth, and output drive capability.

Utilizing the advantages of the Intersil D.I. technology this amplifier offers $350 \mathrm{~V} / \mu$ s slew rate, 70 MHz gain bandwidth, and $\pm 100 \mathrm{~mA}$ output current. Application of this device is further enhanced through stable operation down to closed loop gains of 2 .

For additional flexibility, offset null and frequency compensation controls are included in the HA-2542 pinout.

The capabilities of the HA-2542 are ideally suited for high speed coaxial cable driver circuits where low gain and high output drive requirements are necessary. With 5.5 MHz full power bandwidth, this amplifier is most suitable for high frequency signal conditioning circuits and pulse video amplifiers. Other applications utilizing the HA-2542 advantages include wideband amplifiers and fast samplehold circuits.

For more information on the HA-2542, please refer to Application Note AN552 (Using the HA-2542), or Application Note AN556 (Thermal Safe-Operating-Areas for High Current Op Amps).

For a lower power version of this product, please see the HA-2842 data sheet.

## Ordering Information

| PART NUMBER | TEMP. <br> RANGE $\left({ }^{\circ} \mathbf{C}\right)$ | PACKAGE | PKG. <br> NO. |
| :--- | :---: | :--- | :--- |
| HA1-2542-5 | 0 to 75 | 14 Ld CERDIP | F14.3 |
| HA3-2542-5 | 0 to 75 | 14 Ld PDIP | E14.3 |

## Features

- Stable at Gains of 2 or Greater
- Gain Bandwidth . . . . . . . . . . . . . . . . . . . . . . . . . . . 70MHz
- High Slew Rate. . . . . . . . . . . . . . . . . . . . . . 300V/ $\mu \mathrm{s}$ (Min)
- High Output Current . . . . . . . . . . . . . . . . . . . 100mA (Min)
- Power Bandwidth . . . . . . . . . . . . . . . . . . . . . 5.5MHz (Typ)
- Output Voltage Swing . . . . . . . . . . . . . . . . . . $\pm 10 \mathrm{~V}$ (Min)
- Monolithic Bipolar Dielectric Isolation Construction


## Applications

- Pulse and Video Amplifiers
- Wideband Amplifiers
- Coaxial Cable Drivers
- Fast Sample-Hold Circuits
- High Frequency Signal Conditioning Circuits


## Pinout

HA-2542
(PDIP, CERDIP) TOP VIEW


## Absolute Maximum Ratings

Supply Voltage (Between V+ and V- Terminals) . . . . . . . . . . . . . 35V
Differential Input Voltage
Output Current 50 mA Continuous, 125 mA PEAK

## Operating Conditions

Temperature Range

$$
\text { HA-2542-5 . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . } 0^{\circ} \mathrm{C} \text { to } 75^{\circ} \mathrm{C}
$$

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTES:

1. Maximum power dissipation with load conditions must be designed to maintain the maximum junction temperature below $175^{\circ} \mathrm{C}$ for ceramic packages, and below $150^{\circ} \mathrm{C}$ for plastic packages. By using Application Note AN556 on Safe Operating Area equations, along with the thermal resistances, proper load conditions can be determined. Heatsinking will be required in many applications. See the "Application Information" section to determine if heat sinking is required for your application.
2. $\theta_{\mathrm{JA}}$ is measured with the component mounted on an evaluation PC board in free air.

## Electrical Specifications $V_{\text {SUPPLY }}= \pm 15 \mathrm{~V}, R_{L}=1 \mathrm{k} \Omega, C_{L} \leq 10 \mathrm{pF}$, Unless Otherwise Specified

| PARAMETER | TEST CONDITIONS | TEMP. $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { HA-2542-5 } \\ 0^{\circ} \mathrm{C} \text { TO } 75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| INPUT CHARACTERISTICS |  |  |  |  |  |  |
| Offset Voltage |  | 25 | - | 5 | 10 | mV |
|  |  | Full | - | 8 | 20 | mV |
| Average Offset Voltage Drift |  | Full | - | 14 | - | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Bias Current |  | 25 | - | 15 | 35 | $\mu \mathrm{A}$ |
|  |  | Full | - | 26 | 50 | $\mu \mathrm{A}$ |
| Average Bias Current Drift |  | Full | - | 45 | - | $n A /{ }^{\circ} \mathrm{C}$ |
| Offset Current |  | 25 | - | 1 | 7 | $\mu \mathrm{A}$ |
|  |  | Full | - | - | 9 | $\mu \mathrm{A}$ |
| Input Resistance |  | 25 | - | 100 | - | $k \Omega$ |
| Input Capacitance |  | 25 | - | 1 | - | pF |
| Common Mode Range |  | Full | $\pm 10$ | - | - | V |
| Input Noise Voltage | 0.1 Hz to 100 Hz | 25 | - | 2.2 | - | $\mu \mathrm{V}_{\text {P-P }}$ |
| Input Noise Density | $\mathrm{f}=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ | 25 | - | 10 | - | $n \mathrm{~V} / \sqrt{\mathrm{Hz}}$ |
| Input Noise Current Density | $f=1 \mathrm{kHz}, \mathrm{R}_{\mathrm{G}}=0 \Omega$ | 25 | - | 3 | - | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| TRANSFER CHARACTERISTICS |  |  |  |  |  |  |
| Large Signal Voltage Gain | $\mathrm{V}_{\mathrm{O}}= \pm 10 \mathrm{~V}$ | 25 | 10 | 30 | - | kV/V |
|  |  | Full | 5 | 20 | - | kV/V |
| Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}= \pm 10 \mathrm{~V}$ | Full | 70 | 100 | - | dB |
| Minimum Stable Gain |  | 25 | 2 | - | - | V/V |
| Gain Bandwidth Product | $A_{V}=100$ | 25 | - | 70 | - | MHz |
| OUTPUT CHARACTERISTICS |  |  |  |  |  |  |
| Output Voltage Swing |  | Full | $\pm 10$ | $\pm 11$ | - | V |
| Output Current (Note 3) |  | 25 | 100 | - | - | mA |
| Output Resistance |  | 25 | - | 5 | - | $\Omega$ |

Electrical Specifications $\quad V_{S U P P L Y}= \pm 15 \mathrm{~V}, R_{L}=1 k \Omega, C_{L} \leq 10 p F$, Unless Otherwise Specified (Continued)

| PARAMETER | TEST CONDITIONS | TEMP. $\left({ }^{\circ} \mathrm{C}\right)$ | $\begin{gathered} \text { HA-2542-5 } \\ 0^{\circ} \mathrm{C} \text { TO } 75^{\circ} \mathrm{C} \end{gathered}$ |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  | MIN | TYP | MAX |  |
| Full Power Bandwidth (Note 4) | $V_{\text {PEAK }}=10 \mathrm{~V}$ | 25 | 4.7 | 5.5 | - | MHz |
| Differential Gain (Note 5) |  | 25 | - | 0.1 | - | \% |
| Differential Phase (Note 5) |  | 25 | - | 0.2 | - | Degree |
| Harmonic Distortion (Note 7) |  | 25 | - | <0.04 | - | \% |
| TRANSIENT RESPONSE (Note 6) |  |  |  |  |  |  |
| Rise Time |  | 25 | - | 4 | - | ns |
| Overshoot |  | 25 | - | 25 | - | \% |
| Slew Rate |  | 25 | 300 | 350 | - | V/ $/ \mathrm{s}$ |
| Settling Time | 10V Step to 0.1\% | 25 | - | 100 | - | ns |
|  | 10V Step to 0.01\% | 25 | - | 200 | - | ns |
| POWER SUPPLY CHARACTERISTICS |  |  |  |  |  |  |
| Supply Current |  | 25 | - | 30 | - | mA |
|  |  | Full | - | 31 | 40 | mA |
| Power Supply Rejection Ratio | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}$ to $\pm 15 \mathrm{~V}$ | Full | 70 | 79 | - | dB |

NOTES:
3. $R_{L}=50 \Omega, \mathrm{~V}_{\mathrm{O}}= \pm 5 \mathrm{~V}$, Output duty cycle must be reduced for lout $>50 \mathrm{~mA}$ (e.g. $\leq 50 \%$ duty cycle for 100 mA ).
4. Full Power Bandwidth guaranteed based on slew rate measurement using: $F P B W=\frac{\text { Slew Rate }}{2 \pi V_{\text {PEAK }}}$.
5. Differential gain and phase are measured at 5 MHz with a 1 V differential input voltage.
6. Refer to Test Circuits section of this data sheet.
7. $V_{I N}=1 V_{R M S} ; f=10 \mathrm{kHz} ; A_{V}=10$.

## Test Circuits and Waveforms



NOTES:
8. $V_{S}= \pm 15 \mathrm{~V}$.
9. $A_{V}=+2$.
10. $C_{L} \leq 10 \mathrm{pF}$.


Vertical Scale: $\mathrm{V}_{\mathrm{IN}}=2.0 \mathrm{~V} /$ Div., $\mathrm{V}_{\text {OUT }}=5.0 \mathrm{~V} /$ Div. Horizontal Scale: 200ns/Div.

TEST CIRCUIT
LARGE SIGNAL RESPONSE

Test Circuits and Waveforms (Continued)


Vertical Scale: $100 \mathrm{mV} /$ Div. Horizontal Scale: 50ns/Div.

SMALL SIGNAL RESPONSE



Vertical Scale: $100 \mathrm{mV} /$ Div. Horizontal Scale: 10ns/Div.
$\mathrm{V}_{\mathrm{S}}= \pm 15 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$. Propagation delay variance is negligible over full temperature range.

## PROPAGATION DELAY

NOTES:
11. $A_{V}=-2$.
12. Feedback and summing resistors must be matched ( $0.1 \%$ ).
13. HP5082-2810 clipping diodes recommended.
14. Tektronix P6201 FET probe used at settling point.

15 . For $0.01 \%$ settling time, heat sinking is suggested to reduce thermal effects and an analog ground plane with supply decoupling is suggested to minimize ground loop errors.

SETTLING TIME TEST CIRCUIT (SEE NOTES 11-15.)

## Schematic Diagram



## Application Information (Refer to Application Note AN552 for Further Information)

The Intersil HA-2542 is a state of the art monolithic device which also approaches the "ALL-IN-ONE" amplifier concept. This device features an outstanding set of AC parameters augmented by excellent output drive capability providing for suitable application in both high speed and high output drive circuits.

Primarily intended to be used in balanced $50 \Omega$ and $75 \Omega$ coaxial cable systems as a driver, the HA-2542 could also be used as a power booster in audio systems as well as a power amp in power supply circuits. This device would also be suitable as a small DC motor driver.

The applications shown in Figures 2 through Figure 4 demonstrate the HA-2542 at gains of +100 and +2 and as a video cable driver for small signals.

## Power Dissipation Considerations

At high output currents, especially with the PDIP package, care must be taken to ensure that the Maximum Junction Temperature ( $T_{J}$, see "Absolute Maximum Ratings" table) is not exceeded. As an example consider the HA-2542 in the PDIP package, with a required output current of 20 mA at $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$. The power dissipation is the quiescent power $(1.2 \mathrm{~W}=30 \mathrm{~V} \times 40 \mathrm{~mA})$ plus the power dissipated in the output stage (POUT $=200 \mathrm{~mW}=20 \mathrm{~mA} \times(15 \mathrm{~V}-5 \mathrm{~V})$ ), or a total of 1.4 W . The thermal resistance $\left(\theta_{\mathrm{JA}}\right)$ of the PDIP package is $100^{\circ} \mathrm{C} / \mathrm{W}$, which increases the junction temperature by $140^{\circ} \mathrm{C}$ over the ambient temperature $\left(T_{A}\right)$. Remaining below $T_{J M A X}$ requires that $T_{A}$ be restricted to $\leq$ $10^{\circ} \mathrm{C}\left(150^{\circ} \mathrm{C}-140^{\circ} \mathrm{C}\right)$. Heatsinking would be required for operation at ambient temperatures greater than $10^{\circ} \mathrm{C}$.
Note that the problem isn't as severe with the CERDIP package due to it's lower thermal resistance, and higher TJMAX. Nevertheless, it is recommended that Figure 1 be used to ensure that heat sinking is not required.


FIGURE 1. MAXIMUM OPERATING TEMPERATURE vs OUTPUT CURRENT

Allowable output power can be increased by decreasing the quiescent dissipation via lower supply voltages.

For more information please refer to Application Note AN556, "Thermal Safe Operating Areas for High Current Op Amps".

## Prototyping Guidelines

For best overall performance in any application, it is recommended that high frequency layout techniques be used. This should include: 1) mounting the device through a ground plane: 2) connecting unused pins (NC) to the ground: 3) mounting feedback components on Teflon standoffs and or locating these components as close to the device as possible: 4) placing power supply decoupling capacitors from device supply pins to ground.

## Frequency Compensation

The HA-2542 may be externally compensated with a single capacitor to ground. This provides the user the additional flexibility in tailoring the frequency response of the amplifier. A guideline to the response is demonstrated on the typical performance curve showing the normalized AC parameters versus compensation capacitance. It is suggested that the user check and tailor the accurate compensation value for each application. As shown additional phase margin is achieved at the loss of slew rate and bandwidth.

For example, for a voltage gain of +2 (or -1 ) and a load of $500 \mathrm{pF} / 2 \mathrm{k} \Omega, 20 \mathrm{pF}$ is needed for compensation to give a small signal bandwidth of 30 MHz with $40^{\circ}$ of phase margin. If a full power output voltage of $\pm 10 \mathrm{~V}$ is needed, this same
configuration will provide a bandwidth of 5 MHz and a slew rate of $200 \mathrm{~V} / \mu \mathrm{s}$.

If maximum bandwidth is desired and no compensation is needed, care must be given to minimize parasitic capacitance at the compensation pin. In some cases where minimum gain applications are desired, bending up or totally removing this pin may be the solution. In this case, care must also be given to minimize load capacitance.
For wideband positive unity gain applications, the HA-2542 can also be over-compensated with capacitance greater than 30 pF to achieve bandwidths of around 25 MHz . This over-compensation will also improve capacitive load handling or lower the noise bandwidth. This versatility along with the $\pm 100 \mathrm{~mA}$ output current makes the HA-2542 an excellent high speed driver for many power applications.


Frequency $(0 \mathrm{~dB})=44.9 \mathrm{MHz}$, Phase Margin $(0 \mathrm{~dB})=40^{\circ}$

FREQUENCY RESPONSE
FIGURE 2. NONINVERTING CIRCUIT ( $\mathrm{A}_{\mathrm{VCL}}=100$ )



Frequency $(\mathrm{dB})=56 \mathrm{MHz}$, Phase Margin $(3 \mathrm{~dB})=40^{\circ}$
frequency response

FIGURE 3. NONINVERTING CIRCUIT ( $\mathrm{A}_{\mathrm{VCL}}=2$ )

## Typical Applications (Continued)



FIGURE 4. VIDEO CABLE DRIVER ( $\mathrm{A}_{\mathrm{VCL}}=2$ )


## NOTES:

16. Suggested compensation scheme $5 \mathrm{pF}-20 \mathrm{pF}$.
17. Tested Offset Adjustment Range is $\left|\mathrm{V}_{\mathrm{OS}}+1 \mathrm{mV}\right|$ minimum referred to output.
18. Typical range is $\pm 20 \mathrm{mV}$ with $\mathrm{R}_{\mathrm{T}}=5 \mathrm{k} \Omega$.

FIGURE 5. SUGGESTED OFFSET VOLTAGE ADJUSTMENT AND FREQUENCY COMPENSATION

## Typical Performance Curves



FIGURE 6. INPUT NOISE VOLTAGE AND INPUT NOISE CURRENT vs FREQUENCY


FIGURE 8. INPUT RESISTANCE vs FREQUENCY


FIGURE 10. BIAS CURRENT vs SUPPLY VOLTAGE


FIGURE 7. OFFSET VOLTAGE vs TEMPERATURE


FIGURE 9. BIAS CURRENT vs TEMPERATURE


FIGURE 11. PSRR AND CMRR vs TEMPERATURE

Typical Performance Curves (Continued)


FIGURE 12. SUPPLY CURRENT vs SUPPLY VOLTAGE, AT VARIOUS TEMPERATURES


FIGURE 14. SLEW RATE vs TEMPERATURE AT VARIOUS SUPPLY VOLTAGES


FIGURE 16. OUTPUT VOLTAGE SWING vs SUPPLY VOLTAGE, AT VARIOUS TEMPERATURES


FIGURE 13. PSRR AND CMRR vs FREQUENCY


FIGURE 15. OPEN LOOP GAIN vs TEMPERATURE, AT VARIOUS SUPPLY VOLTAGES


FIGURE 17. NORMALIZED AC PARAMETERS vs COMPENSATION CAPACITANCE

## Typical Performance Curves (Continued)



FIGURE 18. OUTPUT VOLTAGE SWING vs FREQUENCY


FIGURE 20. FREQUENCY RESPONSE CURVES


FIGURE 19. OUTPUT VOLTAGE SWING vs FREQUENCY


FIGURE 21. HA-2542 CLOSED LOOP GAIN vs TEMPERATURE

## Die Characteristics

DIE DIMENSIONS:
106 mils $\times 73$ mils $\times 19$ mils $2700 \mu \mathrm{~m} \times 1850 \mu \mathrm{~m} \times 483 \mu \mathrm{~m}$
METALLIZATION:
Type: AI, 1\% Cu
Thickness: $16 \mathrm{k} \AA \pm 2 \mathrm{k} \AA$

## PASSIVATION

Type: Nitride $\left(\mathrm{Si}_{3} \mathrm{~N}_{4}\right)$ over Silox ( $\mathrm{SiO}_{2}, 5 \%$ Phos.)
Silox Thickness: $12 \mathrm{kA} \pm 2 k \AA$
Nitride Thickness: $3.5 \mathrm{k} \AA \pm 1.5 \mathrm{k} \AA$

SUBSTRATE POTENTIAL (POWERED UP): V-

TRANSISTOR COUNT:
43

## PROCESS:

Bipolar Dielectric Isolation

Metallization Mask Layout


## Ceramic Dual-In-Line Frit Seal Packages (CERDIP)



F14.3 MIL-STD-1835 GDIP1-T14 (D-1, CONFIGURATION A) 14 LEAD CERAMIC DUAL-IN-LINE FRIT SEAL PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.200 | - | 5.08 | - |
| b | 0.014 | 0.026 | 0.36 | 0.66 | 2 |
| b1 | 0.014 | 0.023 | 0.36 | 0.58 | 3 |
| b2 | 0.045 | 0.065 | 1.14 | 1.65 | - |
| b3 | 0.023 | 0.045 | 0.58 | 1.14 | 4 |
| c | 0.008 | 0.018 | 0.20 | 0.46 | 2 |
| c1 | 0.008 | 0.015 | 0.20 | 0.38 | 3 |
| D | - | 0.785 | - | 19.94 | 5 |
| E | 0.220 | 0.310 | 5.59 | 7.87 | 5 |
| e | 0.10 | BSC |  | BSC | - |
| eA | 0.30 | BSC |  | BSC | - |
| eA/2 | 0.15 | BSC |  | BSC | - |
| L | 0.125 | 0.200 | 3.18 | 5.08 | - |
| Q | 0.015 | 0.060 | 0.38 | 1.52 | 6 |
| S1 | 0.005 | - | 0.13 | - | 7 |
| $\alpha$ | $90^{\circ}$ | $105^{\circ}$ | $90^{\circ}$ | $105^{\circ}$ | - |
| aaa | - | 0.015 | - | 0.38 | - |
| bbb | - | 0.030 | - | 0.76 | - |
| CCC | - | 0.010 | - | 0.25 | - |
| M | - | 0.0015 | - | 0.038 | 2, 3 |
| N | 14 |  | 14 |  | 8 |

## Dual-In-Line Plastic Packages (PDIP)



NOTES:

1. Controlling Dimensions: $\operatorname{INCH}$. In case of conflict between English and Metric dimensions, the inch dimensions control.
2. Dimensioning and tolerancing per ANSI Y14.5M-1982.
3. Symbols are defined in the "MO Series Symbol List" in Section 2.2 of Publication No. 95.
4. Dimensions $A, A 1$ and $L$ are measured with the package seated in JEDEC seating plane gauge GS-3.
5. D, D1, and E1 dimensions do not include mold flash or protrusions. Mold flash or protrusions shall not exceed 0.010 inch ( 0.25 mm ).
6. E and $\mathrm{e}_{\mathrm{A}}$ are measured with the leads constrained to be perpendicular to datum -C -
7. $e_{B}$ and $e_{C}$ are measured at the lead tips with the leads unconstrained. $e_{C}$ must be zero or greater.
8. B1 maximum dimensions do not include dambar protrusions. Dambar protrusions shall not exceed 0.010 inch $(0.25 \mathrm{~mm})$.
9. N is the maximum number of terminal positions.
10. Corner leads ( $1, \mathrm{~N}, \mathrm{~N} / 2$ and $\mathrm{N} / 2+1$ ) for E8.3, E16.3, E18.3, E28.3, E42.6 will have a B1 dimension of $0.030-0.045$ inch (0.761.14 mm ).

E14.3 (JEDEC MS-001-AA ISSUE D) 14 LEAD DUAL-IN-LINE PLASTIC PACKAGE

| SYMBOL | INCHES |  | MILLIMETERS |  | NOTES |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  | MIN | MAX | MIN | MAX |  |
| A | - | 0.210 | - | 5.33 | 4 |
| A1 | 0.015 | - | 0.39 | - | 4 |
| A2 | 0.115 | 0.195 | 2.93 | 4.95 | - |
| B | 0.014 | 0.022 | 0.356 | 0.558 | - |
| B1 | 0.045 | 0.070 | 1.15 | 1.77 | 8 |
| C | 0.008 | 0.014 | 0.204 | 0.355 | - |
| D | 0.735 | 0.775 | 18.66 | 19.68 | 5 |
| D1 | 0.005 | - | 0.13 | - | 5 |
| E | 0.300 | 0.325 | 7.62 | 8.25 | 6 |
| E1 | 0.240 | 0.280 | 6.10 | 7.11 | 5 |
| e | 0.10 | BSC | 2.54 | BSC | - |
| $\mathrm{e}_{\mathrm{A}}$ | 0.30 | BSC | 7.62 | BSC | 6 |
| $\mathrm{e}_{\mathrm{B}}$ | - | 0.430 | - | 10.92 | 7 |
| L | 0.115 | 0.150 | 2.93 | 3.81 | 4 |
| N | 14 |  | 14 |  | 9 |

Rev. 0 12/93

All Intersil semiconductor products are manufactured, assembled and tested under ISO9000 quality systems certification.
Intersil semiconductor products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

## For information regarding Intersil Corporation and its products, see web site www.intersil.com

## Sales Office Headquarters

NORTH AMERICA
Intersil Corporation
P. O. Box 883, Mail Stop 53-204

Melbourne, FL 32902
TEL: (321) 724-7000
FAX: (321) 724-7240

## EUROPE

Intersil SA
Mercure Center
100, Rue de la Fusee
1130 Brussels, Belgium
TEL: (32) 2.724.2111
FAX: (32) 2.724.22.05

## ASIA

Intersil (Taiwan) Ltd.
7F-6, No. 101 Fu Hsing North Road
Taipei, Taiwan
Republic of China
TEL: (886) 227169310
FAX: (886) 227153029

