

Two-wire serial interface 256k EEPROM (32-kword × 8-bit)

REJ03C0315-0001 Preliminary Rev.0.01 Mar.22.2007

### **Description**

HN58X24xxx series are two-wire serial interface EEPROM (Electrically Erasable and Programmable ROM). They realize high speed, low power consumption and a high level of reliability by employing advanced MNOS memory technology and CMOS process and low voltage circuitry technology. They also have a 64-byte page programming function to make their write operation faster.

Note: Renesas Technology's serial EEPROM are authorized for using consumer applications such as cellular phone, camcorders, audio equipment. Therefore, please contact Renesas Technology's sales office before using industrial applications such as automotive systems, embedded controllers, and meters.

#### **Features**

• Single supply: 1.8 V to 5.5 V

• Two-wire serial interface (I<sup>2</sup>C serial bus)

• Clock frequency: 400 kHz

• Power dissipation:

— Standby: 3 μA (max)

Active (Read): 1 mA (max)Active (Write): 5 mA (max)

• Automatic page write: 64-byte/page

Write cycle time: 5 ms
 Endurance: 10<sup>6</sup> Cycles
 Data retention: 10 Years

Preliminary: The specifications of this device are subject to change without notice. Please contact your nearest Renesas Technology's Sales Dept. regarding specifications.



• Small size packages: SOP-8pin, TSSOP-14pin

• Shipping tape and reel

TSSOP 14-pin: 2,000 IC/reel
SOP 8-pin: 2,500 IC/reel
Temperature range: -40 to +85°C

• Lead free products.

## **Ordering Information**

| Type No.       | Internal organization       | Operating voltage | Frequency | Package                                                             |
|----------------|-----------------------------|-------------------|-----------|---------------------------------------------------------------------|
| HN58X24256AFPI | 256k bit<br>(32768 × 8-bit) | 1.8 V to 5.5 V    | 400 kHz   | 150 mil 8-pin plastic SOP<br>PRSP0008DF-B<br>(FP-8DBV)<br>Lead free |
| HN58X24256ATI  | 256k bit<br>(32768 × 8-bit) | 1.8 V to 5.5 V    | 400 kHz   | 14-pin plastic TSSOP<br>PTSP0014JA-C<br>(TTP-14DBV)<br>Lead free    |

## **Pin Arrangement**





### **Pin Description**

| Pin name                | Function                 |  |
|-------------------------|--------------------------|--|
| A0 to A2                | Device address           |  |
| SCL                     | Serial clock input       |  |
| SDA                     | Serial data input/output |  |
| WP                      | Write protect            |  |
| $\overline{V_{cc}}$     | Power supply             |  |
| $\frac{V_{cc}}{V_{ss}}$ | Ground                   |  |
| NC                      | No connection            |  |

## **Block Diagram**



## **Absolute Maximum Ratings**

| Parameter                                  | Symbol          | Value            | Unit |
|--------------------------------------------|-----------------|------------------|------|
| Supply voltage relative to V <sub>ss</sub> | V <sub>cc</sub> | -0.6 to +7.0     | V    |
| Input voltage relative to V <sub>ss</sub>  | Vin             | -0.5*2 to +7.0*3 | V    |
| Operating temperature range*1              | Topr            | -40 to +85       | °C   |
| Storage temperature range                  | Tstg            | -65 to +125      | °C   |

Notes: 1. Including electrical characteristics and data retention.

- 2. Vin (min): -3.0 V for pulse width  $\leq 50$  ns.
- 3. Should not exceed  $V_{\rm cc}$  + 1.0 V.





## **DC Operating Conditions**

| Parameter             | Symbol              | Min                 | Тур | Max                   | Unit |
|-----------------------|---------------------|---------------------|-----|-----------------------|------|
| Supply voltage        | V <sub>cc</sub>     | 1.8                 | _   | 5.5                   | V    |
|                       | $\overline{V_{ss}}$ | 0                   | 0   | 0                     | V    |
| Input high voltage    | V <sub>IH</sub>     | $V_{cc} \times 0.7$ | _   | V <sub>cc</sub> + 0.5 | V    |
| Input low voltage     | V <sub>IL</sub>     | -0.3*1              | _   | $V_{cc} \times 0.3$   | V    |
| Operating temperature | Topr                | -40                 | _   | +85                   | °C   |

Notes: 1.  $V_{\text{\tiny IL}}$  (min): -1.0 V for pulse width  $\leq$  50 ns.

## **DC Characteristics** (Ta = -40 to +85°C, $V_{cc} = 1.8$ V to 5.5 V)

| Parameter                       | Symbol           | Min | Тур | Max | Unit | Test conditions                                                           |
|---------------------------------|------------------|-----|-----|-----|------|---------------------------------------------------------------------------|
| Input leakage current           | l <sub>u</sub>   | _   | _   | 2.0 | μΑ   | V <sub>cc</sub> = 5.5 V, Vin = 0 to 5.5 V                                 |
| Output leakage current          | I <sub>LO</sub>  | _   | _   | 2.0 | μΑ   | V <sub>cc</sub> = 5.5 V, Vout = 0 to 5.5 V                                |
| Standby V <sub>cc</sub> current | I <sub>SB</sub>  | _   | 1.0 | 3.0 | μΑ   | Vin = V <sub>ss</sub> or V <sub>cc</sub>                                  |
| Read V <sub>cc</sub> current    | I <sub>CC1</sub> | _   | _   | 1.0 | mA   | V <sub>cc</sub> = 5.5 V, Read at 400 kHz                                  |
| Write V <sub>cc</sub> current   | I <sub>CC2</sub> | _   | _   | 5.0 | mA   | V <sub>cc</sub> = 5.5 V, Write at 400 kHz                                 |
| Output low voltage              | V <sub>OL2</sub> | _   | _   | 0.4 | V    | $V_{\rm cc} = 2.7 \text{ to } 5.5 \text{ V}, I_{\rm ol} = 3.0 \text{ mA}$ |
|                                 | V <sub>OL1</sub> | _   | _   | 0.2 | V    | $V_{cc} = 1.8 \text{ to } 2.7 \text{ V}, I_{ol} = 1.5 \text{ mA}$         |

## **Capacitance** (Ta = +25°C, f = 1 MHz)

| Parameter                             | Symbol              | Min | Тур | Max | Unit | Test conditions |
|---------------------------------------|---------------------|-----|-----|-----|------|-----------------|
| Input capacitance (A0 to A2, SCL, WP) | Cin*1               | _   | _   | 6.0 | pF   | Vin = 0 V       |
| Output capacitance (SDA)              | C <sub>I/O</sub> *1 | _   | _   | 6.0 | pF   | Vout = 0 V      |

Note: 1. This parameter is sampled and not 100% tested.

**AC Characteristics** (Ta = -40 to +85°C,  $V_{cc} = 1.8$  to 5.5 V)

### **Test Conditions**

• Input pules levels:

 $--V_{\text{IH}} = 0.8 \times V_{\text{CC}}$ 

• Input rise and fall time:  $\leq 20 \text{ ns}$ 

• Input and output timing reference levels:  $0.5 \times V_{cc}$ 

• Output load: TTL Gate + 100 pF

| Parameter                   | Symbol                           | Min  | Тур             | Max | Unit   | Notes |
|-----------------------------|----------------------------------|------|-----------------|-----|--------|-------|
| Clock frequency             | f <sub>scl</sub>                 | _    |                 | 400 | kHz    |       |
| Clock pulse width low       | t <sub>LOW</sub>                 | 1200 |                 | _   | ns     |       |
| Clock pulse width high      | t <sub>HIGH</sub>                | 600  |                 | _   | ns     |       |
| Noise suppression time      | t,                               | _    |                 | 50  | ns     | 1     |
| Access time                 | t <sub>AA</sub>                  | 100  |                 | 900 | ns     |       |
| Bus free time for next mode | $t_{_{BUF}}$                     | 1200 | _               | _   | ns     |       |
| Start hold time             | t <sub>hd.sta</sub>              | 600  |                 | _   | ns     |       |
| Start setup time            | $t_{\scriptscriptstyle{SU.STA}}$ | 600  |                 |     | ns     |       |
| Data in hold time           | t <sub>HD.DAT</sub>              | 0    |                 | _   | ns     |       |
| Data in setup time          | t <sub>SU.DAT</sub>              | 100  |                 |     | ns     |       |
| Input rise time             | t <sub>R</sub>                   | _    |                 | 300 | ns     | 1     |
| Input fall time             | t <sub>F</sub>                   | _    |                 | 300 | ns     | 1     |
| Stop setup time             | t <sub>su.sto</sub>              | 600  |                 |     | ns     |       |
| Data out hold time          | $t_{\scriptscriptstyleDH}$       | 50   | _               | _   | ns     |       |
| Write protect hold time     | t <sub>HD.WP</sub>               | 1200 |                 | _   | ns     |       |
| Write protect setup time    | t <sub>su.wp</sub>               | 0    | _               | _   | ns     |       |
| Write cycle time            | t <sub>wc</sub>                  | _    | _               | 5   | ms     | 2     |
| Erase/Write Endurance       | _                                | _    | 10 <sup>6</sup> | _   | cycles | 3     |
|                             |                                  |      |                 |     |        |       |

Notes: 1. This parameter is sampled and not 100% tested.

- 2.  $t_{wc}$  is the time from a stop condition to the end of internally controlled write cycle.
- 3. This parameter is sampled and not 100% tested ( $Ta = 25^{\circ}C$ ).

## **Timing Waveforms**

## **Bus Timing**



## Write Cycle Timing



### **Pin Function**

#### Serial Clock (SCL)

The SCL pin is used to control serial input/output data timing. The SCL input is used to positive edge clock data into EEPROM device and negative edge clock data out of each device. Maximum clock rate is 400 kHz.

#### Serial Input/Output Data (SDA)

The SDA pin is bidirectional for serial data transfer. The SDA pin needs to be pulled up by resistor as that pin is open-drain driven structure. Use proper resistor value for your system by considering  $V_{\text{oL}}$ ,  $I_{\text{oL}}$  and the SDA pin capacitance. Except for a start condition and a stop condition which will be discussed later, the SDA transition needs to be completed during the SCL low period.

### Data Validity (SDA data change timing waveform)



#### Device Address (A0, A1, A2)

Eight devices can be wired for one common data bus line as maximum. Device address pins are used to distinguish each device and device address pins should be connected to  $V_{\rm cc}$  or  $V_{\rm ss}$ . When device address code provided from SDA pin matches corresponding hard-wired device address pins A0 to A2, that one device can be activated.

#### Pin Connections for A0 to A2

|             |                    | Pin conn                         | Pin connection                   |                                  |      |
|-------------|--------------------|----------------------------------|----------------------------------|----------------------------------|------|
| Memory size | Max connect number | A2                               | <b>A</b> 1                       | Α0                               | Note |
| 256k bit    | 8                  | V <sub>cc</sub> /V <sub>ss</sub> | V <sub>cc</sub> /V <sub>ss</sub> | V <sub>cc</sub> /V <sub>ss</sub> |      |

Note: 1. " $V_{cc}/V_{ss}$ " means that device address pin should be connected to  $V_{cc}$  or  $V_{ss}$ .

## Write Protect (WP)

When the Write Protect pin (WP) is high, the write protection feature is enabled and operates as shown in the following table. When the WP is low, write operation for all memory arrays are allowed. The read operation is always activated irrespective of the WP pin status.

#### Write Protect Area

|                 | Write protect area          |
|-----------------|-----------------------------|
| WP pin status   | 256k bit                    |
| V <sub>IH</sub> | Upper 1/8 (32k bit)         |
| V <sub>IL</sub> | Normal read/write operation |





## **Functional Description**

#### **Start Condition**

A high-to-low transition of the SDA with the SCL high is needed in order to start read, write operation (See start condition and stop condition).

#### **Stop Condition**

A low-to-high transition of the SDA with the SCL high is a stop condition. The stand-by operation starts after a read sequence by a stop condition. In the case of write operation, a stop condition terminates the write data inputs and place the device in a internally-timed write cycle to the memories. After the internally-timed write cycle which is specified as  $t_{wc}$ , the device enters a standby mode (See write cycle timing).

#### **Start Condition and Stop Condition**



#### Acknowledge

All addresses and data words are serially transmitted to and from in 8-bit words. The receiver sends a zero to acknowledge that it has received each word. This happens during ninth clock cycle. The transmitter keeps bus open to receive acknowledgment from the receiver at the ninth clock. In the write operation, EEPROM sends a zero to acknowledge after receiving every 8-bit words. In the read operation, EEPROM sends a zero to acknowledge after receiving the device address word. After sending read data, the EEPROM waits acknowledgment by keeping bus open. If the EEPROM receives zero as an acknowledge, it sends read data of next address. If the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition, it stops the read operation and enters a stand-by mode. If the EEPROM receives neither acknowledgment "0" nor a stop condition, the EEPROM keeps bus open without sending read data.

#### **Acknowledge Timing Waveform**



#### **Device Addressing**

The EEPROM device requires an 8-bit device address word following a start condition to enable the chip for a read or a write operation. The device address word consists of 4-bit device code, 3-bit device address code and 1-bit read/write(R/W) code. The most significant 4-bit of the device address word are used to distinguish device type and this EEPROM uses "1010" fixed code. The device address word is followed by the 3-bit device address code in the order of A2, A1, A0. The device address code selects one device out of all devices which are connected to the bus. This means that the device is selected if the inputted 3-bit device address code is equal to the corresponding hard-wired A2-A0 pin status. The eighth bit of the device address word is the read/write(R/W) bit. A write operation is initiated if this bit is low and a read operation is initiated if this bit is high. Upon a compare of the device address word, the EEPROM enters the read or write operation after outputting the zero as an acknowledge. The EEPROM turns to a stand-by state if the device code is not "1010" or device address code doesn't coincide with status of the correspond hard-wired device address pins A0 to A2.

#### **Device Address Word**

#### Device address word (8-bit)

|      | Device o | ode (fixed | i) |   | Device add | R/W code*1 |    |     |
|------|----------|------------|----|---|------------|------------|----|-----|
| 256k | 1        | 0          | 1  | 0 | A2         | A1         | A0 | R/W |

Note: 1. R/W="1" is read and R/W = "0" is write.



#### Write Operations

#### **Byte Write:**

A write operation requires an 8-bit device address word with R/W = "0". Then the EEPROM sends acknowledgment "0" at the ninth clock cycle. After these, the 128kbit and 256kbit EEPROMs receive 2 sequence 8-bit memory address words. Upon receipt of this memory address, the EEPROM outputs acknowledgment "0" and receives a following 8-bit write data. After receipt of write data, the EEPROM outputs acknowledgment "0". If the EEPROM receives a stop condition, the EEPROM enters an internally-timed write cycle and terminates receipt of SCL, SDA inputs until completion of the write cycle. The EEPROM returns to a standby mode after completion of the write cycle.

#### **Byte Write Operation**



#### **Page Write:**

The EEPROM is capable of the page write operation which allows any number of bytes up to 64 bytes to be written in a single write cycle. The page write is the same sequence as the byte write except for inputting the more write data. The page write is initiated by a start condition, device address word, memory address(n) and write data (Dn) with every ninth bit acknowledgment. The EEPROM enters the page write operation if the EEPROM receives more write data (Dn+1) instead of receiving a stop condition. The a0 to a5 address bits are automatically incremented upon receiving write data (Dn+1). The EEPROM can continue to receive write data up to 64 bytes. If the a0 to a5 address bits reaches the last address of the page, the a0 to a5 address bits will roll over to the first address of the same page and previous write data will be overwritten. Upon receiving a stop condition, the EEPROM stops receiving write data and enters internally-timed write cycle.

#### **Page Write Operation**



#### Acknowledge Polling:

Acknowledge polling feature is used to show if the EEPROM is in a internally-timed write cycle or not. This feature is initiated by the stop condition after inputting write data. This requires the 8-bit device address word following the start condition during a internally-timed write cycle. Acknowledge polling will operate when the R/W code = "0". Acknowledgment "1" (no acknowledgment) shows the EEPROM is in a internally-timed write cycle and acknowledgment "0" shows that the internally-timed write cycle has completed. See Write Cycle Polling using ACK.

### Write Cycle Polling Using ACK



#### **Read Operation**

There are three read operations: current address read, random read, and sequential read. Read operations are initiated the same way as write operations with the exception of R/W = "1".

#### **Current Address Read:**

The internal address counter maintains the last address accessed during the last read or write operation, with incremented by one. Current address read accesses the address kept by the internal address counter. After receiving a start condition and the device address word (R/W is "1"), the EEPROM outputs the 8-bit current address data from the most significant bit following acknowledgment "0". If the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition, the EEPROM stops the read operation and is turned to a standby state. In case the EEPROM has accessed the last address of the last page at previous read operation, the current address will roll over and returns to zero address. In case the EEPROM has accessed the last address of the page at previous write operation, the current address will roll over within page addressing and returns to the first address in the same page. The current address is valid while power is on. The current address after power on will be indefinite. The random read operation described below is necessary to define the memory address.

#### **Current Address Read Operation**



#### **Random Read:**

This is a read operation with defined read address. A random read requires a dummy write to set read address. The EEPROM receives a start condition, device address word (R/W=0) and memory address  $2 \times 8$ -bit sequentially. The EEPROM outputs acknowledgment "0" after receiving memory address then enters a current address read with receiving a start condition. The EEPROM outputs the read data of the address which was defined in the dummy write operation. After receiving acknowledgment "1"(no acknowledgment) and a following stop condition, the EEPROM stops the random read operation and returns to a standby state.

#### **Random Read Operation**



#### **Sequential Read:**

Sequential reads are initiated by either a current address read or a random read. If the EEPROM receives acknowledgment "0" after 8-bit read data, the read address is incremented and the next 8-bit read data are coming out. This operation can be continued as long as the EEPROM receives acknowledgment "0". The address will roll over and returns address zero if it reaches the last address of the last page. The sequential read can be continued after roll over. The sequential read is terminated if the EEPROM receives acknowledgment "1" (no acknowledgment) and a following stop condition.

### **Sequential Read Operation**



#### **Notes**

#### Data Protection at V<sub>cc</sub> On/Off

When  $V_{cc}$  is turned on or off, noise on the SCL and SDA inputs generated by external circuits (CPU, etc) may act as a trigger and turn the EEPROM to unintentional program mode. To prevent this unintentional programming, this EEPROM has a power on reset function. Be careful of the notices described below in order for the power on reset function to operate correctly.

- SCL and SDA should be fixed to V<sub>cc</sub> or V<sub>ss</sub> during V<sub>cc</sub> on/off. Low to high or high to low transition
  during V<sub>cc</sub> on/off may cause the trigger for the unintentional programming.
- V<sub>cc</sub> should be turned off after the EEPROM is placed in a standby state.
- V<sub>cc</sub> should be turned on from the ground level(V<sub>ss</sub>) in order for the EEPROM not to enter the
  unintentional programming mode.
- $V_{cc}$  turn on speed should be longer than 10  $\mu$ s.

#### **Noise Suppression Time**

This EEPROM have a noise suppression function at SCL and SDA inputs, that cut noise of width less than 50 ns. Be careful not to allow noise of width more than 50 ns.



## **Package Dimensions**

### HN58X24256AFPI (PRSP0008DF-B / Previous Code: FP-8DBV)





### HN58X24256ATI (PTSP0014JA-C / Previous Code: TTP-14DBV)



| Revision History | HN58X24256A Data Sheet |
|------------------|------------------------|
|------------------|------------------------|

| Rev. | Date          | Conten | Contents of Modification |  |  |  |
|------|---------------|--------|--------------------------|--|--|--|
|      |               | Page   | Description              |  |  |  |
| 0.01 | Mar. 22, 2007 | _      | Initial issue            |  |  |  |

#### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

- Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

  Notes:

  1. This document is provided for reference purposes only so that Penesas customers may select the appropriate Renesas products for their use. Renesas neither makes in the respect to the accuracy or completeness of the information contained in this document nor grants any license to any intellectual property rights or any other rights of Renesas or any third party with respect to the information in this document.

  2. Renesas shall have no liability for damages or infringement of any intellectual property or other rights arising out of the use of any information in this document, including, but not limited to, product data, diagrams, charts, programs, algorithms, and application circuit examples.

  3. You should not use the products or the technology described in this document for the purpose of military applications such as the development of waspons of mass and included in this document such as product data, diagrams, and regulations, and procedures required by such law and regulations and procedures required by such law and regulations and procedures required by such law and regulations, and procedures required by such law and regulations and procedures required by such law and regulations and procedures required by such law and regulations and procedures required by such law and regulations, and procedures required to such as a few such as a s



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

#### Renesas Technology America, Inc.

450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited
Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K.
Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd.
Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd.
7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

**Renesas Technology Taiwan Co., Ltd.**10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd
Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510