

# Isolated Half-Bridge Driver, 0.1 A Amp Output ADuM1230

#### **FEATURES**

Isolated high-side and low-side outputs High-side or low-side relative to input: ±700 V<sub>PEAK</sub> High-side/low-side differential: 700 V<sub>PEAK</sub> 0.1 A peak output current High frequency operation: 5 MHz max High common-mode transient immunity: >50 kV/µs High temperature operation: 105°C Wide body, 16-lead SOIC UL1577 2500 V rms input-to-output withstand voltage

#### **APPLICATIONS**

Isolated IGBT/MOSFET gate drives Plasma displays Industrial inverters Switching power supplies

#### **GENERAL DESCRIPTION**

The ADuM1230<sup>1</sup> is an isolated half-bridge gate driver that employs Analog Devices' *i*Coupler<sup>®</sup> technology to provide independent and isolated high-side and low-side outputs. Combining high speed CMOS and monolithic transformer technology, this isolation component provides outstanding performance characteristics superior to optocoupler-based solutions.

By avoiding the use of LEDs and photodiodes, this *i*Coupler gate drive device is able to provide precision timing characteristics not possible with optocouplers. Furthermore, the reliability and performance stability problems associated with optocoupler LEDs are avoided.

In comparison to gate drivers employing high voltage level translation methodologies, the ADuM1230 offers the benefit of true, galvanic isolation between the input and each output. Each output may be operated up to  $\pm 700 \text{ V}_{\text{P}}$  relative to the input, thereby supporting low-side switching to negative voltages. The differential voltage between the high-side and low-side can be as high as  $700 \text{ V}_{\text{P}}$ .

As a result, the ADuM1230 provides reliable control over the switching characteristics of IGBT/MOSFET configurations over a wide range of positive or negative switching voltages.

<sup>1</sup> Protected by U.S. Patents 5,952,849 6,873,065, and other pending patents.



#### FUNCTIONAL BLOCK DIAGRAM

#### Rev. A

Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

 One Technology Way, P.O. Box 9106, Norwood, MA 02062-9106, U.S.A.

 Tel: 781.329.4700
 www.analog.com

 Fax: 781.461.3113
 © 2005 Analog Devices, Inc. All rights reserved.

# TABLE OF CONTENTS

| Features 1                                   |
|----------------------------------------------|
| Applications1                                |
| General Description                          |
| Functional Block Diagram1                    |
| Revision History                             |
| Specifications                               |
| Electrical Characteristics                   |
| Package Characteristics                      |
| Regulatory Information                       |
| Insulation and Safety-Related Specifications |
| Recommended Operating Conditions 4           |

### **REVISION HISTORY**

| 12/05—Rev. Sp0 to Rev. A                |   |
|-----------------------------------------|---|
| Changes to Figure 1 and Note 1          | 1 |
| Added Typical Application Usage Section | 9 |
| Inserted Figure 14                      | 9 |
| 6                                       |   |

#### 5/05—Revision Sp0: Initial Version

| Absolute Maximum Ratings                    | 5  |
|---------------------------------------------|----|
| ESD Caution                                 | 5  |
| Pin Configuration and Function Descriptions | 6  |
| Typical Performance Characteristics         | 7  |
| Application Notes                           | 8  |
| Common-Mode Transient Immunity              | 8  |
| Typical Application Usage                   | 9  |
| Outline Dimensions                          | 10 |
| Ordering Guide                              | 10 |

### **SPECIFICATIONS**

### **ELECTRICAL CHARACTERISTICS**

All voltages are relative to their respective ground.  $4.5 \text{ V} \le V_{DD1} \le 5.5 \text{ V}$ ,  $12 \text{ V} \le V_{DDA} \le 18 \text{ V}$ ,  $12 \text{ V} \le V_{DDB} \le 18 \text{ V}$ . All min/max specifications apply over the entire recommended operating range, unless otherwise noted. All typical specifications are at  $T_A = 25^{\circ}\text{C}$ ,  $V_{DD1} = 5 \text{ V}$ ,  $V_{DDA} = 15 \text{ V}$ ,  $V_{DDB} = 15 \text{ V}$ .

| Parameter                                                             | Symbol                                                | Min                                               | Тур                              | Max | Unit  | Test Conditions                                 |
|-----------------------------------------------------------------------|-------------------------------------------------------|---------------------------------------------------|----------------------------------|-----|-------|-------------------------------------------------|
| DC SPECIFICATIONS                                                     |                                                       |                                                   |                                  |     |       |                                                 |
| Input Supply Current, Quiescent                                       | I <sub>DDI (Q)</sub>                                  |                                                   |                                  | 4.0 | mA    |                                                 |
| Output Supply Current, A or B, Quiescent                              | I <sub>DDA</sub> (Q) <b>,</b><br>I <sub>DDB</sub> (Q) |                                                   |                                  | 1.2 | mA    |                                                 |
| Input Supply Current, 10 Mbps                                         | IDDI (10)                                             |                                                   |                                  | 8.0 | mA    |                                                 |
| Output Supply Current, A or B, 10 Mbps                                | IDDA (10),<br>IDDB (10)                               |                                                   |                                  | 22  | mA    | C <sub>L</sub> = 200 pF                         |
| Input Currents                                                        | IIA, IIB, IDISABLE                                    | -10                                               | +0.01                            | +10 | μΑ    | $0 \le V_{IA}, V_{IB}, V_{DISABLE} \le V_{DD1}$ |
| Logic High Input Threshold                                            | VIH                                                   | 2.0                                               |                                  |     | V     |                                                 |
| Logic Low Input Threshold                                             | VIL                                                   |                                                   |                                  | 0.8 | V     |                                                 |
| Logic High Output Voltages                                            | $V_{OAH}$ , $V_{OBH}$                                 | V <sub>DDA</sub> - 0.1,<br>V <sub>DDB</sub> - 0.1 | $V_{\text{DDA}}, V_{\text{DDB}}$ |     | V     | $I_{OA}$ , $I_{OB} = -1$ mA                     |
| Logic Low Output Voltages                                             | VOAL, VOBL                                            |                                                   |                                  | 0.1 | V     | $I_{OA}$ , $I_{OB} = 1 \text{ mA}$              |
| Output Short-Circuit Pulsed Current <sup>1</sup>                      | IOA (SC), IOB (SC)                                    | 100                                               |                                  |     | mA    |                                                 |
| SWITCHING SPECIFICATIONS                                              |                                                       |                                                   |                                  |     |       |                                                 |
| Minimum Pulse Width <sup>2</sup>                                      | PW                                                    |                                                   |                                  | 100 | ns    | C <sub>L</sub> = 200 pF                         |
| Maximum Switching Frequency <sup>3</sup>                              |                                                       | 10                                                |                                  |     | Mbps  | C <sub>L</sub> = 200 pF                         |
| Propagation Delay <sup>4</sup>                                        | tphl, tplh                                            | 97                                                | 124                              | 160 | ns    | C <sub>L</sub> = 200 pF                         |
| Change vs. Temperature                                                |                                                       |                                                   | 100                              |     | ps/°C |                                                 |
| Pulse Width Distortion,  tplh – tphl                                  | PWD                                                   |                                                   |                                  | 8   | ns    | C <sub>L</sub> = 200 pF                         |
| Channel-to-Channel Matching,<br>Rising or Falling Edges <sup>5</sup>  |                                                       |                                                   |                                  | 5   | ns    | $C_L = 200 \text{ pF}$                          |
| Channel-to-Channel Matching,<br>Rising vs. Falling Edges <sup>6</sup> |                                                       |                                                   |                                  | 13  | ns    | $C_L = 200 \text{ pF}$                          |
| Part-to-Part Matching, Rising or Falling Edges <sup>7</sup>           |                                                       |                                                   |                                  | 55  | ns    | C <sub>L</sub> = 200 pF                         |
| Part-to-Part Matching, Rising vs. Falling Edges <sup>8</sup>          |                                                       |                                                   |                                  | 63  | ns    | C <sub>L</sub> = 200 pF                         |
| Output Rise/Fall Time (10% to 90%)                                    | t <sub>R</sub> /t <sub>F</sub>                        |                                                   |                                  | 20  | ns    | $C_{L} = 200 \text{ pF}$                        |

<sup>1</sup> Short-circuit duration less than 1 second. Average power must conform to the limit shown under the Absolute Maximum Ratings.

<sup>2</sup> The minimum pulse width is the shortest pulse width at which the specified timing parameters are guaranteed.

<sup>3</sup> The maximum switching frequency is the maximum signal frequency at which the specified timing parameters are guaranteed.

<sup>4</sup> t<sub>PHL</sub> propagation delay is measured from the 50% level of the falling edge of the V<sub>Ix</sub> signal to the 50% level of the falling edge of the V<sub>ox</sub> signal. t<sub>PLH</sub> propagation delay is measured from the 50% level of the rising edge of the V<sub>ix</sub> signal to the 50% level of the rising edge of the V<sub>ox</sub> signal.

<sup>5</sup> Channel-to-channel matching, rising vs. falling edges is the magnitude of the propagation delay difference between two channels of the same part when the inputs are either both rising edges or falling edges. The supply voltages and the loads on each channel are equal.

<sup>6</sup> Channel-to-channel matching, rising or falling edges is the magnitude of the propagation delay difference between two channels of the same part when one input is a rising edge and the other input is a falling edge. The supply voltages and loads on each channel are equal.

<sup>7</sup> Part-to-part matching, rising or falling edges is the magnitude of the propagation delay difference between the same channels of two different parts when the inputs are either both rising or falling edges. The supply voltages, temperatures, and loads of each part are equal.

<sup>8</sup> Part-to-part matching, rising vs. falling edges is the magnitude of the propagation delay difference between the same channels of two different parts when one input is a rising edge and the other input is a falling edge. The supply voltages, temperatures, and loads of each part are equal.

### **PACKAGE CHARACTERISTICS**

#### Table 2.

| Parameter                                  | Symbol           | Min | Тур              | Max | Unit | Test Conditions |
|--------------------------------------------|------------------|-----|------------------|-----|------|-----------------|
| Resistance (Input-to-Output) <sup>1</sup>  | R <sub>I-O</sub> |     | 10 <sup>12</sup> |     | Ω    |                 |
| Capacitance (Input-to-Output) <sup>1</sup> | CI-O             |     | 2.0              |     | pF   | f = 1 MHz       |
| Input Capacitance                          | Cı               |     | 4.0              |     | pF   |                 |
| IC Junction-to-Ambient Thermal Resistance  | θ <sub>JCa</sub> |     | 76               |     | °C/W |                 |

<sup>1</sup> The device is considered a 2-terminal device: Pins 1 through 8 are shorted together, and Pins 9 through 16 are shorted together.

#### **REGULATORY INFORMATION**

The ADuM1230 is approved, as shown in Table 3.

# Table 3. UL<sup>1</sup>

Recognized under 1577 component recognition program

<sup>1</sup> In accordance with UL1577, each ADuM1230 is proof tested by applying an insulation test voltage  $\geq$  3000 V rms for 1 second (current leakage detection limit = 5 µA).

### INSULATION AND SAFETY-RELATED SPECIFICATIONS

#### Table 4.

| Parameter                                        | Symbol | Value     | Unit  | Conditions                                                                           |
|--------------------------------------------------|--------|-----------|-------|--------------------------------------------------------------------------------------|
| Rated Dielectric Insulation Voltage              |        | 2500      | V rms | 1 minute duration                                                                    |
| Minimum External Air Gap (Clearance)             | L(I01) | 7.7 min   | mm    | Measured from input terminals to output terminals, shortest distance through air     |
| Minimum External Tracking (Creepage)             | L(I02) | 8.1 min   | mm    | Measured from input terminals to output terminals, shortest distance path along body |
| Minimum Internal Gap (Internal Clearance)        |        | 0.017 min | mm    | Insulation distance through insulation                                               |
| Tracking Resistance (Comparative Tracking Index) | CTI    | >175      | V     | DIN IEC 112/VDE 0303 Part 1                                                          |
| Isolation Group                                  |        | Illa      |       | Material Group (DIN VDE 0110, 1/89, Table 1)                                         |

#### **RECOMMENDED OPERATING CONDITIONS**

Table 5.

| Parameter                                                    | Symbol                              | Min | Max  | Unit  |
|--------------------------------------------------------------|-------------------------------------|-----|------|-------|
| Operating Temperature                                        | T <sub>A</sub>                      | -40 | +105 | °C    |
| Input Supply Voltage <sup>1</sup>                            | V <sub>DD1</sub>                    | 4.5 | 5.5  | V     |
| Output Supply Voltages <sup>1</sup>                          | V <sub>DDA</sub> , V <sub>DDB</sub> | 12  | 18   | V     |
| Input Signal Rise and Fall Times                             |                                     |     | 1    | ms    |
| Common-Mode Transient Immunity, Input-to-Output <sup>2</sup> |                                     | -50 | +50  | kV/μs |
| Common-Mode Transient Immunity, Between Outputs <sup>2</sup> |                                     | -50 | +50  | kV/μs |
| Transient Immunity, Supply Voltages <sup>2</sup>             |                                     | -50 | +50  | kV/μs |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> See the Common-Mode Transient Immunity section for transient diagrams and additional information.

## **ABSOLUTE MAXIMUM RATINGS**

#### Table 6.

|                                             | 1                  |      | 1                                                 | 1     |
|---------------------------------------------|--------------------|------|---------------------------------------------------|-------|
| Parameter                                   | Symbol             | Min  | Max                                               | Unit  |
| Storage Temperature                         | T <sub>ST</sub>    | -55  | +150                                              | °C    |
| Ambient Operating<br>Temperature            | T <sub>A</sub>     | -40  | +105                                              | °C    |
| Input Supply Voltage <sup>1</sup>           | V <sub>DD1</sub>   | -0.5 | +7.0                                              | V     |
| Output Supply Voltage <sup>1</sup>          | $V_{DDA}, V_{DDB}$ | -0.5 | +27                                               | V     |
| Input Voltage <sup>1</sup>                  | VIA, VIB           | -0.5 | V <sub>DDI</sub> + 0.5                            | V     |
| Output Voltage <sup>1</sup>                 | Voa, Vob           | -0.5 | V <sub>DDA</sub> + 0.5,<br>V <sub>DDB</sub> + 0.5 | V     |
| Input-Output Voltage <sup>2</sup>           |                    | -700 | +700                                              | VPEAK |
| Output Differential<br>Voltage <sup>3</sup> |                    |      | 700                                               | VPEAK |
| Output DC Current                           | Ioa, Iob           | -20  | +20                                               | mA    |
| Common-Mode<br>Transients <sup>4</sup>      |                    | -100 | +100                                              | kV/μs |

<sup>1</sup> All voltages are relative to their respective ground.

<sup>2</sup> Input-to-output voltage is defined as  $GND_A - GND_1$  or  $GND_B - GND_1$ .

<sup>3</sup> Output differential voltage is defined as GND<sub>A</sub> – GND<sub>B</sub>.

<sup>4</sup> Refers to common-mode transients across any insulation barrier. Commonmode transients exceeding the Absolute Maximum Ratings can cause latchup or permanent damage.

| Table 7. ADuM                          | /11230 Truth Ta        | ıble (Positive | e Logic)       |                                                                                       |
|----------------------------------------|------------------------|----------------|----------------|---------------------------------------------------------------------------------------|
| V <sub>IA</sub> /V <sub>IB</sub> Input | V <sub>DD1</sub> State | DISABLE        | Voa/Vob Output | Notes                                                                                 |
| Н                                      | Powered                | L              | Н              |                                                                                       |
| L                                      | Powered                | L              | L              |                                                                                       |
| Х                                      | Unpowered              | Х              | L              | Output returns to input state within 1 $\mu$ s of V <sub>DDI</sub> power restoration. |
| Х                                      | Powered                | н              | L              |                                                                                       |

#### **ESD CAUTION**

ESD (electrostatic discharge) sensitive device. Electrostatic charges as high as 4000 V readily accumulate on the human body and test equipment and can discharge without detection. Although this product features proprietary ESD protection circuitry, permanent damage may occur on devices subjected to high energy electrostatic discharges. Therefore, proper ESD precautions are recommended to avoid performance degradation or loss of functionality.



Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those listed in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

Ambient temperature = 25°C, unless otherwise noted.

### **PIN CONFIGURATION AND FUNCTION DESCRIPTIONS**



Note that Pin 3 and Pin 8 are internally connected. Connecting both to  $V_{DD1}$  is recommended. Pin 12 and Pin 13 are floating and should be left unconnected.

| Table 8. | Pin Functio | 1 Descriptions |
|----------|-------------|----------------|
|----------|-------------|----------------|

| Pin No.      | Mnemonic                | Function                                                                                             |
|--------------|-------------------------|------------------------------------------------------------------------------------------------------|
| 1            | VIA                     | Logic Input A.                                                                                       |
| 2            | V <sub>IB</sub>         | Logic Input B.                                                                                       |
| 3            | V <sub>DD1</sub>        | Input Supply Voltage, 4.5 V to 5.5 V.                                                                |
| 4            | GND1                    | Ground Reference for Input Logic Signals.                                                            |
| 5            | DISABLE                 | Input Disable. Disables the isolator inputs and refresh circuits. Outputs take on default low state. |
| 6, 7, 12, 13 | NC                      | No Connect.                                                                                          |
| 8            | V <sub>DD1</sub>        | Input Supply Voltage, 4.5 V to 5.5 V.                                                                |
| 9            | <b>GND</b> <sub>B</sub> | Ground Reference for Output B.                                                                       |
| 10           | V <sub>OB</sub>         | Output B.                                                                                            |
| 11           | V <sub>DDB</sub>        | Output B Supply Voltage, 12 V to 18 V.                                                               |
| 14           | GNDA                    | Ground Reference for Output A.                                                                       |
| 15           | VOA                     | Output A.                                                                                            |
| 16           | V <sub>DDA</sub>        | Output A Supply Voltage, 12 V to 18 V.                                                               |

### **TYPICAL PERFORMANCE CHARACTERISTICS**



Figure 3. Typical Input Supply Current Variation with Data Rate



Figure 4. Typical Output Supply Current Variation with Data Rate



Figure 5. Typical Propagation Delay Variation with Temperature



Figure 6. Typical Propagation Delay Variation with Output Supply Voltage (Input Supply Voltage = 5.0 V)



Figure 7. Typical Propagation Delay Variation with Input Supply Voltage (Output Supply Voltage = 15.0 V)

### **APPLICATION NOTES** COMMON-MODE TRANSIENT IMMUNITY

In general, common-mode transients consist of linear and sinusoidal components. The linear component of a commonmode transient is given by

 $V_{CM, linear} = (\Delta V / \Delta t) t$ 

where  $\Delta V/\Delta t$  is the slope of the transient shown in Figure 11 and Figure 12.

The transient of the linear component is given by

 $dV_{CM}/dt = \Delta V/\Delta t$ 

The ADuM1230's ability to operate correctly in the presence of linear transients is characterized by the data in Figure 8. The data is based on design simulation and is the maximum linear transient magnitude that the ADuM1230 can tolerate without an operational error. This data shows a higher level of robustness than what is shown in Table 5 because the transient immunity values obtained in Table 5 use measured data and apply allowances for measurement error and margin.



The sinusoidal component (at a given frequency) is given by

 $V_{CM, sinusoidal} = V_0 sin(2\pi ft)$ 

where:

 $V_0$  is the magnitude of the sinusoidal.

f is the frequency of the sinusoidal.

The transient magnitude of the sinusoidal component is given by

 $dV_{CM}/dt = 2\pi f V_0$ 

The ADuM1230's ability to operate correctly in the presence of sinusoidal transients is characterized by the data in Figure 9 and Figure 10. The data is based on design simulation and is the maximum sinusoidal transient magnitude  $(2\pi f V_0)$  that the ADuM1230 can tolerate without an operational error. Values for immunity against sinusoidal transients are not included in Table 5 because measurements to obtain such values have not been possible.











Figure 12. Common-Mode Transient Immunity Waveforms—Between Outputs



Figure 13. Transient Immunity Waveforms—Output Supplies

#### **TYPICAL APPLICATION USAGE**

The ADuM1230 is intended for driving low gate capacitance transistors (200 pF typically). Most high voltage applications involve larger transistors than this. To accommodate these situations, users can choose either a gate driver with a stronger output stage or the buffer configuration with the ADuM1230, as shown in Figure 14. In many cases, the buffer configuration is the less expensive of the two options and provides the greatest amount of design flexibility. The precise buffer/high voltage transistor combination can be selected to fit the application's needs.



### **OUTLINE DIMENSIONS**



Dimensions shown in millimeters and (inches)

#### **ORDERING GUIDE**

| Model                        | No. of<br>Channels | Output Peak<br>Current (A) | Output<br>Voltage (V) | Temperature Range | Package Description                                               | Package<br>Option |
|------------------------------|--------------------|----------------------------|-----------------------|-------------------|-------------------------------------------------------------------|-------------------|
| ADuM1230BRWZ <sup>1</sup>    | 2                  | 0.1                        | 15                    | -40°C to +105°C   | 16-Lead SOIC_W                                                    | RW-16             |
| ADuM1230BRWZ-RL <sup>1</sup> | 2                  | 0.1                        | 15                    | –40°C to +105°C   | 16-Lead SOIC_W,<br>13-inch Tape and Reel Option<br>(1, 000 Units) | RW-16             |

 $^{1}$  Z = Pb-free part.

# NOTES

### NOTES

© 2005 Analog Devices, Inc. All rights reserved. Trademarks and registered trademarks are the property of their respective owners. D05460-0-12/05(A)



www.analog.com