

# HT1380A/HT1381A Serial Timekeeper Chip

## **Features**

- Operating voltage: 2.0V~5.5V
- Maximum input serial clock: 500kHz at  $V_{\text{DD}}\text{=}2V,$  2MHz at  $V_{\text{DD}}\text{=}5V$
- Operating current:
  - less than  $0.5\mu A$  at 2V
  - less than  $0.7 \mu A$  at 3 V
  - less than 1.0 $\mu A$  at 5V
- TTL compatible

   V<sub>IH</sub>: 2.0V~V<sub>DD</sub>+0.3V at V<sub>DD</sub>=5V
   V<sub>IL</sub>: 0.3V~+0.8V at V<sub>DD</sub>=5V
- Two data transmission modes: single-byte, or burst mode
- Serial I/O transmission
- · All registers store BCD format
- HT1380A: 8-pin DIP package HT1381A: 8-pin SOP package

# Applications

- Microcomputer serial clock
- Clock and Calendar

# **Block Diagram**

# **General Description**

The HT1380A/HT1381A is a serial timekeeper IC which provides seconds, minutes, hours, day, date, month and year information. The number of days in each month and leap years are automatically adjusted. The HT1380A/HT1381A is designed for low power consumption and can operate in two modes: one is the 12-hour mode with an AM/PM indicator, the other is the 24-hour mode.

The HT1380A/HT1381A has several registers to store the corresponding information with 8-bit data format. A 32768Hz crystal is required to provide the correct timing. In order to minimize the pin number, the HT1380A/HT1381A use a serial I/O transmission method to interface with a microprocessor. Only three wires are required: (1) REST, (2) SCLK and (3) I/O. Data can be delivered 1 byte at a time or in a burst of up to 8 bytes.



# **Pin Assignment**





# **Pad Assignment**





\* The IC substrate should be connected to VSS in the PCB layout artwork.

# **Pad Coordinates**

|         |          | Unit: µm |
|---------|----------|----------|
| Pad No. | X        | Y        |
| 1       | -456.985 | 333.025  |
| 2       | -456.985 | 264.025  |
| 3       | -456.985 | 195.025  |
| 4       | -455.590 | 109.935  |
| 5       | -466.000 | -154.955 |
| 6       | -466.000 | -249.955 |
| 7       | -466.000 | -344.955 |
| 8       | 465.966  | -309.630 |
| 9       | 465.966  | -214.630 |
| 10      | 465.966  | -119.630 |
| 11      | 465.966  | -24.630  |

# **Pad Description**

| Pin Name | I/O | Internal Connection | Description                                     |  |
|----------|-----|---------------------|-------------------------------------------------|--|
| VSS      | _   | CMOS                | Negative power supply, ground                   |  |
| X1       | I   | CMOS                | 32768Hz crystal input pad                       |  |
| X2       | 0   | CMOS                | Oscillator output pad                           |  |
| REST     | I   | CMOS                | Reset pin with serial transmission              |  |
| I/O      | I/O | CMOS                | Data Input/Output pin with serial transmission  |  |
| SCLK     | I   | CMOS                | Serial Clock pulse pin with serial transmission |  |
| VDD      | _   | CMOS                | Positive power supply                           |  |



Ta=25°C

# Absolute Maximum Ratings

| Supply Voltage0.3V $\sim 5.5V$                | Storage Temperature              |
|-----------------------------------------------|----------------------------------|
| Input Voltage $V_{SS}$ -0.3V ~ $V_{DD}$ +0.3V | Operating Temperature40°C ~ 85°C |

Note: These are stress ratings only. Stresses exceeding the range specified under "Absolute Maximum Ratings" may cause substantial damage to the device. Functional operation of this device at other conditions beyond those listed in the specification is not implied and prolonged exposure to extreme conditions may affect device reliability.

# **D.C. Characteristics**

| Symbol          | Symbol Parameter     |     | est Conditions        | Min.  | Turn  | Mex  | Unit |      |  |
|-----------------|----------------------|-----|-----------------------|-------|-------|------|------|------|--|
| Symbol          | Parameter            | VDD | Conditions            |       | Тур.  | Max. | Unit |      |  |
|                 |                      | 2V  |                       | _     | _     | 100  |      |      |  |
| ISTB            | Standby Current      | 3V  | ] _                   | _     | —     | 100  | nA   |      |  |
|                 |                      | 5V  |                       | _     | —     | 100  |      |      |  |
|                 |                      | 2V  |                       | _     | 0.30  | 0.50 |      |      |  |
| I <sub>DD</sub> | Operating Current    | 3V  | No load               | _     | 0.50  | 0.70 | μA   |      |  |
|                 |                      |     |                       |       |       | _    | 0.85 | 1.00 |  |
|                 |                      | 2V  | V <sub>OH</sub> =1.8V | -0.20 | -0.40 | _    |      |      |  |
| Іон             | Source Current       | 3V  | V <sub>он</sub> =2.7V | -0.35 | -0.70 | _    | mA   |      |  |
|                 |                      | 5V  | V <sub>OH</sub> =4.5V | -0.50 | -1.00 | _    |      |      |  |
|                 |                      | 2V  | V <sub>OL</sub> =0.2V | 0.70  | 1.50  | _    |      |      |  |
| IOL             | Sink Current         | 3V  | V <sub>OL</sub> =0.3V | 1.20  | 2.50  | _    | mA   |      |  |
|                 |                      | 5V  | V <sub>OL</sub> =0.5V | 2.00  | 4.00  | _    |      |      |  |
| V               | "I I" Input \/oltogo | 3V  |                       | 2.00  | _     | _    | V    |      |  |
| VIH             | H "H" Input Voltage  |     | ] —                   | 2.00  | _     | _    | v    |      |  |
| V               |                      | 3V  |                       | _     | —     | 0.60 | V    |      |  |
| VIL             | "L" Input Voltage    | 5V  | ] —                   | _     | _     | 0.80 |      |      |  |

Note: ISTB is specified with SCLK, I/O, REST open. The clock halt bit must be set to logic 1 (oscillator disabled).



# A.C. Characteristics

| 0                 | Bananatan                   | Tes             | t Conditions |        | _    |      | 11         |
|-------------------|-----------------------------|-----------------|--------------|--------|------|------|------------|
| Symbol            | Parameter                   | V <sub>DD</sub> | Conditions   | – Min. | Тур. | Max. | Unit       |
|                   |                             | 2V              |              | 200    | _    | —    |            |
| t <sub>DC</sub>   | Data to Clock Setup         | 3V              | _            | 100    |      | _    | ns         |
|                   |                             | 5V              | _            | 50     |      | _    |            |
|                   |                             | 2V              | _            | 280    | _    | _    |            |
| t <sub>CDH</sub>  | Clock to Data Hold          | 3V              | _            | 140    | _    | _    | ns         |
|                   |                             | 5V              | _            | 70     |      | _    |            |
|                   |                             | 2V              | _            | _      |      | 800  |            |
| t <sub>CDD</sub>  | Clock to Data Delay         | 3V              | _            |        |      | 400  | ns         |
|                   |                             | 5V              | _            | _      | _    | 200  | -          |
|                   |                             | 2V              | _            | 1000   |      | _    |            |
| tc∟               | Clock Low Time              | 3V              | _            | 500    | _    | _    | ns         |
|                   |                             | 5V              | _            | 250    |      | _    |            |
|                   |                             | 2V              |              | 1000   |      | _    |            |
| t <sub>cн</sub>   | Clock High Time             | 3V              | _            | 500    | _    | _    | ns         |
|                   | 3                           | 5V              | _            | 250    |      | _    |            |
|                   |                             | 2V              | _            | _      |      | 0.5  |            |
| f <sub>SCLK</sub> | Clock Frequency             | 3V              | _            |        |      | 1.0  | MHz        |
|                   |                             | 5V              | _            | _      |      | 2.0  | -          |
|                   |                             | 2V              | _            |        |      | 2000 |            |
| tr/tf             | Clock Rise and Fall Time    | 3V              |              |        |      | 1000 | ns         |
|                   |                             | 5V              | _            |        | _    | 500  | 1          |
|                   |                             | 2V              |              | 4      |      | _    |            |
| tcc               | Reset to Clock Setup        | 3V              |              | 2      |      | _    | μs         |
|                   |                             | 5V              | _            | 1      |      | _    |            |
|                   |                             | 2V              |              | 240    |      | _    |            |
| tссн              | Clock to Reset Hold         | 3V              |              | 120    |      | _    | ns         |
|                   |                             | 5V              |              | 60     |      | _    | 1          |
|                   |                             | 2V              | _            | 4      |      | _    |            |
| t <sub>сwн</sub>  | Reset Inactive Time         | 3V              |              | 2      |      |      | μs         |
| •G 11 U           |                             | 5V              |              | 1      | _    |      | μ <b>υ</b> |
|                   |                             | 2V              |              | · -    |      | 280  |            |
| t <sub>CDZ</sub>  | Reset to I/O High Impedance | 2 V<br>3 V      |              |        |      | 140  | ns         |
| CDZ               |                             | 5V              |              | +      |      | 70   | 113        |



# **Functional Description**

The HT1380A/HT1381A mainly contains the following internal elements: a data shift register array to store the clock/calendar data, command control logic, oscillator circuit and read timer clock. The clock is contained in eight read/write registers as shown below. Data contained in the clock register is in binary coded decimal format.

Two modes are available for transferring the data between the microprocessor and the HT1380A/ HT1381A. One is in single-byte mode and the other is in multiple-byte mode.

The HT1380A/HT1381A also contains two additional bits, the clock halt bit (CH) and the write protect bit (WP). These bits control the operation of the oscillator and so

data can be written to the register array. These two bits should first be specified in order to read from and write to the register array properly.

### **Command Byte**

For each data transfer, a Command Byte is initiated to specify which register is accessed. This is to determine whether a read, write, or test cycle is operated and whether a single byte or burst mode transfer is to occur. Refer to the table shown below and follow the steps to write the data to the chip. First give a Command Byte of HT1380A/HT1381A, and then write a data in the register.

This table illustrates the correlation between Command Byte and their bits:

| Function Description                |   | Command Byte |    |    |    |    |    |     |  |  |  |
|-------------------------------------|---|--------------|----|----|----|----|----|-----|--|--|--|
|                                     |   | C6           | C5 | C4 | C3 | C2 | C1 | C0  |  |  |  |
| Select Read or Write Cycle          | _ | —            | _  | _  | _  | _  | _  | R/W |  |  |  |
| Specify the Register to be Accessed | — | _            | _  | _  | A2 | A1 | A0 | —   |  |  |  |
| Clock Halt Flag                     | С | —            | _  | _  | _  | _  | _  | _   |  |  |  |
| For IC Test Only                    | 1 | 0            | 0  | 1  | х  | х  | x  | 1   |  |  |  |
| Select Single Byte or Burst Mode    | 1 | 0            | 1  | 1  | 1  | 1  | 1  | х   |  |  |  |

Note: "x" stands for don't care

| Register      | Range          |           |        | Reg      | gister   | Definit | ion |     |        | Address              | Bit                  | Command              |
|---------------|----------------|-----------|--------|----------|----------|---------|-----|-----|--------|----------------------|----------------------|----------------------|
| Name          | Data           | D7        | D6     | D5       | D4       | D3      | D2  | D1  | D0     | A2~A0                | R/W                  | Byte                 |
| Seconds       | 00~59          | СН        |        | 10 SEC   | 2        |         | SE  | EC  |        | 000                  | W<br>R               | 1000000<br>1000001   |
| Minutes       | 00~59          | 0         |        | 10 MIN   | 1        | MIN     |     |     | 001    | W<br>R               | 10000010<br>10000011 |                      |
| Hours         | 01~12<br>00~23 | 12\<br>24 | 0<br>0 | AP<br>10 | HR<br>HR |         | НС  | UR  |        | 010                  | W<br>R               | 10000100<br>10000101 |
| Date          | 01~31          | 0         | 0      | 10 C     | ATE      |         | DA  | TE  |        | 011                  | W<br>R               | 10000110<br>10000111 |
| Month         | 01~12          | 0         | 0      | 0        | 10M      |         | MO  | NTH |        | 100                  | W<br>R               | 10001000<br>10001001 |
| Day           | 01~07          | 0         | 0      | 0        | 0        |         | D   | ۹Y  |        | 101                  | W<br>R               | 10001010<br>10001011 |
| Year          | 00~99          |           | 10 Y   | EAR      |          | YEAR    |     | 110 | W<br>R | 10001100<br>10001101 |                      |                      |
| Write Protect | 00~80          | WP        |        |          | ALW      | AYS Z   | ERO |     |        | 111                  | W<br>R               | 10001110<br>10001111 |

The following table shows the register address and its data format:

CH: Clock Halt bit CH=0 oscillator enabled

CH=1 oscillator disabled

WP: Write protect bit

WP=0 register data can be written in WP=1 register data can not be written in Bit 7 of Reg2: 12/24 mode flag bit 7=1, 12-hour mode bit 7=0, 24-hour mode Bit 5 of Reg2: AM/PM mode defined AP=1 PM mode AP=0 AM mode



### **R/W Signal**

The LSB of the Command Byte determines whether the data in the register be read or be written to.

When it is set as "0" means that a write cycle is to take place otherwise this chip will be set into the read mode.

### A0~A2

A0 to A2 of the Command Byte is used to specify which registers are to be accessed. There are eight registers used to control the month data, etc., and each of these registers have to be set as a write cycle in the initial time.

#### **Burst Mode**

When the Command Byte is 10111110 (or 10111111), the HT1380A/HT1381A is configured in burst mode. In this mode the eight clock/calendar registers can be written (or read) in series, starting with bit 0 of register address 0 (see the timing on the next page).

#### **Test Mode**

When the Command Byte is set as 1001xxx1, HT1380A/HT1381A is configured in test mode. The test mode is used by Holtek only for testing purposes. If used generally, unpredictable conditions may occur.

#### Write Protect Register

This register is used to prevent a write operation to any other register. Data can be written into the designated register only if the Write Protect signal (WP) is set to logic 0. The Write Protect Register should be set first before restarting the system or before writing the new data to the system, and it should set as logic 1 in the read cycle. The Write Protect bit cannot be written to in the burst mode.

#### **Clock HALT Bit**

D7 of the Seconds Register is defined as the Clock Halt Flag (CH).

When this bit is set to logic 1, the clock oscillator is stopped and the chip goes into a low-power standby mode. When this bit is written to logic 0, the clock will start.

#### 12-hour/24-hour Mode

The D7 of the hour register is defined as the 12-hour or 24-hour mode select bit.

When this bit is in high level, the 12-hour mode is selected otherwise it's the 24-hour mode.

#### **AM-PM Mode**

These are two functions for the D5 of the hour register determined by the value D7 of the same register.

One is used in AM/PM selection on the 12-hour mode. When D5 is logic 1, it is PM, otherwise it's AM. The other is used to set the second 10-hour bit (20-23 hours) on the 24-hour mode.

### **Reset and Serial Clock Control**

The  $\overline{\text{REST}}$  pin is used to allow access data to the shift register like a toggle switch. When the  $\overline{\text{REST}}$  pin is taken high, the built-in control logic is turned on and the address/command sequence can access the corresponding shift register. The  $\overline{\text{REST}}$  pin is also used to terminate either single-byte or burst mode data format.

The input signal of SCLK is a sequence of a falling edge followed by a rising edge and it is used to synchronize the register data whether read or write. For data input, the data must be read after the rising edge of SCLK. The data on the I/O pin becomes output mode after the falling edge of the SCLK. All data transfer terminates if the REST pin is low and the I/O pin goes to a high impedance state. The data transfer is illustrated on the next page.

#### Data Input and Data Out

In writing a data byte with HT1380A/HT1381A, the read/write should first set as R/W=0 in the Command Byte and follow with the corresponding data register on the rising edge of the next eight SCLK cycles. Additional SCLK cycles are ignored. Data inputs are entered starting with bit 0.

In reading a data on the register of HT1380A/ HT1381A, R/W=1 should first be entered as input. The data bit outputs on the falling edge of the next eight SCLK cycles. Note that the first data bit to be transmitted on the first falling edge after the last bit of the read command byte is written. Additional SCLK cycles re-transmits the data bytes as long as REST remains at high level. Data outputs are read starting with bit 0.

#### **Crystal Selection**

A 32768Hz crystal can be directly connected to the HT1380A/HT1381A on pins 2 and 3 which are the crystal X1 and X2 pins. In order to ensure that the desired frequency is achieved, it is recommended to use a crystal with a capacitance of 9.0pF. It is not recommended that additional load capacitors are connected to the X1 and X2 pins. Refer to the following page for the crystal specifications.

Rev. 1.00



The following diagram shows the single and burst mode transfer:

#### Single Byte Transfer



#### **Burst Mode Transfer**



#### **Crystal Specifications**

| Symbol | Parameter         | Min. | Тур.   | Max. | Unit |
|--------|-------------------|------|--------|------|------|
| fo     | Nominal Frequency | —    | 32.768 | _    | kHz  |
| ESR    | Series Resistance | —    | —      | 50   | kΩ   |
| CL     | Load Capacitance  | —    | 9.0    | —    | pF   |

Note: 1. It is strongly recommended to use a crystal with a load capacitance of 9.0pF. Never use a crystal with a load capacitance of 12.5pF.

2. The oscillator selection can be optimized using a high quality resonator with a small ESR value. Refer to the crystal manufacturer for more details: www.microcrystal.com.

### **Operating Flowchart**

To initiate any transfer of data,  $\overline{\text{REST}}$  is taken high and an 8-bit command byte is first loaded into the control logic to provide the register address and command information. Following the command word, the clock/ calendar data is serially transferred to or from the corresponding register. The  $\overline{\text{REST}}$  pin must be taken low again after the transfer operation is completed. All data enter on the rising edge of SCLK and outputs on the falling edge of SCLK. In total, 16 clock pulses are needed for a single byte mode and 72 for burst mode. Both input and output data starts with bit 0. In using the HT1380A/HT1381A, set first the WP and CH to 0 and wait for about 3 seconds, the oscillator will generate the clocks for internal use. Then, choose either single mode or burst mode to input the data. The read or write operating flowcharts are shown on the next page.





Note: \* In reading data byte from HT1380A/HT1381A register, the first data bit to be transmitted at the first falling edge after the last bit of the command byte is written.



# **Timing Diagrams**

## **Read Data Transfer**



## Write Data Transfer



# **Application Circuit**



Note: \* In order to obtain the correct frequency, it is recommended to use a crystal with a load capacitance of 9.0pF. It is not recommended to connect load capacitors to the X1 and X2 pins. If the power line is noisy, it is recommended to add R1 and C1 for filtering out noise.



# **Package Information**

Note that the package information provided here is for consultation purposes only. As this information may be updated at regular intervals users are reminded to consult the Holtek website (http://www.holtek.com.tw/english/ literature/package.pdf) for the latest version of the package information.

### 8-pin DIP (300mil) Outline Dimensions







| Symbol | Dimensions in inch |       |       |  |  |  |  |  |
|--------|--------------------|-------|-------|--|--|--|--|--|
| Symbol | Min.               | Nom.  | Max.  |  |  |  |  |  |
| A      | 0.355              | _     | 0.375 |  |  |  |  |  |
| В      | 0.240              | —     | 0.260 |  |  |  |  |  |
| С      | 0.125              | _     | 0.135 |  |  |  |  |  |
| D      | 0.125              | —     | 0.145 |  |  |  |  |  |
| E      | 0.016              | _     | 0.020 |  |  |  |  |  |
| F      | 0.050              | —     | 0.070 |  |  |  |  |  |
| G      | _                  | 0.100 | _     |  |  |  |  |  |
| Н      | 0.295              | _     | 0.315 |  |  |  |  |  |
| I      | —                  | 0.375 | —     |  |  |  |  |  |

| Symbol | Dimensions in mm |      |      |  |  |  |  |  |
|--------|------------------|------|------|--|--|--|--|--|
| Symbol | Min.             | Nom. | Max. |  |  |  |  |  |
| A      | 9.02             | _    | 9.53 |  |  |  |  |  |
| В      | 6.10             | _    | 6.60 |  |  |  |  |  |
| С      | 3.18             | _    | 3.43 |  |  |  |  |  |
| D      | 3.18             | _    | 3.68 |  |  |  |  |  |
| E      | 0.41             | _    | 0.51 |  |  |  |  |  |
| F      | 1.27             | _    | 1.78 |  |  |  |  |  |
| G      | _                | 2.54 | _    |  |  |  |  |  |
| Н      | 7.49             | —    | 8.00 |  |  |  |  |  |
| I      | _                | 9.53 | _    |  |  |  |  |  |



# 8-pin SOP (150mil) Outline Dimensions







### MS-012

| Course had | Dimensions in inch |       |       |  |  |  |  |  |
|------------|--------------------|-------|-------|--|--|--|--|--|
| Symbol     | Min.               | Nom.  | Max.  |  |  |  |  |  |
| A          | 0.228              | —     | 0.244 |  |  |  |  |  |
| В          | 0.150              | _     | 0.157 |  |  |  |  |  |
| С          | 0.012              | _     | 0.020 |  |  |  |  |  |
| C'         | 0.188              | _     | 0.197 |  |  |  |  |  |
| D          | _                  | —     | 0.069 |  |  |  |  |  |
| E          | _                  | 0.050 | —     |  |  |  |  |  |
| F          | 0.004              | _     | 0.010 |  |  |  |  |  |
| G          | 0.016              | _     | 0.050 |  |  |  |  |  |
| Н          | 0.007              | —     | 0.010 |  |  |  |  |  |
| α          | 0°                 | —     | 8°    |  |  |  |  |  |

| Symbol | Dimensions in mm |      |      |  |  |  |  |  |
|--------|------------------|------|------|--|--|--|--|--|
| Symbol | Min.             | Nom. | Max. |  |  |  |  |  |
| A      | 5.79             | —    | 6.20 |  |  |  |  |  |
| В      | 3.81             | _    | 3.99 |  |  |  |  |  |
| С      | 0.30             | —    | 0.51 |  |  |  |  |  |
| C'     | 4.78             | _    | 5.00 |  |  |  |  |  |
| D      | _                | —    | 1.75 |  |  |  |  |  |
| E      | _                | 1.27 | —    |  |  |  |  |  |
| F      | 0.10             | —    | 0.25 |  |  |  |  |  |
| G      | 0.41             | —    | 1.27 |  |  |  |  |  |
| Н      | 0.18             | _    | 0.25 |  |  |  |  |  |
| α      | 0°               | _    | 8°   |  |  |  |  |  |



## **Reel Dimensions**



### SOP 8N (150mil)

| Symbol | Description           | Dimensions in mm          |
|--------|-----------------------|---------------------------|
| A      | Reel Outer Diameter   | 330.0±1.0                 |
| В      | Reel Inner Diameter   | 100.0±1.5                 |
| С      | Spindle Hole Diameter | 13.0 <sup>+0.5/-0.2</sup> |
| D      | Key Slit Width        | 2.0±0.5                   |
| T1     | Space Between Flange  | 12.8 +0.3/-0.2            |
| T2     | Reel Thickness        | 18.2±0.2                  |



### **Carrier Tape Dimensions**



### SOP 8N (150mil)

| Symbol | Description                              | Dimensions in mm |
|--------|------------------------------------------|------------------|
| W      | Carrier Tape Width                       | 12.0 +0.3/-0.1   |
| Р      | Cavity Pitch                             | 8.0±0.1          |
| E      | Perforation Position                     | 1.75±0.10        |
| F      | Cavity to Perforation (Width Direction)  | 5.50±0.1         |
| D      | Perforation Diameter                     | 1.55±0.1         |
| D1     | Cavity Hole Diameter                     | 1.50 +0.25/-0.00 |
| P0     | Perforation Pitch                        | 4.0±0.1          |
| P1     | Cavity to Perforation (Length Direction) | 2.0±0.1          |
| A0     | Cavity Length                            | 6.4±0.1          |
| B0     | Cavity Width                             | 5.2±0.1          |
| К0     | Cavity Depth                             | 2.1±0.1          |
| t      | Carrier Tape Thickness                   | 0.30±0.05        |
| С      | Cover Tape Width                         | 9.3±0.1          |



### Holtek Semiconductor Inc. (Headquarters)

No.3, Creation Rd. II, Science Park, Hsinchu, Taiwan Tel: 886-3-563-1999 Fax: 886-3-563-1189 http://www.holtek.com.tw

#### Holtek Semiconductor Inc. (Taipei Sales Office)

4F-2, No. 3-2, YuanQu St., Nankang Software Park, Taipei 115, Taiwan Tel: 886-2-2655-7070 Fax: 886-2-2655-7373 Fax: 886-2-2655-7383 (International sales hotline)

#### Holtek Semiconductor Inc. (Shenzhen Sales Office)

5F, Unit A, Productivity Building, No.5 Gaoxin M 2nd Road, Nanshan District, Shenzhen, China 518057 Tel: 86-755-8616-9908, 86-755-8616-9308 Fax: 86-755-8616-9722

#### Holtek Semiconductor (USA), Inc. (North America Sales Office)

46729 Fremont Blvd., Fremont, CA 94538, USA Tel: 1-510-252-9880 Fax: 1-510-252-9885 http://www.holtek.com

#### Copyright<sup>©</sup> 2012 by HOLTEK SEMICONDUCTOR INC.

The information appearing in this Data Sheet is believed to be accurate at the time of publication. However, Holtek assumes no responsibility arising from the use of the specifications described. The applications mentioned herein are used solely for the purpose of illustration and Holtek makes no warranty or representation that such applications will be suitable without further modification, nor recommends the use of its products for application that may present a risk to human life due to malfunction or otherwise. Holtek's products are not authorized for use as critical components in life support devices or systems. Holtek reserves the right to alter its products without prior notification. For the most up-to-date information, please visit our web site at http://www.holtek.com.tw.