# High Efficiency, Low Supply Current, Step-up DC/DC Converter

#### **General Description**

The RT9262/A is a compact, high efficient, step-up DC/DC converter with an adaptive current mode PWM control loop, providing a stable and high efficient operation over a wide range of load currents. It operates in both continuous and discontinuous current modes in stable waveforms without external compensation.

The low start-up input voltage below 1V makes RT9262/A suitable for 1 to 4 battery cell applications providing up to 400mA output current. The 550kHz high switching rate minimized the size of external components. Besides, the  $17\mu$ A low quiescent current together with high efficiency maintains long battery lifetime.

The 1.8V to 5V output voltage is set with 2 external resistors. Both internal 2A switch and driver for driving external power devices (NMOS or NPN) are provided.

A 300mA LDO is included in RT9262 to provide a secondary low noise output as well as an output current stop in the shutdown mode. Similarly, a 1.8V to 5V LDO output voltage can be set with 2 external resistors. For RT9262A, a low battery detector with 0.86V detection voltage is included. RT9262/A are provided in SOP-8 packages.

### **Ordering Information**



Note :

RichTek Pb-free and Green products are :

- ▶RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020.
- Suitable for use in SnPb or Pb-free soldering processes.
- ▶100%matte tin (Sn) plating.

DS9262/A-11 March 2007

#### Features

- 1.0V Low Start-up Input Voltage
- High Supply Capability to Deliver 3.3V 100mA with 1V Input Voltage
- 17µA Quiescent (Switch-off) Supply Current
- 90% Efficiency
- 550kHz Fixed Switching Rate
- Providing Flexibility for Using Internal and External Power Switches
- Built-in 300mA LDO, also for the Zero-Output-Current Shutdown Mode (RT9262)
- Boost DC-DC Integrating LDO for Up-Down Regulation (RT9262)
- Built-in 0.86V Voltage Detector (RT9262A)
- 8-Pin SOP Package
- RoHS Compliant and 100% Lead (Pb)-Free

#### **Applications**

- PDA
- Portable Instrument
- Wireless Equipment
- DSC
- LCD Back Bias Circuit
- RF-Tags

### **Pin Configurations**



www.richtek.com

1



## **Typical Application Circuit**



Figure 1. RT9262 Typical Application for Portable Instruments below 400mA



Figure 2. RT9262A Typical Application for Portable Instruments below 400mA



Figure 3. Application Circuit with Zero-Output-Current Shutdown Mode Control



Figure 4. 0.4A ~ 2A Output Current Application



Figure 5. High Voltage Application (Rm should be added when IL > 100mA)



| Pin No. |         | Pin Name |                                                                                                                                                                  |  |  |  |
|---------|---------|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| RT9262  | RT9262A | Pin Name | Pin Function                                                                                                                                                     |  |  |  |
| 1       | 1       | GND      | Ground                                                                                                                                                           |  |  |  |
| 2       | 2       | EXT      | Output Pin for Driving External NMOS or NPN<br>When driving an NPN, a resistor should be added for limiting base current.                                        |  |  |  |
| 3       |         | LFB      | Feedback Pin of the Built-in LDO (Internal Vref = 0.86V)                                                                                                         |  |  |  |
| 4       |         | LDOO     | Voltage Output Pin of the Built-in LDO                                                                                                                           |  |  |  |
|         | 3       | LBO      | Drain Output Pin of the NMOS of the Built-in Low Voltage Detector<br>This pin will be internally pulled low when the voltage at LBI pin drops to<br>below 0.86V. |  |  |  |
|         | 4       | LBI      | Input Pin of the Built-in Low Voltage Detector<br>Trip point = 0.86V                                                                                             |  |  |  |
| 5       | 5       | FB       | Feedback Input Pin<br>Internal reference voltage for the error amplifier is 1.25V.                                                                               |  |  |  |
| 6       | 6       | VDD      | Input Positive Power Pin of RT9262/A                                                                                                                             |  |  |  |
| 7       | 7       | LX       | Pin for Switching                                                                                                                                                |  |  |  |
| 8       | 8       | EN       | Chip Enable Pin (Active High).                                                                                                                                   |  |  |  |

#### **Functional Pin Description**

## **Function Block Diagram**



# RICHTEK





# **Absolute Maximum Ratings**

| Supply Voltage                                 | –0.3V to 7V                       |
|------------------------------------------------|-----------------------------------|
| LX Pin Switch Voltage                          | –0.3V to 7V                       |
| LDO Output Voltage                             | –0.3V to (V <sub>DD</sub> + 0.3V) |
| Other I/O Pin Voltages                         | –0.3V to (V <sub>DD</sub> + 0.3V) |
| LX Pin Switch Current                          | 2.5A                              |
| EXT Pin Driver Current                         | 30mA                              |
| LBO Current                                    | 30mA                              |
| • Power Dissipation, $P_D @ T_A = 25^{\circ}C$ |                                   |
| SOP-8                                          | 0.625W                            |
| Package Thermal Resistance                     |                                   |
| SOP-8, θ <sub>JA</sub>                         | 160°C/W                           |
| Operating Junction Temperature                 | 150°C                             |
| Storage Temperature Range                      | –65°C to +150°C                   |



### **Electrical Characteristics**

(V\_{IN} = 1.5V, VDD set to 3.3V, Load Current = 0,  $T_A = 25^{\circ}C$ , unless otherwise specified)

| Parameter                             |          | Symbol                   | Test Conditions Min                             |       | Тур  | Max    | Units |
|---------------------------------------|----------|--------------------------|-------------------------------------------------|-------|------|--------|-------|
| Start-UP Voltage                      |          | V <sub>ST</sub>          | I <sub>L</sub> = 1mA                            |       | 0.98 | 1.05   | V     |
| Operating VDD Range                   |          | V <sub>DD</sub>          | Start-up to $I_{DD1} > 250\mu A$                | 0.8   |      | 6.5 *  | V     |
| No Load Current I (VIN)               |          | I <sub>NO LOAD</sub>     | V <sub>IN</sub> = 1.5V, V <sub>OUT</sub> = 3.3V |       | 47   |        | μA    |
| Switch-off Current I (VDD)            |          | ISWITCH OFF              | V <sub>IN</sub> = 6V                            |       | 17   |        | μA    |
| Shutdown Current I (VIN)              |          | I <sub>OFF</sub>         | EN Pin = 0V, V <sub>IN</sub> = 4.5V             |       | 0.1  | 1      | μA    |
| Feedback Reference Voltage            | 9        | V <sub>REF</sub>         | Close Loop, V <sub>DD</sub> = 3.3V 1.22         |       | 1.25 | 1.275  | V     |
| Feedback Reference<br>Voltage for LDO | RT9262   | V <sub>REF</sub>         | Close Loop, V <sub>DD</sub> = 3.3V 0.843        |       | 0.86 | 0.877  | V     |
| LBI Pin Trip Point                    | RT9262A  |                          | V <sub>DD</sub> = 3.3V                          | 0.843 | 0.86 | 0.877  | V     |
| Switching Rate                        |          | F <sub>S</sub>           | V <sub>DD</sub> = 3.3V                          |       | 550  |        | kHz   |
| Maximum Duty                          |          | D <sub>MAX</sub>         | V <sub>DD</sub> = 3.3V                          |       | 92   |        | %     |
| LX ON Resistance                      |          |                          | V <sub>DD</sub> = 3.3V                          |       | 0.25 |        | Ω     |
| Current Limit Setting                 |          | I <sub>LIM</sub>         | V <sub>DD</sub> = 3.3V                          |       | 2    |        | А     |
| EXT ON Resistance to VDD              |          |                          | V <sub>DD</sub> = 3.3V                          |       | 40   | -      | Ω     |
| EXT ON Resistance to GND              |          |                          | V <sub>DD</sub> = 3.3V                          |       | 30   |        | Ω     |
| Line Regulation                       |          | $\Delta V_{\text{LINE}}$ | $V_{IN}$ = 1.5 to 2.5V, $I_L$ = 1mA             |       | 10   | -      | mV/V  |
| Load Regulation                       |          | $\Delta V_{\text{LOAD}}$ | $V_{IN}$ = 2.5V, $I_L$ = 1 to 100mA             |       | 0.25 | -      | mV/mA |
| LDO PMOS ON Resistance                | RT9262   |                          | V <sub>DD</sub> = 3.3V                          |       | 1    | 1.5    | Ω     |
| LDO Drop Out Voltage                  | RT9262   | V <sub>DROP</sub>        | $V_{DD} = 3.3V, I_{L} = 100mA$                  |       | 70   | -      | mV    |
| LBO ON Resistance                     | RT9262A  |                          | V <sub>DD</sub> = 3.3V                          |       | 40   | -      | Ω     |
| EN Pin Trip Level                     |          |                          | V <sub>DD</sub> = 3.3V                          | 0.2   | 0.8  | 1.4    | V     |
| Temperature Stability for FB,         | LFB, LBI | T <sub>S</sub>           | Guaranteed by Design 50                         |       |      | ppm/°C |       |
| Thermal Shutdown                      |          | T <sub>SD</sub>          | Guaranteed by Design                            |       | 165  |        | °C    |
| Thermal Shutdown Hysterise            | es       | $\Delta T_{SD}$          | Guaranteed by Design 10                         |       |      | °C     |       |

\* Note: The EN pin shall be tied to VDD pin and inhibit to act the ON/OFF state whenever the VDD pin voltage may reach to 5.5V or above.

# **Typical Operating Characteristics**











DS9262/A-11 March 2007

www.richtek.com 7



#### **Applications Information**

#### **Output Voltage Setting**

Referring to application circuits Figure 1 to Figure 5 the output voltage of the switching regulator ( $V_{OUT1}$ ) can be set with Equation (1).

The LDO output voltage ( $V_{OUT2}$  of RT9262) can be set with Equation (2).

$$V_{OUT1} = (1 + \frac{R1}{R2}) \times 1.25V$$
 (1)

$$V_{OUT2} = (1 + \frac{R4}{R3}) \times 0.86V$$
 (2)

And trip point of the low battery detector is 0.86V at LBI pin of RT9262A.

#### Feedback Loop Design

Referring to application circuits Figure 1 to Figure 5. The selection of R1, R2, R3, and R4 based on the trade-off between quiescent current consumption and interference immunity is stated below:

- Follow Equation (1) and Equation (2).
- Higher R reduces the quiescent current (Path current = 1.25V/R2, and 0.86V/R3), however resistors beyond 5MW are not recommended.
- Lower R gives better noise immunity, and is less sensitive to interference, layout parasitics, FB/LFB node leakage, and improper probing to FB/LFB pins.
- A proper value of feed forward capacitor parallel with R1 (or R4) on Figure 1 to Figure 5 can improve the noise immunity of the feedback loops, especially in an improper layout. An empirical suggestion is around 100pF ~ 1nF for feedback resistors of MW, and 10nF~ 0.1µF for feedback resistors of tens to hundreds kΩ.

For applications without standby or suspend modes, lower values of R1 to R4 are preferred. For applications concerning the current consumption in standby or suspend modes, the higher values of R1 to R4 are needed. Such "high impedance feedback loops" are sensitive to any interference, which require careful layout and avoid any interference, e.g. probing to FB/LFB pins.

**PRECAUTION 1**: Improper probing to FB or LFB pin will cause fluctuation at  $V_{OUT1}$  and  $V_{OUT2}$ . It may damage RT9262/A and system chips because  $V_{OUT1}$  may drastically rise to an overrated level due to unexpected interference or parasitics being added to FB pin.

**PRECAUTION 2**: Disconnecting R1 or short circuit across R2 may also cause similar IC damage as described in precaution 1.

**PRECAUTION 3**: When large R values were used in feedback loops, any leakage in FB/LFB node may also cause V<sub>OUT1</sub> and V<sub>OUT2</sub> voltage fluctuation, and IC damage. To be especially highlight here is when the air moisture frozen and re-melt on the circuit board may cause several mA leakage between IC or component pins. So, when large R values are used in feedback loops, post coating, or some other moisture-preventing processes are recommended.



#### Layout Guide

- A full GND plane without gap break.
- V<sub>OUT1</sub> to GND noise bypass–Short and wide connection for C2 to Pin1 and Pin6.
- V<sub>IN</sub> to GND noise bypass Add a 100μF capacitor close to L1 inductor, when VIN is not an idea voltage source.
- Minimized FB/LFB node copper area and keep far away from noise sources.
- Minimized parasitic capacitance connecting to LX and EXT nodes, which may cause additional switching loss.
- The following diagram is an example of 2-layer board layout for application circuits Figure 1 to Figure 4.



Preliminary





First Layer



Second Layer (Full GND Plane)

Preliminary



### **Outline Dimension**



| Sumb al | Dimensions I | n Millimeters | Dimensions In Inches |       |  |
|---------|--------------|---------------|----------------------|-------|--|
| Symbol  | Min          | Max           | Min                  | Max   |  |
| А       | 4.801        | 5.004         | 0.189                | 0.197 |  |
| В       | 3.810        | 3.988         | 0.150                | 0.157 |  |
| С       | 1.346        | 1.753         | 0.053                | 0.069 |  |
| D       | 0.330        | 0.508         | 0.013                | 0.020 |  |
| F       | 1.194        | 1.346         | 0.047                | 0.053 |  |
| Н       | 0.170        | 0.254         | 0.007                | 0.010 |  |
| I       | 0.050        | 0.254         | 0.002                | 0.010 |  |
| J       | 5.791        | 6.200         | 0.228                | 0.244 |  |
| М       | 0.400        | 1.270         | 0.016                | 0.050 |  |

8-Lead SOP Plastic Package

#### **Richtek Technology Corporation**

Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611

#### www.richtek.com 10

#### **Richtek Technology Corporation**

Taipei Office (Marketing) 8F, No. 137, Lane 235, Paochiao Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)89191466 Fax: (8862)89191465 Email: marketing@richtek.com