# Multi-Channel Power Management IC for Portable Device ## **General Description** The RT9912A is a multi-channel power management IC providing power conversion and system power management functions for one or two alkaline battery powered portable handheld device. The RT9912A integrates one high efficiency synchronous buck regulator, one high efficiency boost regulator, one linear regulator and one adjustable voltage detector for reset function. ## **Ordering Information** #### Note: Richtek products are: - ▶ RoHS compliant and compatible with the current requirements of IPC/JEDEC J-STD-020. - ▶ Suitable for use in SnPb or Pb-free soldering processes. # **Marking Information** For marking information, contact our sales representative directly or through a Richtek distributor located in your area. ### **Features** - 300mA Sync. Step Down Converter for V<sub>CORE</sub> - 300mA Sync. Step Up Converter for IO and Memory - High Efficiency Up to 92% - Low Dropout Linear Regulator - Adjustable Voltage Detector for Reset Function - Current Limit Protection - Thermal Shutdown Protection - Low Operation Current Consumption - Small 24-Lead WQFN Package - RoHS Compliant and Halogen Free ## **Applications** - DSC - Portable Multimedia Player - GPS ## **Pin Configurations** WQFN-24L 4x4 # **Typical Application Circuit** # Power ON Sequence : $V_{OUT2} \rightarrow VDD3V3\_IO \rightarrow V_{OUT3}$ # **Function Block Diagram** # **Functional Pin Description** | Pin No. | Pin Name | Pin Function | |-------------------------|----------|--------------------------------------------------------------------------------------------------------------------| | 1 | VDD1 | CH1 Power Input Pin. | | 2 | FB1 | CH1 Feedback Input Pin. | | 3 | ENSW | Load Disconnect Enable Pin. | | 4 | PSW | Load Disconnect P-MOSFET Gate Drive Pin. | | 5 | NC | No Internal Connection. This pin must be floating. | | 6 | ENBST | Boost Enable Pin. | | 7 | FB2 | CH2 Feedback Input. | | 8 | PGND2 | Power Ground for CH2. | | 9 | LX2 | CH2 Switch Node. | | 10 | PVDD2 | CH2 Power Input Pin. | | 11 | VDD2 | CH2 Power Input Pin for Analog. | | 12 | VOUT3 | CH3 Output Voltage. | | 13 | FB3 | CH3 Feedback Input. | | 14 | VDD3 | CH3 Power Input Pin. | | 15 | ENBUK | BUCK Enable Pin. | | 16 | RESET | Reset Pulse Output, Negative Pulse. | | 17 | VDD4 | CH4 Power Input Pin. | | 18 | FB4 | CH4 Feedback Input. | | 19,<br>Exposed Pad (25) | GND | Analog Ground. The exposed pad must be soldered to a large PCB and connected to GND for maximum power dissipation. | | 20 | СТ | External Delay Adjust Pin. | | 21 | PGND1 | Power Ground for CH1. | | 22 | VBAT | Battery Power Input Pin. | | 23 | LX1 | CH1 Switch Node. | | 24 | VOUT1 | CH1 Output Voltage. | # **Absolute Maximum Ratings** (Note 1) | • Supply Voltage, V <sub>DD1</sub> , V <sub>DD2</sub> , V <sub>DD3</sub> , V <sub>DD4</sub> , PV <sub>DD2</sub> | - −0.3V to 6.5V | |-----------------------------------------------------------------------------------------------------------------|------------------| | • LX1 and LX2 Pin Switch Voltage | - −0.3V to 6.5V | | • Other I/O Pin Voltage | - −0.3V to 6.5V | | <ul> <li>Power Dissipation, P<sub>D</sub> @ T<sub>A</sub> = 25°C</li> </ul> | | | WQFN-24L 4x4 | - 1.852W | | Package Thermal Resistance (Note 2) | | | WQFN-24L 4x4, $\theta_{JA}$ | - 54°C/W | | WQFN-24L 4x4, $\theta_{JC}$ | - 7°C/W | | • Junction Temperature | - 150°C | | • Lead Temperature (Soldering, 10 sec.) | - 260°C | | Storage Temperature Range | - −65°C to 150°C | | ESD Susceptibility (Note 3) | | | HBM (Human Body Mode) | - 2kV | | MM (Machine Mode) | - 200V | | Recommended Operating Conditions (Note 4) | | # Recommended Operating Conditions (Note 4) | • Supply Input Voltage, V <sub>BAT</sub> 1.7V to | 5V | |--------------------------------------------------|----| |--------------------------------------------------|----| • Junction Temperature Range ----- --- -40°C to 125°C • Ambient Temperature Range ----- --- -40°C to 85°C ## **Electrical Characteristics** ( $V_{DD1} = V_{DD2} = V_{DD3} = V_{DD4} = 3.3V$ , $T_A = 25^{\circ}C$ , unless otherwise specified) | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | | | |---------------------------------|---------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-----|-----|-------|--|--| | Supply Voltage | | | | | | | | | | Minimum Operating Input Voltage | | $R_L = 3k\Omega$ | | | 1.7 | V | | | | Minimum Startup Voltage (Boost) | V <sub>ST</sub> | $R_L = 3k\Omega$ | | 0.8 | 1.1 | V | | | | VDD1 Operating Voltage | V <sub>DD1</sub> | | 1.7 | | 5 | V | | | | VDD2 Operating Voltage | $V_{DD2}$ | VDD2, PVDD2 Pin Voltage | 1.7 | | 5 | V | | | | VDD3 Operating Voltage | $V_{DD3}$ | | 2.5 | | 5 | V | | | | VDD4 Operating Voltage | V <sub>DD4</sub> | | 1.5 | | 5 | V | | | | VDD1 Over Voltage Protection | | | 5.1 | 6 | 6.5 | V | | | | Supply Current | · · · · · · · · · · · · · · · · · · · | | | | | | | | | Shutdown Supply Current | l <sub>OFF</sub> | $V_{ENBST} = V_{ENSW} = 0V$<br>$V_{DD4} = 0V = V_{DD3}$ | | | 10 | uA | | | | Boost Supply Current | I <sub>VDD1</sub> | $\begin{split} &\text{VDD1} = 3.3\text{V}, \text{ VFB1} = 0.9\text{V} \\ &\text{VENBST} = \text{VENSW} = 3.3\text{V} \\ &\text{V}_{OUT1} = 3.3\text{V} \\ &\text{V}_{DD2} = \text{V}_{DD3} = \text{V}_{DD4} = 0\text{V} \\ &\text{(no switching)} \end{split}$ | | 45 | 70 | uA | | | | Buck Supply Current | I <sub>VDD2</sub> | $V_{DD2} = 3.3V, V_{FB2} = 0.9V$ $V_{ENBST} = V_{ENSW} = 0V$ $V_{DD1} = V_{DD3} = V_{DD4} = 0V$ (no switching) | | 85 | 140 | uA | | | To be continued | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |---------------------------------|--------------------|----------------------------------------------------------------------------------------|-------|-----|-------|-------| | | | V <sub>DD3</sub> = 5V | | | | | | LDO Supply Current | 1 | $V_{ENBST} = V_{ENSW} = 0V$ | | 90 | 130 | uA | | | | $V_{DD1} = V_{DD2} = V_{DD4} = 0V$ | | | | | | | | $V_{DD4} = 3.3V$ | | | | | | Voltage Detector Supply Current | I <sub>VDD4</sub> | VENBST = VENSW = 0V | | 10 | | uA | | | | $V_{DD1} = V_{DD3} = V_{DD3} = 0V$ | | | | | | Feedback Voltage (CH1, CH2) | | | | | | ı | | Feedback Voltage | V <sub>FB</sub> | FB1, FB2 | 0.292 | 0.3 | 0.312 | V | | Line Regulation of Feedback | <br> | I <sub>L</sub> = 30mA, V <sub>OUT</sub> = 2.8V | | | 8 | mV | | Voltage of CH1 | AVER | $V_{BAT} = 0.9 \text{ to } 1.5V$ | | | | 111 V | | Power Switch | | | | | | 1 | | CH1 On Resistance of MOSFET | Process | N-MOSFET, V <sub>OUT1</sub> = 3.3V | | 200 | 400 | mΩ | | CITI OII Resistance of MOSI ET | Rds(on) | P-MOSFET, V <sub>OUT1</sub> = 3.3V | | | | | | CH1 Current Limitation (Note 5) | | | | 1.2 | | Α | | | | N-MOSFET, V <sub>DD2</sub> = 3.3V | | 320 | 450 | mΩ | | CH2 On Resistance of MOSFET | RDS(ON) | P-MOSFET, V <sub>DD2</sub> = 3.3V | | 400 | 560 | mΩ | | CH2 Current Limitation | | P-MOSFET | | 0.6 | | Α | | Voltage Detector | | | | | | | | Feedback Voltage | V <sub>FB4</sub> | FB4 Falling Edge | 0.292 | 0.3 | 0.308 | V | | Threshold Hysteresis | | Refer to FB4 | | 25 | | mV | | | | N-MOSFET, V <sub>DD4</sub> = 3.3V, | | | | | | RESET Output Current | | V <sub>DS</sub> = 0.5V | | 3 | | mA | | INESET Output ourrent | | P-MOSFET, $V_{DD4} = 3.3V$ , | | | | | | | | $V_{DS} = -0.5V$ | | | | | | CT Pin Threshold Voltage | V <sub>CT</sub> | $V_{DD4} = 3.3V$ | 0.65 | 0.8 | 1 | V | | CT Pin Output Current | I <sub>CT</sub> | | | 1 | | uA | | Linear Regulator | | | | | _ | | | Output Voltage Accuracy | | $I_L = 1mA$ , | -2 | | +2 | % | | | | V <sub>OUT3</sub> = 3.5V, 3.3V, 3V | | | | | | Feedback Voltage | V <sub>FB3</sub> | | | 1.2 | | V | | Current Limit | IOUT3_LIM | | 400 | 600 | | mA | | Dropout Voltage | V <sub>DROP</sub> | I <sub>VOUT3</sub> = 200 mA | | 0.3 | 0.4 | V | | Line Regulation | ΔV <sub>LINE</sub> | $V_{DD3} = (V_{OUT3} + 1V) \text{ to } 5.5V$<br>$I_{OUT3} = 1 \text{ mA}$ | | | 0.5 | % | | Load Regulation | ΔV <sub>OUT3</sub> | I <sub>OUT3</sub> = 50mA to 200mA<br>V <sub>DD3</sub> = 4.8V, V <sub>OUT3</sub> = 3.3V | | - | 30 | mV | | Control | | | | | | | | ENLDO Input High Level | | V <sub>DD1</sub> = 2.8V | | | 1.1 | V | | Threshold | | - DDI - 2.0 v | | | | • | To be continued | Parameter | Symbol | Test Condition | Min | Тур | Max | Units | |------------------------------|-----------------|---------------------------------------|-----|-----|-----|-------| | ENLDO Input Low Level | | V 2.9V | 0.4 | | | V | | Threshold | | $V_{DD1} = 2.8V$ | 0.4 | | 1 | V | | ENBST/ ENSW Input High Level | | \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ \ | | | 0.7 | V | | Threshold | | $V_{BAT} = 1V$ | | | 0.7 | V | | ENBST/ ENSW Input Low Level | | 14 | 0.2 | | | V | | Threshold | | $V_{BAT} = 1V$ | 0.2 | | - | V | | ENBST Pull Low Current | | | | 1 | | uA | | ENBUK Pull Low Current | | | | 1 | | uA | | Thermal Protection | | | | | | | | Thermal Shutdown | T <sub>SD</sub> | | | 160 | | °C | | Thermal Shutdown Hysteresis | $\Delta T_{SD}$ | | | 10 | | °C | - **Note 1.** Stresses listed as the above "Absolute Maximum Ratings" may cause permanent damage to the device. These are for stress ratings. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specifications is not implied. Exposure to absolute maximum rating conditions for extended periods may remain possibility to affect device reliability. - Note 2. $\theta_{JA}$ is measured in the natural convection at $T_A = 25$ °C on a high effective four layers thermal conductivity test board of JEDEC 51-7 thermal measurement standard. The case point of $\theta_{JC}$ is on the expose pad for the package. - Note 3. Devices are ESD sensitive. Handling precaution is recommended. - Note 4. The device is not guaranteed to function outside its operating conditions. # **Typical Operating Characteristics** www.richtek.com DS9912A-01 April 2011 ## **Application Information** RT9912A is a four-channel power management IC (PMIC) including one step-up DC-DC converter (Boost), one step-down DC-DC converter (Buck), one low dropout regulator (LDO) and one voltage detector. For optimizing the application of portable hand-held system with one or two alkaline battery, several special logics are designed in this chip. An external P-MOSFET is also needed for load-disconnected function. ### Step-Up DC-DC Converter (Boost) The step-up DC-DC convert can start up even with the input voltage as low as 0.8V and operates with the input voltage down to 0.7V. The cost of system is reduced by the internal synchronous rectifier from eliminating an external Schottky diode. The efficiency of light load is improved by the pulse frequency modulation mode (PFM) low quiescent current 30uA. The efficiency of heavy load is also maintained by the internal synchronous rectifier with resistance low to $0.2\Omega$ . The step-up DC-DC converter is designed as a bootstrapped structure. As the chip is in the start-up period, a low voltage start-up circuit will pull the output voltage to a higher voltage (~1.5V). After the output voltage reaches a certain level, the main DC-DC circuitry will keep working to pull the output voltage to the expected value set by output divided resistor. The control scheme of the step-up DC-DC converter is pulse frequency modulation mode (PFM) with constant-on-time and minimum-off-time. This scheme can keep high efficiency during a wide load range. An internal soft-start is also included in the step-up DC-DC converter to limit the inrush current to less than a half of the OCP level. As the ENBST is pulled low, the step-up DC-DC converter will enter shutdown mode and all function will be disabled. As the ENSW is pulled high, the PSW will be pulled low when the output of the step-up DC-DC converter is ready (soft-start is finished). An external P-MOSFET is needed to be a load-disconnected switch. The PSW is a signal to control the external P-MOSFET. All loadings of the system should be connected to the drain pin of the P-MOSFET to prevent the step-up DC-DC converter start-up in heavy load condition. The maximum duty (D) of the step-up DC-DC converter is around 50% so that the maximum output voltage is ideally to be $V_{IN}$ / (1-D) = 2 x $V_{IN}$ . Actually, some voltage will drop on the internal N-MOSFET and inductor. Therefore, the maximum output voltage will be lower than the ideal value and to be 2 x $V_{IN}$ . The function of R9 and C14 is preventing the charge sharing issue from the capacitor in Q1's source pin to the capacitor in Q1's drain pin. If the capacitor in Q1's source pin is 10 times larger than the capacitor in Q1's drain pin, R9 and C14 can be removed. ### Step-Down DC-DC Converter (Buck) The step-down DC-DC convert can reduce the cost of system by the internal synchronous rectifier from eliminating an external Schottky diode. The light load efficiency is improved by the pulse frequency modulation mode (PFM) and internal synchronous rectifier. For heavy load, the efficiency is maintained by the internal synchronous rectifier with the resistance low to $0.4\Omega$ . The control scheme of the step-down DC-DC converter is pulse frequency modulation mode (PFM) with over-current-protection (OCP) and minimum-off-time. This scheme can keep high efficiency during a wide load range. An internal soft-start is also included in the step-down DC-DC converter to limit the inrush current less than a half of OCP level. This step-down converter can operate in low-drop mode and its output voltage depends on the voltage drop cross the internal P-MOSFET and inductor. Normally, the value is near VDD2 as the ESR of inductor is $0.1\Omega$ and 60mA loading. The minimum output voltage is 0.6V, which is decided by the operation range of the internal circuit. #### Low Dropout Regulator (LDO) The low dropout regulator can regulate the output voltage by setting the external resistor of FB3. An internal compensation structure is designed for keeping stability as wide range output capacitor and wide range loading. The voltage detector is a comparator with reference to detect the voltage of FB4. DS9912A-01 April 2011 The maximum output voltage for LDO depends on the voltage drop cross the internal P-MOSFET. Normally, the value is (VDD3 – 0.4V) as 200mA loading. The minimum output voltage is 1.6V, which is decided by the working range of the internal circuit. ### **Output Voltage Setting** The regulated output voltage can be calculated following formula: $$V_{OUT} = V_{FB} \times \left(1 + \frac{R1}{R2}\right)$$ To place the resistor-divider as close as possible to chip can reduce noise sensitivity. ### **Voltage Detector** The RT9912A integrates a voltage detector with push-pull output. The voltage detector senses VDD3V3\_IO through a resistor divider and compares it with internal 0.3V reference voltage. When the sensed voltage is lower than the reference voltage, the RESET pin output logic low signal for system access. Connecting a capacitor from the CT pin to GND can set the detect delay time according to Figure 1. Figure 1. Detector Delay Time #### **Inductor Selection** To select suitable inductance value is very important for optimal performance. For boost converter, the control method is constant on time and minimum off time. If the inductance is low, it will cause effects of high in ductor current and high output voltage ripple. The inductance value can be calculated by following formula. $$L_{MIN} \ge \frac{V_{IN(MAX)} \times T_{ON}}{V_{LIM(MIN)}}$$ Where L<sub>MIN</sub> = minimum inductance $V_{IN(MAX)}$ = maximum input voltage $T_{ON} = 0.75us$ $I_{LIM(MIN)} = 0.8A$ A 4.7uH inductor is recommended for typical application. For buck converter, a 4.7 uH inductor is recommended when $V_{\text{IN}}$ is less than 2.6 V. In addition, make sure the inductor saturation current rating should be greater than the inductor peak current. #### Input Capacitor Selection For better input bypassing, low-ESR ceramic capacitor is recommended for better performance. A 10uF input capacitor is sufficient and it is flexible to reduce the value for a lower output power requirement. #### **Output Capacitor Selection** For lower output voltage ripple, low-ESR ceramic capacitor is recommended. The output voltage ripple consists of two components: one is the pulsating output ripple current flowing through the ESR, and the other is the capacitive ripple caused by charging and discharging. For ceramic capacitor, the voltage ripple value is approximated by : $$V_{RIPPLE} \cong V_{RIPPLE}$$ C For boost converter, calculate the minimum output capacitance as the following formula: $$C_{OUT} \ge \frac{L \times 0.5 I_{PEAK}^2}{V_{REPPLE C}}$$ For buck converter, calculate the minimum output capacitance as the following formula: $$C_{OUT} \geq \ \frac{I_{OUT(MAX)} \times \left(1 - \frac{I_{OUT(MAX)}}{I_{PEAK}}\right)^2}{f \times V_{REPPLE \ C}}$$ #### THERMAL CONSIDERATIONS For continuous operation, do not exceed absolute maximum operation junction temperature. The maximum power dissipation depends on the thermal resistance of IC package, PCB layout, the rate of surroundings airflow and temperature difference between junction to ambient. The maximum power dissipation can be calculated by following formula: $$P_{D(MAX)} = (T_{J(MAX)} - T_A) / \theta_{JA}$$ Where $T_{J(MAX)}$ is the maximum operation junction temperature 125°C, $T_A$ is the ambient temperature and the $\theta_{JA}$ is the junction to ambient thermal resistance. For recommended operating conditions specification of RT9912A, where $T_{J(MAX)}$ is the maximum junction temperature of the die (125°C) and $T_A$ is the maximum ambient temperature. The junction to ambient thermal resistance $\theta_{JA}$ is layout dependent. For WQFN-24L 4x4 packages, the thermal resistance $\theta_{JA}$ is 54°C/W on the standard JEDEC 51-7 four layers thermal test board. The maximum power dissipation at $T_A$ = 25°C can be calculated by following formula: $$P_{D(MAX)} = (125^{\circ}C - 25^{\circ}C) / (54^{\circ}C/W) = 1.852W$$ for WQFN-24L 4x4 packages The maximum power dissipation depends on operating ambient temperature for fixed $T_{J(MAX)}$ and thermal resistance $\theta_{JA}$ . For RT9912A packages, the Figure 2 of derating curves allows the designer to see the effect of rising ambient temperature on the maximum power allowed. Figure 2. Derating Curves for RT9912A Packages #### **Layout Considerations** For the best performance of the RT9912A, the following PCB Layout guidelines must be strictly followed. - Place the input and output capacitors as close as possible to the input and output pins respectively for good filtering. - Keep the main power traces as possible as wide and short. - ▶ The switching node area connected to LX and inductor should be minimized for lower EMI. - Place the feedback components as close as possible to the FB pin and keep these components away from the noisy devices. - Connect the GND and Exposed Pad to a strong ground plane for maximum thermal dissipation and noise protection. Figure 3. PCB Layout Guide ## **Outline Dimension** Note: The configuration of the Pin #1 identifier is optional, but must be located within the zone indicated. | Symbol | Dimensions | In Millimeters | Dimensions In Inches | | | |--------|------------|----------------|----------------------|-------|--| | | Min | Max | Min | Max | | | А | 0.700 | 0.800 | 0.028 | 0.031 | | | A1 | 0.000 | 0.050 | 0.000 | 0.002 | | | А3 | 0.175 | 0.250 | 0.007 | 0.010 | | | b | 0.180 | 0.300 | 0.007 | 0.012 | | | D | 3.950 | 4.050 | 0.156 | 0.159 | | | D2 | 2.300 | 2.750 | 0.091 | 0.108 | | | Е | 3.950 | 4.050 | 0.156 | 0.159 | | | E2 | 2.300 | 2.750 | 0.091 | 0.108 | | | е | 0.500 | | 0.0 | )20 | | | L | 0.350 | 0.450 | 0.014 | 0.018 | | W-Type 24L QFN 4x4 Package ### **Richtek Technology Corporation** Headquarter 5F, No. 20, Taiyuen Street, Chupei City Hsinchu, Taiwan, R.O.C. Tel: (8863)5526789 Fax: (8863)5526611 ### **Richtek Technology Corporation** Taipei Office (Marketing) 5F, No. 95, Minchiuan Road, Hsintien City Taipei County, Taiwan, R.O.C. Tel: (8862)86672399 Fax: (8862)86672377 Email: marketing@richtek.com Information that is provided by Richtek Technology Corporation is believed to be accurate and reliable. Richtek reserves the right to make any change in circuit design, specification or other related things if necessary without notice at any time. No third party intellectual property infringement of the applications should be guaranteed by users when integrating Richtek products into any application. No legal responsibility for any said applications is assumed by Richtek. www.richtek.com DS9912A-01 April 2011