TOSHIBA CMOS Digital Integrated Circuit Silicon Monolithic # TC7MBL3253CFT,TC7MBL3253CFK,TC7MBL3253CFTG ### Dual 1-of-4 FET Multiplexer/Demultiplexer The TC7MBL3253C is a Low Voltage/Low Capacitance CMOS 2bit 1-of-4 Multiplexer/Demultiplexer. The low on-resistance of the switch allows connections to be made with minimal propagation delay time. This device consists of two individual four-inputs multiplexer/demultiplexer with common select input (S1, S0) and output enable (OE). The A input is connected to the B1 to B4 outputs as determined by the combination of both the select input (S1, S0) and output enable ( $\overline{OE}$ ). When the output enable (OE) input is held at "H" level, the switches are open regardless of the state of the select inputs, and a high-impedance state exists between the switches. All inputs are equipped with protection circuits against static discharge. ### **Features** Operating voltage: V<sub>CC</sub> = 1.65 to 3.6 V On-capacitance: C<sub>I/O</sub> = 13 pF Switch On (typ.) @ V<sub>CC</sub>= 3 V On-resistance: $R_{ON} = 9 \Omega \text{ (typ.)} @ V_{CC} = 3 \text{ V, V}_{I/O} = 0 \text{ V}$ ESD performance: Machine model ≥ ±200 V Human body model ≥ ±2000 V Power-down protection for inputs ( $\overline{OE}$ and I/O) Package: TSSOP16, VSSOP16 (US16), VQON16 Note: When mounting VQON package, the type of recommended flux is RA or RMA. Weight TSSOP16-P-0044-0.65A: 0.06 g (typ.) VSSOP16-P-0030-0.50: 0.02 g (typ.) VQON16-P-0303-0.50: 0.013 g (typ.) ### Pin Assignment (top view) FT (TSSOP16-P-0044-0.65A) FK (VSSOP16-P-0030-0.50) 2009-02-02 # **Truth Table** | | Inputs | | Function | | |----|--------|----|------------------|--| | ŌĒ | S1 | S0 | 1 unction | | | L | L | L | A port = B1 port | | | L | L | Н | A port = B2 port | | | L | Н | L | A port = B3 port | | | L | Н | Н | A port = B4 port | | | Н | Х | Х | Disconnect | | # **System Diagram** ## **Absolute Maximum Ratings (Note)** | Characte | Symbol | Rating | Unit | | | |---------------------------------|------------------------------------|-------------|-------------------------|----|--| | Power supply range | Power supply range | | | V | | | Control pin input voltage | V <sub>IN</sub> | −0.5 to 4.6 | V | | | | Switch terminal I/O voltage | V <sub>CC</sub> =0 V or Switch=Off | VS | −0.5 to 4.6 | V | | | Switch terminal I/O voltage | Switch=On | VS | $-0.5$ to $V_{CC}$ +0.5 | V | | | Clump diode current | I <sub>IK</sub> | -50 | mA | | | | Switch I/O current | Switch I/O current | | | mA | | | Power dissipation | Power dissipation | | 180 | mW | | | DC V <sub>CC</sub> /GND current | I <sub>CC</sub> /I <sub>GND</sub> | ±100 | mA | | | | Storage temperature | T <sub>stg</sub> | -65 to 150 | °C | | | Note: Exceeding any of the absolute maximum ratings, even briefly, lead to deterioration in IC performance or even destruction Using continuously under heavy loads (e.g. the application of high temperature/current/voltage and the significant change in temperature, etc.) may cause this product to decrease in the reliability significantly even if the operating conditions (i.e. operating temperature/current/voltage, etc.) are within the absolute maximum ratings and the operating ranges. Please design the appropriate reliability upon reviewing the Toshiba Semiconductor Reliability Handbook ("Handling Precautions"/"Derating Concept and Methods") and individual reliability data (i.e. reliability test report and estimated failure rate, etc). ## **Operating Ranges (Note)** | Characte | Symbol | Rating | Unit | | |-----------------------------|------------------------------------|-------------|----------------------|---| | Power supply voltage | Vcc | 1.65 to 3.6 | V | | | Control pin input voltage | V <sub>IN</sub> | 0 to 3.6 | V | | | Switch terminal I/O voltage | V <sub>CC</sub> =0 V or Switch=Off | Vs | 0 to 3.6 | V | | Switch terminal I/O voltage | Switch=On | Vs | 0 to V <sub>CC</sub> | V | | Operating temperature | T <sub>opr</sub> | -40 to 85 | °C | | | Input rise and fall time | dt/dv | 0 to 10 | ns/V | | Note: The operating ranges must be maintained to ensure the normal operation of the device. Unused inputs must be tied to either $V_{CC}$ or GND. ### **Electrical Characteristics** ### DC Characteristics ( $Ta = -40 \sim 85$ °C) | Parame | eter | Symbol | Test Condition V <sub>CC</sub> (V) | | Min | Тур. | Max | Unit | | |--------------------------------|-----------|-----------------|-------------------------------------------------------------|----------|--------------------------|------|-----|--------------------------|----| | Input voltage "H" level VIH | | V <sub>IH</sub> | 1.65 to 3.6 | | 0.7 ×<br>V <sub>CC</sub> | _ | _ | V | | | ( OE , S1, S0) | "L" level | VIL | _ | | 1.65 to 3.6 | _ | _ | 0.3 ×<br>V <sub>CC</sub> | V | | Input leakage<br>( OE , S1 | | I <sub>IN</sub> | V <sub>IN</sub> = 0 to 3.6 V | | 1.65 to 3.6 | _ | _ | ±1.0 | μА | | Power-off leakage | e current | loff | OE , S, A, B = 0 to 3.6 V | | 0 | _ | _ | 10 | μА | | Off-state leakage (switch off) | current | I <sub>SZ</sub> | A, B = 0 to $V_{CC}$ , $\overline{OE} = V_{CC}$ 1.65 to 3.6 | | 1.65 to 3.6 | _ | _ | ±1.0 | μА | | | | | $V_{IS} = 0 \text{ V}, I_{IS} = 30 \text{ mA}$ | (Note 1) | 3.0 | _ | 9 | 13 | | | On resistance<br>(Note2) | | | V <sub>IS</sub> = 3.0 V, I <sub>IS</sub> = 30 mA | (Note 1) | 3.0 | _ | 18 | 24 | | | | | | $V_{IS} = 2.4 \text{ V}, I_{IS} = 15 \text{ mA}$ | (Note 1) | 3.0 | _ | 20 | 28 | | | | | Ron | $V_{IS} = 0 \text{ V}, I_{IS} = 24 \text{ mA}$ | (Note 1) | 2.3 | _ | 10 | 15 | Ω | | | | KON | V <sub>IS</sub> = 2.3 V, I <sub>IS</sub> = 24 mA | (Note 1) | 2.3 | _ | 23 | 32 | 52 | | | | | $V_{IS} = 2.0 \text{ V}, I_{IS} = 15 \text{ mA}$ | (Note 1) | 2.3 | | 25 | 35 | | | | | | V <sub>IS</sub> = 0 V, I <sub>IS</sub> = 4 mA | (Note 1) | 1.65 | | 12 | 18 | | | | | | $V_{IS} = 1.65 \text{ V}, I_{IS} = 4 \text{ mA}$ | (Note 1) | 1.65 | I | 29 | 40 | | | Quiescent supply | current | Icc | $V_{IN} = V_{CC}$ or GND, $I_{OUT} = 0$ 3.6 | | 3.6 | _ | _ | 10 | μΑ | Note1: All typical values are at Ta=25°C. Note2: Measured by the voltage drop between A and B pins at the indicated current through the switch. On resistance is determined by the lower of the voltages on the two (A or B) pins # AC Characteristics ( $Ta = -40 \sim 85$ °C) | Characteristics | Symbol | Test Condition | V <sub>CC</sub> (V) | Min | Max | Unit | |----------------------------------------|--------------------|--------------------|---------------------|-----|-----|------| | Outrant analyse times | | | $3.3\pm0.3$ | | 6 | | | Output enable time ( OE to bus) | t <sub>pZL</sub> | Figure 1, Figure 2 | 2.5 ± 0.2 | | 7 | ns | | (OL to bus) | t <sub>pZH</sub> | | 1.8 ± 0.15 | | 11 | | | Output anable time | + | | $3.3\pm0.3$ | _ | 6 | | | Output enable time<br>(S1, S0 to bus) | t <sub>pZL</sub> | Figure 1, Figure 2 | 2.5 ± 0.2 | | 7 | ns | | (01, 00 to bus) | | | 1.8 ± 0.15 | _ | 11 | | | Outrant disable time | t <sub>pLZ</sub> f | Figure 1, Figure 2 | $3.3\pm0.3$ | _ | 6 | | | Output disable time ( OE to bus) | | | $2.5\pm0.2$ | | 7 | ns | | (OE to bus) | | | 1.8 ± 0.15 | | 11 | | | | t <sub>pLZ</sub> | Figure 1, Figure 2 | $3.3\pm0.3$ | _ | 6 | | | Output disable time<br>(S1, S0 to bus) | | | 2.5 ± 0.2 | _ | 7 | ns | | (3.1, 23.10.000) | -pi 12 | pHZ | | _ | 11 | | # **Capacitive Characteristics (Ta = 25°C)** | Characteristics | Symbol | Test Condition | V <sub>CC</sub> (V) | Тур. | Unit | |-----------------------------------------------------------|------------------|---------------------------------------------------|---------------------|------|------| | Control pin input capacitance ( $\overline{OE}$ , S1, S0) | C <sub>IN</sub> | V <sub>IN</sub> = 0 V (Note) | 3.0 | 5 | pF | | Switch terminal capacitance (Bn) (Switch Off) | C <sub>I/O</sub> | $\overline{OE} = V_{CC}, \ V_{IS} = 0 \ V$ (Note) | 3.0 | 4 | pF | | Switch terminal capacitance (A) (Switch Off) | C <sub>I/O</sub> | $\overline{OE} = V_{CC}, \ V_{IS} = 0 \ V$ (Note) | 3.0 | 9 | pF | | Switch terminal capacitance (Bn) (Switch On) | C <sub>I/O</sub> | $\overline{OE} = GND, V_{IS} = 0 V$ (Note) | 3.0 | 13 | pF | | Switch terminal capacitance (A) (Switch On) | C <sub>I/O</sub> | $\overline{OE} = GND, V_{IS} = 0 V$ (Note) | 3.0 | 13 | pF | Note: This parameter is guaranteed by design. # R<sub>ON</sub> - V<sub>IS</sub> Characteristic (typ.) Ta=25°C 6 2009-02-02 ## **AC Test Circuit** | 項 | 目 | Switch | |-------------------------------------|------------------|-------------------| | $t_{pLZ}$ , | t <sub>pZL</sub> | $2 \times V_{CC}$ | | t <sub>pHZ</sub> , t <sub>pZH</sub> | | GND | Figure 1 ### **AC Waveform** Figure 2 $t_{\text{pLZ}},\,t_{\text{pHZ}},\,t_{\text{pZL}},\,t_{\text{pZH}}$ ### Rise and Fall Time (tr / tf) of the TC7MBL3253C I/O Signals The tr(out) and tf(out) values of the output signals are affected by the CR time constant of the input, which consists of the switch terminal capacitance ( $C_{I/O}$ ) and the on-resistance ( $R_{ON}$ ) of the input. In practice, the tr(out) and tf(out) values are also affected by the circuit's capacitance and resistance components other than those of the TC7MBL3253C. The tr(out) / tf(out) values can be approximated as follows. (Figure 3 shows the test circuit.) $$tr(out) \ / \ tf(out) \ (approx) = - \left( \ C_{I/O} + C_L \ \right) \ \cdot \ \left( R_{DRIVE+} \ R_{ON} \right) \ \cdot \ ln \left( \left( \ (\ V_{OH} - V_{OL} \ ) - V_{M} \right) \ / \ (\ V_{OH} - V_{OL} \ ) \ \right)$$ where, RDRIVE is the output impedance of the previous-stage circuit. ### Calculation example: tr(out) (approx) = - ( 13 + 15 )E-12 · ( 120 + 9) · ln ( ( ( $$3.0 - 0$$ ) - $1.5$ ) / ( $3.0 - 0$ ) ) $\approx 2.5$ ns #### Calculation conditions: $V_{CC}$ = 3.0V, $C_L$ = 15pF , $R_{DRIVE}$ = 120 $\Omega$ (output impedance of the previous IC), $V_M$ = 1.5V ( $V_{CC}$ / 2) Output of the previous IC = digital (i.e., high-level voltage = $V_{CC}$ ; low-level voltage = GND) RDRIVE = output impedance of the previous IC RDRIVE = output impedance of the previous IC | 項目 | | Vcc | | |----------------|---------------------|---------------------|---------------------| | <b>以</b> 日 | 3.3 ± 0.3 V | 2.5 ± 0.2 V | 1.8 ± 0.15 V | | V <sub>M</sub> | V <sub>CC</sub> / 2 | V <sub>CC</sub> / 2 | V <sub>CC</sub> / 2 | Figure 3 Test Circuit ## **Package Dimensions** TSSOP16-P-0044-0.65A Unit: mm Weight: 0.06 g (typ.) Unit: mm # **Package Dimensions** VSSOP16-P-0030-0.50 Weight: 0.02 g (typ.) # **Package Dimensions** VQON16-P-0303-0.50 Unit: mm Weight: 0.013 g (typ.) ### RESTRICTIONS ON PRODUCT USE - Toshiba Corporation, and its subsidiaries and affiliates (collectively "TOSHIBA"), reserve the right to make changes to the information in this document, and related hardware, software and systems (collectively "Product") without notice. - This document and any information herein may not be reproduced without prior written permission from TOSHIBA. Even with TOSHIBA's written permission, reproduction is permissible only if reproduction is without alteration/omission. - Though TOSHIBA works continually to improve Product's quality and reliability, Product can malfunction or fail. Customers are responsible for complying with safety standards and for providing adequate designs and safeguards for their hardware, software and systems which minimize risk and avoid situations in which a malfunction or failure of Product could cause loss of human life, bodily injury or damage to property, including data loss or corruption. Before creating and producing designs and using, customers must also refer to and comply with (a) the latest versions of all relevant TOSHIBA information, including without limitation, this document, the specifications, the data sheets and application notes for Product and the precautions and conditions set forth in the "TOSHIBA Semiconductor Reliability Handbook" and (b) the instructions for the application that Product will be used with or for. Customers are solely responsible for all aspects of their own product design or applications, including but not limited to (a) determining the appropriateness of the use of this Product in such design or applications; (b) evaluating and determining the applicability of any information contained in this document, or in charts, diagrams, programs, algorithms, sample application circuits, or any other referenced documents; and (c) validating all operating parameters for such designs and applications. TOSHIBA ASSUMES NO LIABILITY FOR CUSTOMERS' PRODUCT DESIGN OR APPLICATIONS. - Product is intended for use in general electronics applications (e.g., computers, personal equipment, office equipment, measuring equipment, industrial robots and home electronics appliances) or for specific applications as expressly stated in this document. Product is neither intended nor warranted for use in equipment or systems that require extraordinarily high levels of quality and/or reliability and/or a malfunction or failure of which may cause loss of human life, bodily injury, serious property damage or serious public impact ("Unintended Use"). Unintended Use includes, without limitation, equipment used in nuclear facilities, equipment used in the aerospace industry, medical equipment, equipment used for automobiles, trains, ships and other transportation, traffic signaling equipment, equipment used to control combustions or explosions, safety devices, elevators and escalators, devices related to electric power, and equipment used in finance-related fields. Do not use Product for Unintended Use unless specifically permitted in this document. - . Do not disassemble, analyze, reverse-engineer, alter, modify, translate or copy Product, whether in whole or in part. - Product shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable laws or regulations. - The information contained herein is presented only as guidance for Product use. No responsibility is assumed by TOSHIBA for any infringement of patents or any other intellectual property rights of third parties that may result from the use of Product. No license to any intellectual property right is granted by this document, whether express or implied, by estoppel or otherwise. - ABSENT A WRITTEN SIGNED AGREEMENT, EXCEPT AS PROVIDED IN THE RELEVANT TERMS AND CONDITIONS OF SALE FOR PRODUCT, AND TO THE MAXIMUM EXTENT ALLOWABLE BY LAW, TOSHIBA (1) ASSUMES NO LIABILITY WHATSOEVER, INCLUDING WITHOUT LIMITATION, INDIRECT, CONSEQUENTIAL, SPECIAL, OR INCIDENTAL DAMAGES OR LOSS, INCLUDING WITHOUT LIMITATION, LOSS OF PROFITS, LOSS OF OPPORTUNITIES, BUSINESS INTERRUPTION AND LOSS OF DATA, AND (2) DISCLAIMS ANY AND ALL EXPRESS OR IMPLIED WARRANTIES AND CONDITIONS RELATED TO SALE, USE OF PRODUCT, OR INFORMATION, INCLUDING WARRANTIES OR CONDITIONS OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, ACCURACY OF INFORMATION, OR NONINFRINGEMENT. - Do not use or otherwise make available Product or related software or technology for any military purposes, including without limitation, for the design, development, use, stockpiling or manufacturing of nuclear, chemical, or biological weapons or missile technology products (mass destruction weapons). Product and related software and technology may be controlled under the Japanese Foreign Exchange and Foreign Trade Law and the U.S. Export Administration Regulations. Export and re-export of Product or related software or technology are strictly prohibited except in compliance with all applicable export laws and regulations. - Please contact your TOSHIBA sales representative for details as to environmental matters such as the RoHS compatibility of Product. Please use Product in compliance with all applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive. TOSHIBA assumes no liability for damages or losses occurring as a result of noncompliance with applicable laws and regulations. 12 2009-02-02