

October 2011

## FDD8424H\_F085A

# Dual N & P-Channel PowerTrench<sup>®</sup> MOSFET N-Channel: 40V, 20A, 24m $\Omega$ P-Channel: -40V, -20A, 54m $\Omega$

#### **Features**

Q1: N-Channel

- Max  $r_{DS(on)}$  = 24m $\Omega$  at  $V_{GS}$  = 10V,  $I_D$  = 9.0A
- Max  $r_{DS(on)}$  = 30m $\Omega$  at  $V_{GS}$  = 4.5V,  $I_D$  = 7.0A

Q2: P-Channel

- Max  $r_{DS(on)}$  = 54m $\Omega$  at  $V_{GS}$  = -10V,  $I_D$  = -6.5A
- Max  $r_{DS(on)}$  = 70m $\Omega$  at  $V_{GS}$  = -4.5V,  $I_D$  = -5.6A
- Fast switching speed
- Qualified to AEC Q101
- RoHS Compliant



#### **General Description**

These dual N and P-Channel enhancement mode Power MOSFETs are produced using Fairchild Semiconductor's advanced PowerTrench- process that has been especially tailored to minimize on-state resistance and yet maintain superior switching performance.

#### **Application**

- Inverter
- H-Bridge







N-Channel

P-Channel

#### MOSFET Maximum Ratings T<sub>C</sub> = 25°C unless otherwise noted

| Symbol                            | Parameter                                        |                                                         |           | Q1     | Q2   | Units |  |
|-----------------------------------|--------------------------------------------------|---------------------------------------------------------|-----------|--------|------|-------|--|
| $V_{DS}$                          | Drain to Source Voltage                          |                                                         |           | 40     | -40  | V     |  |
| V <sub>GS</sub>                   | Gate to Source Voltage                           |                                                         |           | ±20    | ±20  | V     |  |
|                                   | Drain Current - Continuous (Package Limited)     |                                                         |           | 20     | -20  |       |  |
|                                   | - Continuous (Silicon Limited)                   | - Continuous (Silicon Limited) T <sub>C</sub> = 25°C 26 |           | -20    | 1 ,  |       |  |
| l'D                               | - Continuous                                     | T <sub>A</sub> = 25°C                                   |           | 9.0    | -6.5 | A     |  |
|                                   | - Pulsed                                         |                                                         |           | 55     | -40  | 1     |  |
| $P_{D}$                           | Power Dissipation for Single Operation           | T <sub>C</sub> = 25°C                                   | (Note 1)  | 30     | 35   |       |  |
|                                   | $T_A = 25^{\circ}C$ (Note 1a)                    |                                                         | 3.1       |        | W    |       |  |
|                                   | $T_A = 25^{\circ}C$ (Note 1b                     |                                                         | (Note 1b) | 1      | .3   | 1     |  |
| E <sub>AS</sub>                   | Single Pulse Avalanche Energy (Note 3)           |                                                         | (Note 3)  | 29     | 33   | mJ    |  |
| T <sub>J</sub> , T <sub>STG</sub> | Operating and Storage Junction Temperature Range |                                                         |           | -55 to | +150 | °C    |  |

#### **Thermal Characteristics**

| $R_{\theta JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q1 | (Note 1) | 4.1 | °C/W |
|-----------------|---------------------------------------------------------------|----------|-----|------|
| $R_{\theta JC}$ | Thermal Resistance, Junction to Case, Single Operation for Q2 | (Note 1) | 3.5 | C/VV |

#### **Package Marking and Ordering Information**

| Device Marking | Device         | Package   | Reel Size | Tape Width | Quantity   |
|----------------|----------------|-----------|-----------|------------|------------|
| FDD8424H       | FDD8424H_F085A | TO-252-4L | 13"       | 12mm       | 2500 units |

## Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Symbol                                            | Parameter                                                                                                                         | Test Conditions                                                                                                                                                       | Type                                                                       | Min       | Тур                                                              | Max                                                             | Units    |
|---------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|-----------|------------------------------------------------------------------|-----------------------------------------------------------------|----------|
| Off Chara                                         | acteristics                                                                                                                       |                                                                                                                                                                       |                                                                            |           |                                                                  |                                                                 |          |
| BV <sub>DSS</sub>                                 | Drain to Source Breakdown Voltage                                                                                                 | $I_D = 250\mu A, V_{GS} = 0V$<br>$I_D = -250\mu A, V_{GS} = 0V$                                                                                                       | Q1<br>Q2                                                                   | 40<br>-40 |                                                                  |                                                                 | V        |
| ΔBV <sub>DSS</sub><br>ΔΤ <sub>J</sub>             | Breakdown Voltage Temperature Coefficient                                                                                         | $I_D$ = 250μA, referenced to 25°C $I_D$ = -250μA, referenced to 25°C                                                                                                  | Q1<br>Q2                                                                   |           | 34<br>-32                                                        |                                                                 | mV/°C    |
| I <sub>DSS</sub>                                  | Zero Gate Voltage Drain Current                                                                                                   | V <sub>DS</sub> = 32V, V <sub>GS</sub> = 0V<br>V <sub>DS</sub> = -32V, V <sub>GS</sub> = 0V                                                                           | Q1<br>Q2                                                                   |           |                                                                  | 1<br>-1                                                         | μА       |
| I <sub>GSS</sub>                                  | Gate to Source Leakage Current                                                                                                    | V <sub>GS</sub> = ±20V, V <sub>DS</sub> = 0V                                                                                                                          | Q1<br>Q2                                                                   |           |                                                                  | ±100<br>±100                                                    | nA<br>nA |
| On Chara                                          | acteristics                                                                                                                       |                                                                                                                                                                       |                                                                            |           |                                                                  |                                                                 |          |
| V <sub>GS(th)</sub>                               | Gate to Source Threshold Voltage                                                                                                  | $V_{GS} = V_{DS}, \ I_D = 250\mu A$<br>$V_{GS} = V_{DS}, \ I_D = -250\mu A$                                                                                           | Q1<br>Q2                                                                   | 1<br>-1   | 1.7<br>-1.6                                                      | 3<br>-3                                                         | V        |
| $\frac{\Delta V_{GS(th)}}{\Delta T_J}$            | Gate to Source Threshold Voltage<br>Temperature Coefficient                                                                       | $I_D$ = 250μA, referenced to 25°C $I_D$ = -250μA, referenced to 25°C                                                                                                  | Q1<br>Q2                                                                   |           | -5.3<br>4.8                                                      |                                                                 | mV/°0    |
|                                                   |                                                                                                                                   | $V_{GS} = 10V, \ I_D = 9.0A$<br>$V_{GS} = 4.5V, \ I_D = 7.0A$<br>$V_{GS} = 10V, \ I_D = 9.0A, \ T_J = 125^{\circ}C$                                                   | Q1                                                                         |           | 19<br>23<br>29                                                   | 24<br>30<br>37                                                  | mΩ       |
| r <sub>DS(on)</sub>                               | Static Drain to Source On Resistance                                                                                              | $V_{GS}$ = -10V, $I_{D}$ = -6.5A<br>$V_{GS}$ = -4.5V, $I_{D}$ = -5.6A<br>$V_{GS}$ = -10V, $I_{D}$ = -6.5A, $T_{J}$ = 125°C                                            | Q2                                                                         |           | 42<br>58<br>62                                                   | 54<br>70<br>80                                                  | 11152    |
| 9 <sub>FS</sub>                                   | Forward Transconductance                                                                                                          | $V_{DS} = 5V$ , $I_{D} = 9.0A$<br>$V_{DS} = -5V$ , $I_{D} = -6.5A$                                                                                                    | Q1<br>Q2                                                                   |           | 29<br>13                                                         |                                                                 | S        |
| Dynamic                                           | Characteristics                                                                                                                   |                                                                                                                                                                       |                                                                            |           |                                                                  |                                                                 |          |
| C <sub>iss</sub>                                  | Input Capacitance                                                                                                                 | Q1<br>V <sub>DS</sub> = 20V, V <sub>GS</sub> = 0V, f = 1MHZ                                                                                                           | Q1<br>Q2                                                                   |           | 750<br>1000                                                      | 1000<br>1330                                                    | pF       |
| C <sub>oss</sub>                                  | Output Capacitance                                                                                                                | Q2                                                                                                                                                                    | Q1<br>Q2                                                                   |           | 115<br>140                                                       | 155<br>185                                                      | pF       |
| C                                                 |                                                                                                                                   | $V_{DS} = -20V, V_{GS} = 0V, f = 1MHZ$                                                                                                                                | Q1                                                                         |           | 75                                                               |                                                                 | _        |
| U <sub>rss</sub>                                  | Reverse Transfer Capacitance                                                                                                      | VDS 201, VGS 01, 1 IIII IZ                                                                                                                                            | Q2                                                                         |           | 75<br>75                                                         | 115<br>115                                                      | pF       |
| C <sub>rss</sub>                                  | Reverse Transfer Capacitance  Gate Resistance                                                                                     | f = 1MHz                                                                                                                                                              |                                                                            |           |                                                                  |                                                                 | pF<br>Ω  |
| R <sub>g</sub>                                    | ·                                                                                                                                 |                                                                                                                                                                       | Q2<br>Q1                                                                   |           | 75<br>1.1                                                        |                                                                 |          |
| R <sub>g</sub>                                    | Gate Resistance                                                                                                                   | f = 1MHz                                                                                                                                                              | Q2<br>Q1                                                                   |           | 75<br>1.1                                                        |                                                                 | <u> </u> |
| R <sub>g</sub><br>Switching<br>t <sub>d(on)</sub> | Gate Resistance  g Characteristics                                                                                                | f = 1MHz                                                                                                                                                              | Q2<br>Q1<br>Q2<br>Q1                                                       |           | 75<br>1.1<br>3.3                                                 | 115                                                             | Ω        |
| R <sub>g</sub><br>Switching<br>t <sub>d(on)</sub> | Gate Resistance  Gate Resistance  Turn-On Delay Time                                                                              | $f = 1MHz$ $Q1$ $V_{DD} = 20V, I_D = 9.0A,$ $V_{GS} = 10V, R_{GEN} = 6\Omega$ $Q2$                                                                                    | Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1                                           |           | 75<br>1.1<br>3.3<br>7<br>7<br>7<br>13                            | 115<br>14<br>14<br>14<br>24                                     | Ω        |
| R <sub>g</sub><br>Switching                       | Gate Resistance  Gate Resistance  Turn-On Delay Time  Rise Time                                                                   | $f = 1MHz$ $Q1$ $V_{DD} = 20V, I_D = 9.0A,$ $V_{GS} = 10V, R_{GEN} = 6\Omega$                                                                                         | Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1                               |           | 75<br>1.1<br>3.3<br>7<br>7<br>7<br>13<br>3<br>17                 | 115<br>14<br>14<br>14<br>24<br>10<br>31                         | Ω ns     |
| $R_g$ Switching $t_{d(on)}$ $t_r$ $t_{d(off)}$    | Gate Resistance  g Characteristics  Turn-On Delay Time  Rise Time  Turn-Off Delay Time                                            | $f = 1 MHz$ $Q1$ $V_{DD} = 20 V, I_{D} = 9.0 A,$ $V_{GS} = 10 V, R_{GEN} = 6 \Omega$ $Q2$ $V_{DD} = -20 V, I_{D} = -6.5 A,$ $V_{GS} = -10 V, R_{GEN} = 6 \Omega$ $Q1$ | Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1                   |           | 75<br>1.1<br>3.3<br>7<br>7<br>7<br>13<br>3<br>17<br>20<br>6      | 115<br>14<br>14<br>14<br>24<br>10<br>31<br>36<br>12             | Ω ns ns  |
| $R_g$ Switching $t_{d(on)}$ $t_r$ $t_{d(off)}$    | Gate Resistance  Gate Resistance  Gate Resistance  Gate Resistance  Turn-On Delay Time  Rise Time  Turn-Off Delay Time  Fall Time | $f = 1 MHz$ $Q1$ $V_{DD} = 20 V, I_{D} = 9.0 A,$ $V_{GS} = 10 V, R_{GEN} = 6 \Omega$ $Q2$ $V_{DD} = -20 V, I_{D} = -6.5 A,$ $V_{GS} = -10 V, R_{GEN} = 6 \Omega$      | Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2<br>Q1<br>Q2 |           | 75<br>1.1<br>3.3<br>7<br>7<br>7<br>13<br>3<br>17<br>20<br>6<br>3 | 115<br>14<br>14<br>14<br>24<br>10<br>31<br>36<br>12<br>10<br>20 | ns ns ns |

## Electrical Characteristics T<sub>J</sub> = 25°C unless otherwise noted

| Symbol          | Parameter                             | Test Conditions                                             | 3                    | Type     | Min | Тур          | Max         | Units |
|-----------------|---------------------------------------|-------------------------------------------------------------|----------------------|----------|-----|--------------|-------------|-------|
| Drain-Sou       | rce Diode Characteristics             |                                                             |                      |          |     |              |             |       |
| $V_{SD}$        | Source to Drain Diode Forward Voltage | $V_{GS} = 0V, I_{S} = 9.0A$<br>$V_{GS} = 0V, I_{S} = -6.5A$ | (Note 2)<br>(Note 2) | Q1<br>Q2 |     | 0.87<br>0.88 | 1.2<br>-1.2 | ٧     |
| t <sub>rr</sub> | Reverse Recovery Time                 | Q1<br>I <sub>F</sub> = 9.0A, di/dt = 100A/s                 |                      | Q1<br>Q2 |     | 25<br>29     | 38<br>44    | ns    |
| Q <sub>rr</sub> | Reverse Recovery Charge               | Q2<br>$I_F = -6.5A$ , di/dt = 100A/s                        |                      | Q1<br>Q2 |     | 19<br>29     | 29<br>44    | nC    |

#### Notes:

1.  $R_{\theta JA}$  is determined with the device mounted on a  $1\text{in}^2$  pad 2 oz copper pad on a 1.5 x 1.5 in. board of FR-4 material.  $R_{\theta JC}$  is guaranteed by design while  $R_{\theta CA}$  is determined by the user's board design.



- 2. Pulse Test: Pulse Width < 300 $\mu$ s, Duty cycle < 2.0%.
- 3. Starting  $T_J = 25^{\circ}C$ , N-ch: L = 0.3mH,  $I_{AS} = 14A$ ,  $V_{DD} = 40V$ ,  $V_{GS} = 10V$ ; P-ch: L = 0.3mH,  $I_{AS} = -15A$ ,  $V_{DD} = -40V$ ,  $V_{GS} = -10V$ .

## Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 1. On-Region Characteristics



Figure 3. Normalized On -Resistance vs Junction Temperature



Figure 5. Transfer Characteristics



Figure 2. Normalized On-Resistance vs Drain Current and Gate Voltage



Figure 4. On-Resistance vs Gate to Source Voltage



Figure 6. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 7. Gate Charge Characteristics



Figure 9. Unclamped Inductive Switching Capability



Figure 11. Forward Bias Safe Operating Area



Figure 8. Capacitance vs Drain to Source Voltage



Figure 10. Maximum Continuous Drain Current vs Case Temperature



Figure 12. Single Pulse Maximum Power Dissipation

## Typical Characteristics (Q1 N-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 13. Transient Thermal Response Curve

## Typical Characteristics (Q2 P-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 14. On- Region Characteristics



Figure 16. Normalized On-Resistance vs Junction Temperature



Figure 18. Transfer Characteristics



Figure 15. Normalized on-Resistance vs Drain Current and Gate Voltage



Figure 17. On-Resistance vs Gate to Source Voltage



Figure 19. Source to Drain Diode Forward Voltage vs Source Current

## Typical Characteristics (Q2 P-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 20. Gate Charge Characteristics



Figure 22. Unclamped Inductive Switching Capability



Figure 24. Forward Bias Safe Operating Area



Figure 21. Capacitance vs Drain to Source Voltage



Figure 23. Maximum Continuous Drain Current vs Case Temperature



Figure 25. Single Pulse Maximum Power Dissipation

# Typical Characteristics (Q2 P-Channel)T<sub>J</sub> = 25°C unless otherwise noted



Figure 26. Transient Thermal Response Curve







#### TRADEMARKS

The following includes registered and unregistered trademarks and service marks, owned by Fairchild Semiconductor and/or its global subsidiaries, and is not intended to be an exhaustive list of all such trademarks.

2Cool™ AccuPower™ Auto-SPM™ AX-CAP™\* BitSiC® Build it Now™ CorePLUS™ CorePOWER™ CROSSVOLT™

CTL™ Current Transfer Logic™ DEUXPEED® Dual Cool™ EcoSPARK® EfficentMax™ **ESBC™** 

Fairchild<sup>®</sup> Fairchild Semiconductor® FACT Quiet Series™ FACT®

FAST® FastvCore™ FETBench™

FlashWriter® \* FPSTM F-PFSTM FRFET®

Global Power Resource<sup>SM</sup> Green FPS™

Green FPS™ e-Series™

 $\mathsf{G} \mathsf{m} \mathsf{a} \mathsf{x}^{\mathsf{TM}}$ GTO™ IntelliMAX™ ISOPLANAR™ MegaBuck™ MIČROCOUPLER™

MicroFET™ MicroPak™ MicroPak2™ MillerDrive™  $Motion Max^{\mathsf{TM}}$ Motion-SPM™ mWSaver™ OptiHiT™ OPTOLOGIC® OPTOPLANAR® PDP SPM™ Power-SPM™ PowerTrench® PowerXS<sup>TN</sup>

Programmable Active Droop™

OFFT QSTM

Quiet Series™ RapidConfigure™

Saving our world, 1mW/W/kW at a time™ SignalWise™

SmartMax™ SMART START™ SPM<sup>®</sup> STEALTH™ SuperFET® SuperSOT™-3 SuperSOT™-6 SuperSOT™-8 SupreMOS® SyncFET™

Sync-Lock™ SYSTEM ®\* The Power Franchise®

The Right Technology for Your Success™

franchise TinyBoost™ TinyBuck™ TinyCalc™ TinyLogic<sup>®</sup> TINYOPTO™ TinyPower™ TinyPWM™ TinyWire™ TranSiC<sup>®</sup> TriFault Detect™ TRUECURRENT®\* μSerDes™

wer

UHC® Ultra FRFET™ UniFET™ VCX™ VisualMax™ XSTM

\*Trademarks of System General Corporation, used under license by Fairchild Semiconductor.

#### DISCLAIMER

FAIRCHILD SEMICONDUCTOR RESERVES THE RIGHT TO MAKE CHANGES WITHOUT FURTHER NOTICE TO ANY PRODUCTS HEREIN TO IMPROVE RELIABILITY, FUNCTION, OR DESIGN, FAIRCHILD DOES NOT ASSUME ANY LIABILITY ARISING OUT OF THE APPLICATION OR USE OF ANY PRODUCT OR CIRCUIT DESCRIBED HEREIN; NEITHER DOES IT CONVEY ANY LICENSE UNDER ITS PATENT RIGHTS, NOR THE RIGHTS OF OTHERS. THESE SPECIFICATIONS DO NOT EXPAND THE TERMS OF FAIRCHILD'S WORLDWIDE TERMS AND CONDITIONS, SPECIFICALLY THE WARRANTY THEREIN. WHICH COVERS THESE PRODUCTS.

LIFE SUPPORT POLICY
FAIRCHILD'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF FAIRCHILD SEMICONDUCTOR CORPORATION.

- Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body or (b) support or sustain life, and (c) whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury of the user.
- A critical component in any component of a life support, device, or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.

#### ANTI-COUNTERFEITING POLICY

Fairchild Semiconductor Corporation's Anti-Counterfeiting Policy. Fairchild's Anti-Counterfeiting Policy is also stated on our external website, www.Fairchildsemi.com, under Sales Support.

Counterfeiting of semiconductor parts is a growing problem in the industry. All manufactures of semiconductor products are experiencing counterfeiting of their parts. Customers who inadvertently purchase counterfeit parts experience many problems such as loss of brand reputation, substandard performance, failed application, and increased cost of production and manufacturing delays. Fairchild is taking strong measures to protect ourselves and our customers from the proliferation of counterfeit parts. Fairchild strongly encourages customers to purchase Fairchild parts either directly from Fairchild or from Authorized Fairchild Distributors who are listed by country on our web page cited above. Products customers buy either from Fairchild directly or from Authorized Fairchild Distributors are genuine parts, have full traceability, meet Fairchild's quality standards for handing and storage and provide access to Fairchild's full range of up-to-date technical and product information. Fairchild and our Authorized Distributors will stand behind all warranties and will appropriately address and warranty issues that may arise. Fairchild will not provide any warranty coverage or other assistance for parts bought from Unauthorized Sources. Fairchild is committed to combat this global problem and encourage our customers to do their part in stopping this practice by buying direct or from authorized distributors.

#### PRODUCT STATUS DEFINITIONS **Definition of Terms**

| Datasheet Identification                  | Product Status | Definition                                                                                                                                                                                          |
|-------------------------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Advance Information Formative / In Design |                | Datasheet contains the design specifications for product development. Specifications may change in any manner without notice.                                                                       |
| Preliminary First Production              |                | Datasheet contains preliminary data; supplementary data will be published at a later date. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve design. |
| No Identification Needed Full Production  |                | Datasheet contains final specifications. Fairchild Semiconductor reserves the right to make changes at any time without notice to improve the design.                                               |
| Obsolete Not In Production                |                | Datasheet contains specifications on a product that is discontinued by Fairchild Semiconductor. The datasheet is for reference information only.                                                    |

Rev 155