POWER MANAGEMENT

## Description

The SC2440 is an adjustable frequency dual currentmode switching regulator with 2A integrated switches. Its high frequency operation allows the use of small inductors and capacitors, resulting in verycompact power supplies. The SC2440 is suitable for next generation XDSL modems requiring operating frequencies in excess of 1.5 MHz . The two channels operate at $180^{\circ}$ out of phase for reduced input voltage ripples. Separate soft start/ shutdown pins allow independent control and output sequencing for latch-up prevention. The SC2440 can also be externally synchronized up to 2.5 MHz per channel.

Current-mode PWM control allows fast transient response with simple loop compensation. Cycle-by-cycle current limiting and hiccup overload protection reduce power dissipation during overload.

## Features

- Up to $2.5 \mathrm{MHz} /$ Channel Programmable Switching Frequency
- Fixed Frequency Current-mode Control
- Wide Input Voltage Range 2.8 V to 20 V
- Out of Phase Switching Reduces Ripple
- Cycle-by-cycle Current-limiting
- Independent Shutdown/soft-start Pins
- Independent Hiccup Overload Protection
- Independent Power-Good Indicators
- Two 2A Integrated Switches
- External Synchronization
- Thermal Shutdown
- Thermally Enhanced 16-pin TSSOP Package


## Applications

- XDSL and Cable Modems
- Set-up Boxes
- Point of Load Applications
- CPE Equipment
- DSP Power Supplies
- Disk Drives


## Typical Application Circuit



Figure 1. 1.3MHz 12 V to 3.3 V and 5 V Step-down Converter

SEMTECH
POWER MANAGEMENT
Absolute Maximum Ratings
Exceeding the specifications below may result in permanent damage to the device, or device malfunction. Operation outside of the parameters specified in the Electrical Characteristics section is not implied.

| Parameter | Symbol | Max | Units |
| :---: | :---: | :---: | :---: |
| Input Voltage | $\mathrm{V}_{\mathrm{IN}}$ | -0.3 to 20 | V |
| Boost Pin | $\mathrm{V}_{\text {BST }}$ | 40 | V |
| Boost Pin Above SW | $\mathrm{V}_{\mathrm{BST}}-\mathrm{V}_{\text {SW }}$ | 20 | V |
| PGOOD Pin Voltage | $V_{\text {PGOOD }}$ | $\mathrm{V}_{\text {IN }}$ | V |
| SS Pins | $\mathrm{V}_{\text {ss }}$ | 3 | V |
| FB Pins | $\mathrm{V}_{\text {FB }}$ | -0.3 to $\mathrm{V}_{\mathrm{IN}}$ | V |
| SYNC Pin Current | $\mathrm{I}_{\text {SYNC }}$ | 5 | mA |
| SW Voltage | $\mathrm{V}_{\mathrm{sw}}$ | -0.6 to $\mathrm{V}_{\text {IN }}$ | V |
| SW Transient Spikes (<10ns Duration) | $\mathrm{V}_{\text {sw }}$ | $\mathrm{V}_{\mathrm{IN}}+1.5$ | V |
|  |  | -2.5 |  |
| Operating Ambient Temperature Range | $\mathrm{T}_{\text {A }}$ | -40 to 85 | ${ }^{\circ} \mathrm{C}$ |
| Thermal Resistance Junction to Ambient | $\theta_{\mathrm{JA}}$ | 45 | ${ }^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $\mathrm{T}_{J}$ | 150 | ${ }^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $\mathrm{T}_{\text {STG }}$ | -65 to +150 | ${ }^{\circ} \mathrm{C}$ |
| Lead Temperature (Soldering)10 sec | $\mathrm{T}_{\text {LEAD }}$ | 300 | ${ }^{\circ} \mathrm{C}$ |

Electrical Characteristics
Unless specified: $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<105^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{OSC}}=12.1 \mathrm{~K} \Omega, \mathrm{~V}_{\mathrm{SYNC}}=0, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {BOOST }}=8 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathbb{N}}$ Start Voltage |  | 2.45 | 2.62 | 2.78 | V |
| $\mathrm{V}_{\mathbb{N}}$ Start Hysteresis |  |  | 75 |  | mV |
| Quiescent Current | Not switching, PGOOD Open |  | 3.3 | 4.3 | mA |
| Shutdown Current | $\mathrm{V}_{\mathrm{ss} 1}=\mathrm{V}_{\mathrm{ss} 2}=0 \mathrm{~V}$, PGOOD Open |  | 38 | 60 | $\mu \mathrm{A}$ |
| Feedback Voltage |  | 0.980 | 1.000 | 1.020 | V |
| Feedback Voltage Line Regulation | $\mathrm{V}_{\mathbb{N}}=3 \mathrm{~V}$ to 20 V |  | 0.005 |  | \%/V |
| FB Pin Input Bias Current | $\mathrm{V}_{\mathrm{FB}}=1 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=1.5 \mathrm{~V}$ |  | -15 | -30 | nA |
| Error Amplifier Transconductance |  |  | 280 |  | $\mu \Omega^{-1}$ |
| Error Amplifier Open-loop Gain |  |  | 53 |  | dB |
| COMP Source Current | $\mathrm{V}_{\mathrm{FB}}=0.8 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=1.5 \mathrm{~V}$ |  | 20 |  | $\mu \mathrm{A}$ |
| COMP Sink Current | $\mathrm{V}_{\mathrm{FB}}=1.2 \mathrm{~V}, \mathrm{~V}_{\text {COMP }}=1.5 \mathrm{~V}$ |  | 20 |  | $\mu \mathrm{A}$ |
| COMP Pin to Switch Current Gain |  |  | 5.7 |  | A/V |

SEMTECH
POWER MANAGEMENT
Electrical Characteristics (Cont.)
Unless specified: $-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{A}}<85^{\circ} \mathrm{C},-40^{\circ} \mathrm{C}<\mathrm{T}_{\mathrm{J}}<105^{\circ} \mathrm{C}, \mathrm{R}_{\mathrm{OSC}}=12.1 \mathrm{~K} \Omega, \mathrm{~V}_{\text {SYNC }}=0, \mathrm{~V}_{\text {IN }}=5 \mathrm{~V}, \mathrm{~V}_{\text {Boost }}=8 \mathrm{~V}$

| Parameter | Conditions | Min | Typ | Max | Units |
| :---: | :---: | :---: | :---: | :---: | :---: |
| COMP Switching Threshold |  | 0.7 | 1.1 | 1.3 | V |
| COMP Maximum Voltage | $\mathrm{V}_{\mathrm{FB}}=0.9 \mathrm{~V}$ |  | 2.2 |  | V |
| Channel Switching Frequecy |  | 1.2 | 1.4 | 1.6 | MHz |
| Maximum Duty Cycle | (Note 2) | 80 | 90 |  | \% |
| Switch Current Limit | $\mathrm{V}_{\mathrm{FB}}=0.9 \mathrm{~V}, \mathrm{~V}_{\mathrm{SS}}=2.3 \mathrm{~V}, \mathrm{COMP}$ Pin Open | 2 | 2.6 |  | A |
| Switch Saturation Voltage | $\mathrm{I}_{\mathrm{sw}}=-2 \mathrm{~A}$ |  | 0.3 | 0.48 | V |
| Switch Leakage Current |  |  |  | 10 | $\mu \mathrm{A}$ |
| Minimum Boost Voltage | $\mathrm{I}_{\mathrm{sw}}=-2 \mathrm{~A}$ |  | 1.8 | 2.5 | V |
| Boost Pin Current | $\mathrm{I}_{\mathrm{sw}}=-0.5 \mathrm{~A}$ |  | 20 | 30 | mA |
|  | $I_{s w}=-2 A$ |  | 60 | 80 | mA |
| Minimum Soft-Start Voltage to Exit Shutdown | SS1 Tied to SS2 | 0.2 | 0.4 | 0.7 | V |
| Soft-start Charging Current | $\mathrm{V}_{\mathrm{ss}}=0 \mathrm{~V}$ |  | 2 |  | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\mathrm{SS}}=1.5 \mathrm{~V}$ |  | 1.8 |  | $\mu \mathrm{A}$ |
| Soft-start Discharging Current | $\mathrm{V}_{\text {SS }}=1.5 \mathrm{~V}$ |  | 0.8 |  | $\mu \mathrm{A}$ |
| Minimum Soft-start Voltage to Enable Overload Shutoff | $\mathrm{V}_{\text {ss }}$ Rising |  | 2 |  | V |
| FB Overload Threshold | $\mathrm{V}_{\mathrm{SS}}=2.3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}$ Falling |  | 0.74 |  | V |
| Soft-start Voltage to Restart Switching After Overload Shutoff | $\mathrm{V}_{\text {SS }}$ Falling | 0.7 | 1 | 1.3 | V |
| Power Good Threshold Below FB | $\mathrm{V}_{\mathrm{FB}}$ Rising | 80 | 100 | 120 | mV |
| Power Good Output Low Voltage | $V_{\text {FB }}=0.8 \mathrm{~V}, \mathrm{~b}_{\text {POOD }}=250 \mu \mathrm{~A}$ |  | 0.2 | 0.4 | V |
| Power Good Pin Leakage Current | $\mathrm{V}_{\text {PGOOD }}=5 \mathrm{~V}$ |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| SYNC Input High Voltage |  | 2 |  |  | V |
| SYNC Input Low Voltage | (Note 1) |  |  | 0.8 | V |
| SYNC Frequency | SYNC Frequency = $2 \times$ Channel Frequency. (Note 1) | 3.4 |  | 5 | MHz |
| SYNC Pin Input Current | $\mathrm{V}_{\text {SYNC }}=2 \mathrm{~V}$ |  | 60 | 75 | $\mu \mathrm{A}$ |
| Thermal Shutdown Temperature |  |  | 155 |  | ${ }^{\circ} \mathrm{C}$ |
| Thermal Shutdown Hysteresis |  |  | 10 |  | ${ }^{\circ} \mathrm{C}$ |

Notes: (1) Guaranteed by design, not tested in production.
(2) The maximum duty cycle specified corresponds to 1.4 MHz switching frequency. Duty cycles higher than those specified can be achieved by lowering the operating frequency.
(3) This device is ESD sensitive. Use of standard ESD handling precautions is required.
© 2005 Semtech Corp.
3
www.semtech.com

## Pin Configuration


(16 Pin TSSOP-EDP)
Underside metal must be soldered to ground.

## Ordering Information

| Part Number | Package $^{(1)(2)}$ |
| :---: | :---: |
| SC2440TETRT | TSSOP-16 EDP |
| SC2440EVB | Evaluation Board |

Notes:
(1) Only available in tape and reel packaging. A reel contains 2500 devices.
(2) Lead free product. This product is fully WEEE and RoHS compliant.

Pin Descriptions

| Pin \# | Pin Name | Pin Function |
| :---: | :---: | :---: |
| 1, 8 | $\begin{aligned} & \text { BOOST1, } \\ & \text { BOOST2 } \end{aligned}$ | Supply pins to the power transistor drivers. Tie to external diode-capacitor charge pumps to generate drive voltages higher than $\mathrm{V}_{\mathbb{N}}$ in order to fully saturate the internal NPN power switches. |
| 2, 7 | SW1, SW2 | Emitters of the internal power NPN transistors. Connect to the inductors, the freewheeling diodes and the boost capacitors. |
| 3, 6 | $\underline{N}$ | Input power supply pins of the SC2440 and also the common collector of the internal power NPNs. Pins 3 and 6 are internally tied together and must be locally bypassed. |
| 4 | SYNC | Driving the SYNC pin with an external clock synchronizes both step-down converters. The external clock frequency must be at least twice the individual regulator set (or free-running) frequency. Tie this pin to ground if not used. |
| 5 | ROSC | An external resistor between this pin and the ground sets the master oscillator free-running frequency. The set frequency is twice that of the individual switching regulator. |
| 9, 16 | FB1, FB2 | The inverting inputs of the error amplifiers. Each FB pin is tied to a resistive divider between its output and the ground for setting the channel output voltage. |
| 10, 15 | COMP1, COMP2 | These are the outputs of the internal error amplifiers. The voltages on these pins control the peak switch currents. RC networks at these pins compensate the control loops. Pulling either pin below 0.7 V stops the corresponding switching regulator. |
| 11, 14 | $\begin{aligned} & \text { PGOOD1, } \\ & \text { PGOOD2 } \end{aligned}$ | Open collector outputs of the Power Good comparators. Tie to external pull-up resistors from the input or the output of the converter. The PGOOD outputs become valid as soon as $\mathrm{V}_{\mathbb{N}}$ rises above $1 \mathrm{~V}_{\mathrm{BE}}$ during power-up. PGOOD is actively pulled low until the corresponding FB pin rises to within $10 \%$ of the final regulation voltage. |
| 12, 13 | SS1, SS2 | A capacitor from either SS pin to the ground provides soft-start and overload hiccup functions for that channel. Pulling either SS pin below 0.8 V with an open drain or collector transistor shuts off the corresponding regulator. To completely shut off the SC2440 to low-current state, pull both SS pins to the ground. Soft-start is recommended for all applications. |
| Underside Metal | GND | The exposed pad at the bottom of the package is the electrical ground connection of the SC2440. It also provides a thermal contact to the circuit board. It is to be soldered to the ground plane of the board. |

POWER MANAGEMENT
Block Diagrams


Figure 2. SC2440 Functional Diagram (One of Two Converters Shown)


Figure 3. Details of the Soft-Start and Overload Hiccup Control Circuit

POWER MANAGEMENT
Typical Characteristics


POWER MANAGEMENT
Typical Characteristics



Soft-Start Pin Current




PGOOD Threshold to Feedback Difference Voltage vs Temperature


The SC2440 is a 2-channel constant-frequency peak current-mode step-down switching regulator with integrated 2A power transistors. Both regulators of the SC2440 operate from a common input power supply and share the same voltage reference, the master oscillator and the synchronizing circuit. Turn-on of the power transistors are phase-shifted by $180^{\circ}$. The two regulators are otherwise completely identical, independent and are capable of producing two separate outputs from the same input.

The master oscillator of the SC2440 runs at twice the channel frequency. The free-running frequency of the master oscillator can be programmed with an external resistor from the ROSC pin to ground. Frequency adjustability makes switching regulator design flexible.

Peak current-mode control is utilized for the SC2440. The double reactive poles of the output LC filter are reduced to a single real pole by the inner current loop, easing loop compensation. Fast transient response can be achieved with a simple Type-2 compensation network. Switch collector current is sensed with an integrated $7.7 \mathrm{~m} \Omega$ sense resistor. The sensed current is summed with slopecompensating ramp before it is compared with the transconductance error amplifier output. The PWM comparator tripping instant determines the switch turnon pulse width (Figure 2). The current-limit comparator ILIM turns off the power switch when the sensed-signal exceeds the 20 mV current-limit threshold. ILIM therefore provides cycle-by-cycle limit. Current-limit does not vary with duty-cycle.

Driving the base of the power transistor above the input power supply rail minimizes the power transistor turn-on voltage and maximizes efficiency. An external charge pump (formed by the capacitor $\mathrm{C}_{2}$ and the diode $\mathrm{D}_{3}$ in Figure 1) generates a voltage higher than the input rail at the BOOST pin. The bootstrapped voltage generated becomes the supply voltage for the power transistor driver.

The SS pin is a multiple-function pin. An external capacitor connected from the SS pin to the ground together with the internal $1.8 \mu \mathrm{~A}$ and $2.6 \mu \mathrm{~A}$ current sources set the
soft-start and overload shutoff times of the regulator (Figure 3). The SS pin can also be used to shutoff the corresponding regulator. When either SS pin is pulled below 0.8 V , that regulator is tumed off. If both SS pins are pulled below 0.2 V , then the SC2440 undergoes overall shutdown. The current drawfrom the input power supplyreduces to $38 \mu \mathrm{~A}$ When either SS pin is released, the corresponding softstart capacitor is charged with a $2 \mu \mathrm{~A}$ current source (not shown in Figure 3). As either SS voltage exceeds 0.3 V , the intemal bias circuit of the SC2440 is enabled. The SC2440 draws 3.3 mA from $\mathrm{V}_{\text {IN }}$. An internal fast charge circuit quickly charges the soft-start capacitor to 1 V . At this juncture, the fast charge circuit turns off and the $1.8 \mu \mathrm{~A}$ current source slowly charges the soft-start capacitor. The output of the error amplifier is forced to track the slow soft-start ramp at the SS pin. When the COMP voltage exceeds 1.1V, the switching regulator starts to switch. During soft-start, the current limit of the converter is gradually increased until the converter output comes into regulation.

Hiccup overload protection is utilized in the SC2440. Overload shutdown is disabled during soft-start $\left(\mathrm{V}_{5 S}<\right.$ 2 V ). In Figure 3 the reset input of the overload latch will remain high if the SS voltage is below 2 V . Once the softstart capacitor is charged above 2 V , the overload shutdown latch is enabled. As the load draws more current from the regulator, the current-limit comparator will limit the peak inductor current. This is cycle-by-cycle current limiting. Further increase in load current will cause the output voltage to decrease. If the output voltage falls below $74 \%$ of its set point, then the overload latch will be set and the soft-start capacitor will be discharged with a net current of $0.8 \mu \mathrm{~A}$. The switching regulator is shut off until the soft-start capacitor is discharged below 1V. At this moment, the overload latch is reset. The soft-start capacitor is recharged and the converter again undergoes soft-start. The regulator will go through soft-start, overload shutdown and restart until it is no longer overloaded.

Each regulator of the SC2440 has its own power good comparator. The open collector output of the power good comparator will be actively pulled lowif the corresponding feedback voltage is below 0.9 V .

## POWER MANAGEMENT

## Applications Information

## Setting the Output Voltage

The regulator output voltage is set with an external resistive divider (Figure 4) with its center tap tied to the FB pin.


Figure 4. $\mathrm{V}_{\text {out }}$ is set with a Resistive Divider

$$
\begin{equation*}
\mathrm{R}_{1}=\mathrm{R}_{2}\left(\mathrm{~V}_{\text {OUT }}-1\right) \tag{1}
\end{equation*}
$$

The percentage error due the input bias current of the error amplifier is

$$
\frac{\Delta V_{\text {OUT }}}{V_{\text {OUT }}}=\frac{-15 \mathrm{nA} \cdot 100 \cdot\left(\mathrm{R}_{1} \| \mathrm{R}_{2}\right)}{1 \mathrm{~V}}
$$

Example: Determine the output voltage error of a $\mathrm{V}_{\text {OUT }}=5 \mathrm{~V}$ converter with $\mathrm{R}_{2}=51.1 \mathrm{~K} \Omega$.

From (1),

$$
\mathrm{R}_{1}=51.1 \mathrm{~K} \Omega \cdot(5-1)=205 \mathrm{~K} \Omega
$$

$$
\frac{\Delta V_{\text {OUT }}}{V_{\text {OUT }}}=\frac{-15 \mathrm{nA} \cdot 100 \cdot\left(51.1 \mathrm{~K} \|_{205 \mathrm{~K})}\right.}{1 \mathrm{~V}}=-0.061 \% .
$$

This error is at least an order of magnitude lower than the ratio tolerance resulting from the use of $1 \%$ resistors in the divider string.

| $f(\mathrm{MHz})$ | $\mathrm{R}_{9}(\mathrm{~K} \Omega)$ | $\mathrm{L}_{2}(\mu \mathrm{H})$ | $\mathrm{R}_{7}(\mathrm{~K} \Omega)$ | $\mathrm{C}_{8}(\mathrm{pF})$ | $\mathrm{C}_{9}(\mathrm{pF})$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 0.5 | 53.6 | 10 (Coiltronics DR73-100) | 12.4 | 470 | 22 |
| 1.3 | 15.0 | 4.44 (Falco D04012) | 24.3 | 220 | 10 |
| 2.5 | 4.02 | 2.7 (Sumida CR43-2R7) | 32.4 | 220 | 10 |

Table 1. The 12 V to 5 V Converter in Figure 1 is modified to run at Different Frequencies.

## Choosing the Operating Frequency

The free-running frequency of the master oscillator is set with an external resistor from the ROSC pin to ground. Channel frequency is one-half of that of the master oscillator. A graph of channel frequency against $R_{\text {osc }}$ is shown in the "Typical Performance Characteristics". Before choosing the operating frequency, tradeoffs among efficiency, operating duty cycle, component size and EMI interferences must be considered. High frequency operation reduces the size of passive components but switching losses are higher. Lowering the switching frequency improves efficiency. However the required inductor and capacitor are larger. Channel frequencies between 1 and 2 MHz are good compromises.

In order to quantify the tradeoff between switching frequency and efficiency, the 12 V to 5 V DC-DC converter in Figure 1 is modified to run at 500 KHz and 2.5 MHz while keeping the inductor ripple current constant. The modified component values are tabulated in Table 1 and efficiencies at these frequencies are shown in Figure 5. The efficiency of the 1.3 MHz 5 V regulator in Figure 1 is also plotted for the ease of comparison. The efficiency at 500 KHz is only marginally higher than that at 1.3 MHz . The peak efficiency at 2.5 MHz is only $2 \%$ lower compared to those at lower frequencies.


Figure 5. Efficiencies of $500 \mathrm{KHz}, 1.3 \mathrm{MHz}$ and 2.5 MHz 12 V to 5 V Step-down Converters.

SEMTECH

## Applications Information

Minimum On Time Consideration
The operating duty cycle of a step-down switching regulator with diode rectifier in continuous-conduction mode (CCM) is given by

$$
\begin{equation*}
D=\frac{V_{O U T}+V_{D}}{V_{\text {IN }}+V_{D}-V_{\text {CESAT }}} \tag{2}
\end{equation*}
$$

where $\mathrm{V}_{\text {CESAT }}$ is the switch saturation voltage and $\mathrm{V}_{\mathrm{D}}$ is voltage drop across the rectifying diode.
Duty cycle decreases with increasing $\frac{V_{I N}}{V_{\text {OUT }}}$ ratio. In peak current-mode control, the PWM modulating ramp is the sensed current ramp of the power switch. This current ramp is absent unless the switch is turned on. The intersection of this ramp with the output of the voltage feedback error amplifier determines the switch pulse width. The propagation delay time required to immediately turn off the switch after it is turned on is the minimum switch on time ( $\mathrm{T}_{\mathrm{ON}(\mathrm{MIN})}$ ). Closed-loop measurement of the SC2440 with low $\frac{V_{\text {out }}}{V_{\text {IN }}}$ ratios shows that the minimum on time is about 105 ns at room temperature. $\mathrm{T}_{\mathrm{ON}(\operatorname{miN})}$ also exhibits a slight positive temperature coefficient (Figure 6). The power switch in the SC2440 is either not turned on at all or for at least
$T_{\text {ON(MIN) }}$. If the required switch on time $\left(=\frac{D}{f}\right)$ is shorter than the minimum on time, the regulator will either skip cycles or it will jitter.

Example: Determine the maximum operating frequency of a dual 12 V to 1.0 V and 12 V to 3.3 V switching regulator using the SC2440.

Assuming that $\mathrm{V}_{\mathrm{D}}=0.45 \mathrm{~V}, \mathrm{~V}_{\text {CESAT }}=0.25 \mathrm{~V}$ and $\mathrm{V}_{\text {IN }}=13.2 \mathrm{~V}$ ( $10 \%$ high line), the corresponding duty ratios, $\mathrm{D}_{1}$ and $\mathrm{D}_{2}$, of the 1.0 V and 3.3 V converters can be calculated using (2).

$$
D_{1}=\frac{1+0.45}{13.2+0.45-0.25}=0.11
$$

$$
D_{2}=\frac{3.3+0.45}{13.2+0.45-0.25}=0.28
$$



Figure 6. Variation of Minimum On Time with Temperature.

If the ambient temperature can be as high as $85^{\circ} \mathrm{C}$, then the maximum operating frequencies of the 1.0 V and the
3.3 V converters will be $\frac{D_{1}}{120 \mathrm{~ns}}=920 \mathrm{KHz}$ and $\frac{\mathrm{D}_{2}}{120 \mathrm{~ns}}=2.3 \mathrm{MHz}$ respectively.

Channel frequency should be set below 920 KHz to allow margin for load transient.

## Minimum Off Time Limitation

The PWM latch in Figure 2 is reset every period by the clock. The clock also turns off the power transistor to refresh the bootstrap capacitor. This minimum off time limits the attainable duty cycle of the regulator at a given switching frequency. Measurement shows that the power transistor needs to be turned off for at least 120ns every switching period to properly reset the latch and to refresh the bootstrap capacitor. For a step-down converter, D increases with increasing $\frac{V_{\text {our }}}{V_{\text {IN }}}$ ratio. If the required duty cycle is higher than the attainable maximum, then the

POWER MANAGEMENT

## Applications Information

output voltage will not be able to reach its set value in continuous-conduction mode.

Example: Determine the maximum operating frequency of a dual 3.3 V to 1.8 V and 3.3 V to 2.5 V switching regulator using the SC2440.

Assuming that $\mathrm{V}_{\mathrm{D}}=0.45 \mathrm{~V}, \mathrm{~V}_{\text {CESAT }}=0.25 \mathrm{~V}$ and $\mathrm{V}_{\mathbb{I N}}=2.97 \mathrm{~V}$ ( $10 \%$ low line), the duty ratios $D_{1}$ and $D_{2}$ of the 1.8 V and 2.5 V converters can be calculated using (2).

$$
\begin{aligned}
& \mathrm{D}_{1}=\frac{1.8+0.45}{2.97+0.45-0.25}=0.71 \\
& \mathrm{D}_{2}=\frac{2.5+0.45}{2.97+0.45-0.25}=0.93 .
\end{aligned}
$$

The maximum operating frequencies of the 1.8 V and the 2.5 V converters are therefore $\frac{1-\mathrm{D}_{1}}{120 \mathrm{~ns}}=2.4 \mathrm{MHz}$ and $\frac{1-D_{2}}{120 n s}=580 \mathrm{KHz}$ respectively.

Transient headroom requires that channel frequency be lower than 580 KHz .

## External Synchronization

The SYNC input buffer is positive-edge triggered and TTLcompatible ( $\mathrm{V}_{\mathrm{L}}<0.8 \mathrm{~V}$ and $\mathrm{V}_{\mathrm{H}}>2 \mathrm{~V}$ ). The free-running master oscillator generates a periodic sawtooth ramp between two threshold voltages. A faster external clock applied to the SYNC pin discharges the internal ramp before it reaches its upper threshold, thus locking the internal oscillator. As shown in Figure 2, the master oscillator is being synchronized not the individual phases (see Figure 2). The synchronizing frequency should be twice the desired channel frequency. Bench test shows that an external clock with frequency ranging fromslightly below twice to at least 3.5 times the channel freerunning frequency is capable of locking the master oscillator. To ensure frequency locking, the external clock frequency should be at least twice the highest freerunning channel frequency. The frequency of the synchronizing clock should not be higher than 1.6 times
the set frequency of master oscillator because the amplitudes of the internal sawtooth ramp and slope compensation ramp will both be significantly reduced.

Example: Choose the value of $\mathrm{R}_{\text {osc }}$ to externally synchronize the SC2440 to 2 MHz per channel.

The required synchronizing clock frequency $=2$ times the channel frequency $=4 \mathrm{MHz}$.

For a given $\mathrm{R}_{\text {osc }}$, the free-running channel frequency has a tolerance of $+15 \%$

Set the nominal free-running channel frequency to $\frac{2 \mathrm{MHz}}{1.15}=1.73 \mathrm{MHz}$ to ensure locking.

Looking up the graph "Channel Frequency vs. $\mathrm{R}_{\text {osc }}$ " in the Typical Characteristics, $\mathrm{R}_{\text {osc }}=9.31 \mathrm{~K} \Omega$ for a set frequency of 1.73 MHz .

With $\pm 15 \%$ tolerance, the set channel frequency can vary from $0.85 \cdot(1.73)=1.47 \mathrm{MHz}$ to $1.15 \cdot(1.73)=2 \mathrm{MHz}$. Therefore

$$
\frac{\text { Synchronizing Frequency }}{\text { LowestFree-running Frequency }}=\frac{2}{1.47}=1.36
$$

Inductor Selection
The inductor ripple current $\Delta I_{L}$ for a non-synchronous step-down converter in continuous-conduction mode is

$$
\begin{equation*}
\Delta I_{L}=\frac{\left(V_{\text {OUT }}+V_{D}\right)(1-D)}{f L}=\frac{\left(V_{\text {OUT }}+V_{D}\right)\left(V_{\text {IN }}-V_{\text {OUT }}-V_{\text {CESAT }}\right)}{\left(V_{\text {IN }}+V_{D}-V_{\text {CESAT }}\right) f L} \tag{3}
\end{equation*}
$$

where $f$ is the switching frequency and $L$ is the inductance.

In current-mode control, the slope of the modulating (sensed switch current) ramp should be steep enough to lessen jittery tendency but not so steep that large flux swing decreases efficiency. Inductor ripple current $\Delta I_{\llcorner }$between $25-40 \%$ of the peak inductor current limit is a good compromise. Inductors so chosen are optimized
in size and DCR. Setting $\Delta \mathrm{L}_{\mathrm{L}}=0.3(2)=0.6 \mathrm{~A}$, $V_{D}=0.45 \mathrm{~V}$ and $\mathrm{V}_{\text {GESAT }}=0.25 \mathrm{Vin}(3)$,

$$
\begin{equation*}
\mathrm{L}=\frac{\left(\mathrm{V}_{\text {out }}+0.45\right)\left(\mathrm{V}_{\text {In }}-\mathrm{V}_{\text {our }}-0.25\right)}{\left(\mathrm{V}_{\text {IN }}+0.2\right)(0.6) \mathrm{f}} \tag{4}
\end{equation*}
$$

where L is in $\mu \mathrm{H}$ and f is in MHz .

Equation (3) shows that for a given $V_{\text {our }}, \Delta I_{L}$ increases as $D$ decreases. If $\mathrm{V}_{\mathrm{IN}}$ varies over a wide range, then choose L based on the nominal input voltage. Always verify converter operation at the input voltage extremes.

The peak current limits of both SC2440 power transistors are internally set at 2.6A The peak current limits are duty-cycle invariant and are guaranteed higher than 2A. The maximum load current is therefore conservatively

$$
\begin{equation*}
\mathrm{I}_{\text {OUT(MAX) }}=\mathrm{I}_{\mathrm{LM}}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}=2 \mathrm{~A}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2} \tag{5}
\end{equation*}
$$

If $\Delta L_{L}=0.3 \cdot l_{L M}$, then

$$
\mathrm{I}_{\text {OUT(MAX) }}=\mathrm{I}_{\mathrm{LM}}-\frac{\Delta \mathrm{I}_{\mathrm{L}}}{2}=\mathrm{I}_{\mathrm{LM}}-\frac{0.3 \mathrm{I}_{\mathrm{LM}}}{2}=0.85 \cdot \mathrm{I}_{\mathrm{LM}} .
$$

The saturation current of the inductor should be 20-30\% higher than the peak current limit (2A). Low-cost powder iron cores are not suitable for high-frequency switching power supplies due to their high core losses. Inductors with ferrite cores should be used.

## Input Capacitor

A buck converter draws pulse current with peak-to-peak amplitude equal to its output current $\mathrm{I}_{\text {ouf }}$ from its input supply. An input capacitor placed between the supply and the buck converter filters the AC current and keeps the current drawn from the supply to a DC constant. The input capacitance $\mathrm{C}_{\mathrm{N}}$ should be high enough to filter the pulse input current. Its equivalent series resistance (ESR) should be low so that power dissipated in the capacitor does not result in significant temperature rise and degrade reliability. For a single channel buck converter, the RMS ripple current in the input capacitor is

$$
\begin{equation*}
I_{\text {RMS }}^{\text {(aN) }}=1=I_{\text {OUr }} \sqrt{D(1-D)} . \tag{6}
\end{equation*}
$$

Power dissipated in the input capacitor is $I_{\text {RMS }}^{2}{ }_{(a n)}$. (ESR). Equation (6) has a maximum value of $\frac{\mathrm{I}_{\mathrm{ou}}}{2}$ ( at $\mathrm{D}=\frac{1}{2}$ ), corresponding to the worst-case power dissipation $\frac{\mathrm{I}_{\text {Our }}^{2} \cdot E S R}{4}$ in $\mathrm{C}_{\mathrm{N}}$.

A dual-channel step-down converter with interleaved switching reduces the RMS ripple current in the input capacitor to a fraction of that of a single-phase buck converter. If both power transistors in the SC2440 were to switch on in phase, the current drawn by the SC2440 would consist of current pulses with amplitude equal to the sum of the channel output currents. If each channel were delivering $\mathrm{I}_{\text {our }}$ and operating at 50\%duty cycle, then the input current would switch from zero to $2 \mathrm{l}_{\mathrm{ar}}$. The RMS ripple current in the input capacitor would then be $\mathrm{I}_{\text {Our }}$. Power dissipated in $\mathrm{C}_{\mathbb{N}}$ would be $\mathrm{I}_{\mathrm{OU} \cdot}^{2}$ • ESR, 4 times that of a single-channel converter. The SC2440 produces the highest RMS ripple current in $\mathrm{C}_{\text {IN }}$ when only one channel is running and delivering the maximum output current ( $\approx 1.5-2 \mathrm{~A}$ ). The input capacitor therefore should have a RMS ripple current rating of at least 1A.

Multi-layer ceramic capacitors, which have very low ESR (a fewm $\Omega$ ) and can easily handle high RMS ripple current, are the ideal choice for input filtering. A single $4.7 \mu \mathrm{~F}$ or $10 \mu \mathrm{~F}$ X5R ceramic capacitor is adequate. For high voltage applications, a small ceramic ( $1 \mu \mathrm{~F}$ or $2.2 \mu \mathrm{~F}$ ) can be placed in parallel with a low ESR electrolytic capacitor to satisfy both the ESR and bulk capacitance requirements.

## Output Capacitor

The output ripple voltage $\Delta \mathrm{V}_{\text {out }}$ of a buck converter can be expressed as

$$
\begin{equation*}
\Delta V_{\text {OUT }}=\Delta \mathrm{L}\left(E S R+\frac{1}{8 \mathrm{fC}_{\text {OUT }}}\right) \tag{7}
\end{equation*}
$$

where $C_{\text {out }}$ is the output capacitance.
Inductor ripple current $\Delta I_{\llcorner }$increases as D decreases (Equation (3)). The output ripple voltage is therefore the highest when $V_{\text {in }}$ is at its maximum. The first term in (7)

POWER MANAGEMENT

## Applications Information

results from the ESR of the output capacitor while the second term is due to the charging and discharging of $C_{\text {ar }}$ by the inductor ripple current. Substituting $\Delta I_{L}=0.6 \mathrm{~A}$, $\mathrm{f}=1 \mathrm{MHz}$ and $\mathrm{C}_{o u}=10 \mu \mathrm{~F}$ ceramic with $\mathrm{ESR}=3 \mathrm{~m} \Omega$ in (7),

$$
\begin{aligned}
\Delta \mathrm{V}_{\text {OU }} & =0.6 \mathrm{~A} \cdot(3 \mathrm{~m} \Omega+12.5 \mathrm{~m} \Omega) \\
& =1.8 \mathrm{mV}+7.5 \mathrm{mV}=9.3 \mathrm{mV}
\end{aligned}
$$

Depending on operating frequency and the type of capacitor, ripple voltage resulting from charging and discharging of $\mathrm{C}_{\text {our }}$ may be higer than that due to ESR. A $10 \mu \mathrm{~F}$ or $22 \mu \mathrm{~F}$ X5R ceramic capacitor is found adequate for output filtering in most applications. Ripple current in the output capacitor is not a concem because the inductor current of a buck converter directly feeds $\mathrm{C}_{\text {arr }}$, resulting in very low ripple current. Avoid using ZSU and Y5V ceramic capacitors for output filtering because these types of capacitors have high temperature and high voltage coefficients.

## Freewheeling Diode

Use of Schottky barrier diodes as freewheeling rectifiers reduces diode reverse recovery input current spikes, easing high-side current sensing in the SC2440. These diodes should have a RMS current rating between 1A and 2 A and a reverse blocking voltage of at least 5 V higher than the input voltage. For switching regulators operating at low duty cycles (i.e. low output voltage to input voltage conversion ratios), it is beneficial to use freewheeling diodes with somewhat higher RMS current ratings (thus lower forward voltages). This is because the diode conduction interval is much longer than that of the transistor. Converter efficiency will be improved if the voltage drop across the diode is lower.

The freewheeling diodes should be placed close to the SW pins of the SC2440 to minimize ringing due to trace inductance. Surface-mount equivalents of 1N5817 and 1N5819, MBRM120LT3 (ON Semi), UPS120 and UPS140 (Micro-Semi) are all suitable.

## Bootstrapping the Power Transistors

To maximize efficiency, the turn-on voltage across the internal power NPN transistors should be minimized. If these transistors are to be driven into saturation, then their bases will have to be driven from a power supply
higher in voltage than $\mathrm{V}_{\mathbb{1}}$. The required driver supply voltage (at least 2.5 V higher than the SW voltage over the industrial temperature range) is generated with a bootstrap circuit (the diode $\mathrm{D}_{\text {BST }}$ and the capacitor $\mathrm{C}_{\text {BST }}$ in Figure 8). The bootstrapped output (the common node between $\mathrm{D}_{\text {BST }}$ and $\mathrm{C}_{\text {BTT }}$ ) is connected to the BOOST pin of the SC2440. The power transistor in the SC2440 is first switched on to build up current in the inductor. When the transistor is switched off, the inductor current pulls the SW node low, allowing $\mathrm{C}_{\text {BST }}$ to be charged through $D_{\text {BST }}$. When the power switch is again turned on, the SW voltage goes high. This brings the BOOST voltage to $V_{S W}+V_{C_{B S}}$, thus back-biasing $D_{B S T} C_{B S T}$ voltage increases with each subsequent switching cycle, as does the bootstrapped voltage at the BOOST pin. After a number of switching cycles, $\mathrm{C}_{\text {BST }}$ will be fully charged to a voltage approximately equal to that applied to the anode of $D_{\mathrm{BST}}$. Figure 7 shows the typical minimumBOOST to SW voltage required to fully saturate the power transistor. This differential voltage ( $=\mathrm{V}_{\mathrm{C}_{\text {BT }}}$ ) must be at least 1.8 V at roomtemperature. This is also specified in the "Electrical Characteristics" as "Minimum Bootstrap Voltage". The minimum required $V_{\text {CBST }}$ increases as temperature decreases. The bootstrap circuit reaches equilibrium when the base charge drawn from $\mathrm{C}_{\mathrm{BST}}$ during transistor on time is equal to the charge replenished during the off interval.


Figure 7. Typical Minimum Bootstrap Voltage Required to Maintain Saturation at $\mathrm{I}_{\mathrm{sw}}=2 \mathrm{~A}$

## Applications Information



Figure 8. Methods of Bootstrapping the SC2440.

The switch base current $=\frac{I_{S W}}{\hat{a}+1} \approx \frac{I_{S W}}{\hat{a}}$, where $I_{\text {SW }}$ and $\beta$ are the switch emitter current and current gain respectively, is drawn from the bootstrap capacitor $\mathrm{C}_{\mathrm{BST}}$. Charge $\frac{I_{S W} T_{O N}}{\hat{a}}$ is drawn from $C_{B S T}$ during the switch on time, resulting in a voltage droop of $\frac{I_{S W} T_{O N}}{\hat{a} C_{B S T}}$. If $I_{S W}=2 A$, $\mathrm{T}_{\mathrm{oN}}=1 \mu \mathrm{~s}, \beta=35$ and $\mathrm{C}_{\mathrm{BST}}=0.1 \mu \mathrm{~F}$, then the $\mathrm{V}_{\mathrm{C}_{\text {BST }}}$ droop will be 0.57 V . $C_{\text {BST }}$ is refreshed to $V_{A}-V_{D_{\text {BST }}}+V_{D_{\text {REC }}}$ every cycle, where $V_{A}$ is the applied $D_{\text {BST }}$ anode voltage. Switch base current discharges the bootstrap capacitor to $V_{A}-V_{D_{\text {BST }}}+V_{D_{\text {RECT }}}-\frac{I_{\text {SW }} T_{O N}}{\beta C_{\text {BST }}}$ at the end of conduction. The difference between this voltage and that at SW must be
higher than the minimum shown in Figure 7 to maximize efficiency. $D_{\text {BTT }}$ can be tied either to the input or to the output of the DC/ DC converter.

If $D_{\text {BST }}$ is tied to the input, then the charge drawn from the input power supply will be $\frac{\mathrm{I}_{\mathrm{sw}} \mathrm{T}_{\mathrm{oN}}}{\beta}$ (the base charge of the switch). The energy loss due to base charge per cycle is $\frac{I_{S W} V_{\mathbb{I N}} T_{O N}}{\beta}$ for a power loss of $\frac{\mathrm{Dl}_{\mathrm{SW}} \mathrm{V}_{\mathbb{I N}}}{\beta} \approx \frac{I_{\mathrm{SW}} V_{\text {OUT }}}{\beta}$. If $D_{B S T}$ is tied to the output, then the charge drawn from the output capacitor will still be $\frac{\mathrm{I}_{\mathrm{Sw}} T_{o N}}{\beta}$. The energy loss due to base charge per cycle is $\frac{\mathrm{I}_{\mathrm{sw}} \mathrm{V}_{\text {OUT }} T_{\text {ON }}}{\beta}$ for a power

POWER MANAGEMENT
Applications Information
loss of $\frac{\mathrm{Dl}_{\mathrm{sw}} \mathrm{V}_{\mathrm{out}}}{\beta}$.
Since $V_{\text {ouT }}<V_{\text {IN }}, D_{\text {BST }}$ should always be tied to $V_{\text {our }}$ (if $>2.5 \mathrm{~V}$ to maximize efficiency. Measurement of the 2channel regulator in Figure 1 shows that the efficiency penalties are about $1.3 \%\left(V_{\text {our }}=5 \mathrm{~V}\right)$ and $2.2 \%\left(V_{\text {our }}=\right.$ 3.3 V with input bootstrapping. In general efficiency penalty increases as $D$ decreases.

Figure 8 summarizes various ways of bootstrapping the SC2440. A fast switching PN diode (such as 1N4148 or $1 \mathrm{~N} 914)$ and a small ( $0.1 \mu \mathrm{~F}-0.47 \mu \mathrm{~F}$ ) ceramic capacitor can be used. In Figure 8(a) the power switch is bootstrapped from the output. This is the most efficient configuration and it also results in the least voltage stress at the BOOST pin. The maximum BOOST pin voltage is about $\mathrm{V}_{\text {IN }}+\mathrm{V}_{\text {our }}$. If the output is below 2.8 V , then $\mathrm{D}_{\text {BST }}$ will preferably be a small Schottky diode (such as BAT54) to maximize bootstrap voltage. A 0.33-0.47 $\mu \mathrm{F}$ bootstrap capacitor may be needed to reduce droop. Bench measurement shows that using Schottky bootstrapping diode has no noticeable efficiency benefit.

The SC2440 can also be bootstrapped from the input (Figure 8(b)). This configuration is not as efficient as Figure 8(a). However this may be only option if the output voltage is less than 2.5 V and there is no other supply with voltage higher than 2.5 V . Voltage stress at the

BOOST pin can be somewhat higher than $2 \mathrm{~V}_{\mathbb{N}}$. The BOOST pin voltage should not exceed its absolute maximum rating of 40 V .

Figures 8(c) and (d) show how to bootstrap the SC2440 from a second independent power supply $\mathrm{V}_{\mathrm{s}}$ with voltage $>2.5 \mathrm{~V}$. $\mathrm{D}_{\text {BST }}$ in Figure 8(d) prevents start up difficulty if $\mathrm{V}_{\text {IN }}$ comes up before $\mathrm{V}_{\mathrm{s}}$.

Since the inductor current charges $\mathrm{C}_{\mathrm{BST}}$, the bootstrap circuit requires some minimum load current to get going. Figures 9(a) and 9(b) show the dependence of the minimum input voltage required to properly bootstrap a 5 V and a 3.3 V converters on the load current. Once started the bootstrap circuit is able to sustain itself down to zero load.

Shutdown and Soft-Start
Each regulating channel of the SC2440 has its own softstart circuit. Pulling its soft-start pin below 0.8 V with an open-collector NPN or an open-drain NMOS transistor turns off the corresponding regulator. The other regulator continues to operate. With one channel turned off, the internal bias circuit is kept alive. In the "Typical Characteristics", the soft-start pin current is plotted against the soft-start voltage with $\mathrm{V}_{\mathrm{IN}}=5 \mathrm{~V}$. When one of


Figure 9. Minimum Input Voltage Required to Start and to Maintain Bootstrap. $\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)$.

SEMTECH

## POWER MANAGEMENT

## Applications Information

the soft-start pins is pulled low, $105 \mu \mathrm{~A}$ flows out of that pin. Pulling both soft-start pins below 0.2 V shuts off the internal bias circuit of the SC2440. The total $\mathrm{V}_{\text {IN }}$ current decreases to $38 \mu \mathrm{~A}$. In shutdown either SS pin sources only $2 \mu \mathrm{~A}$. A fast charging circuit (enabled by the internal bias circuit), which charges the soft-start capacitor below 1 V , causes the difference in the soft-start pin currents.

If either SS pin is released in shutdown, the internal current source pulls up on the SS pin. When this SS voltage reaches 0.3 V , the SC2440 turns on and the $\mathrm{V}_{\text {IN }}$ quiescent current increases to 3.3 mA . The current flowing out of the other SS pin (which is still pulled low) increases to $105 \mu \mathrm{~A}$. The fast charging circuit quicklypulls the released soft-start capacitor to IV (slightly below the switching threshold). The fast charging circuit is then
disabled. A $1.8 \mu \mathrm{~A}$ current source continues to charge the soft-start capacitor (Figure 3). The soft-start voltage ramp at the SS pin clamps the error amplifier output (Figure2). During regulator start-up, COMP voltage follows the SS voltage. The converter starts to switch when its COMP voltage exceeds 1.1V. The peak inductor current gradually increases until the converter output comes into regulation. Proper soft-start prevents output overshoot during start-up. Current drawn from the input supply is also well controlled. Notice that the inductor current, not the converter output voltage, is ramped during soft-start.

Both soft-start capacitors are charged to a final voltage of about 2.4 V .


Figure 10(a). Normal Soft-start.


Figure 10(b). Start-up Fails due to (i) Short Soft-start Duration or (ii) Output Overload or (iii) Output Short-circuited.

## Applications Information

## Overload / Short-Circuit Protection

Each current limit comparator in the SC2440 limits the peak inductor current to 2.6 A . The regulator output voltage will fall if the load is increased above the current limit. If overload is detected (the output voltage falls below $74 \%$ of the set voltage), then the regulator will be shut off. An internal $0.8 \mu \mathrm{~A}$ current sink starts to discharge the soft-start capacitor. As the soft-start capacitor is discharged below 1 V , the discharge current source turns off and the soft-start capacitor is recharged with a $1.8 \mu \mathrm{~A}$ current source. The regulator undergoes soft-start. During soft-start ( $1 \mathrm{~V}<\mathrm{V}_{\mathrm{sS}}<2 \mathrm{~V}$ ), the overload shutdown latch in Figure 3 cannot be set. When $V_{\text {ss }}$ exceeds 2 V , the set input of the overload latch is no longer blanked. If $\mathrm{V}_{\mathrm{FB}}$ is still below 0.74 V , then the regulator will undergo shutdown and restart. The softstart process should allow the output voltage to reach $74 \%$ of its final value before $\mathrm{C}_{5 S}$ is charged above 2 V . Figures 10(a) and 10(b) show the timing diagrams of successful and failed start-up waveforms respectively. The soft-start interval should also be made sufficiently long so that the output voltage rises monotonically and it does not overshoot its final voltage by more than $5 \%$

When starting into a shorted output, the SC2440 will repeatedly start and shut off ("hiccup"). $\mathrm{V}_{\text {SS }}$ and $\mathrm{V}_{\text {comp }}$ will appear as asymmetrical triangular waves [Figure 10(b)].

## Power Good Indicators

The PGOOD pins (Pins 11 and 14) are the open-collector outputs of the power good comparators. These slow comparators are incorporated with small amount of hysteresis. The FB low-to-high trip voltage of the power good comparators is $90 \%$ of the final regulation voltage. A pull-up resistor fromeach PGOOD pin to the input supply or the regulator output set the logic high level of the comparator.

The power good comparator output becomes valid provided that $\mathrm{V}_{\text {IN }}$ is above 0.9 V . In shutdown the power good output is actively pulled low. A power good pull-up resistor tied to the input will therefore increase current drain during shutdown. Tying the power good pull-up resistor to the regulator output is preferred, as this will


Figure 11. Sequencing the Outputs by (a) Delaying Release of one Channel Relative to the Other and (b) Using the PGOOD of one Channel to Control the Other.

## POWER MANAGEMENT

## Applications Information

is no voltage at the switching regulator output or current in the PGOOD pull-up resistor. If the PGOOD output high level $\left(=V_{\text {out }}\right)$ is unacceptably low, then power good pullup from the input or a separate power supply will be the only choice.

## Sequencing the Outputs

As mentioned above, pulling either soft-start pin low with an external transistor shuts off the corresponding regulator (Figure 11). Releasing the soft-start pin enables that channel and allows it to start. Delaying the release of the soft-start pin of one channel with respect to the other is a straightforward way of sequencing the outputs. Figure 11(a) shows this method using two external transistors $M_{1}$ and $M_{2} . M_{1}$ is turned off first, allowing channel 1 to start. Channel 2 is then enabled after time $\mathrm{T}_{\mathrm{D}}$.

The PGOOD output of one channel can also be used in conjunction with the soft-start pin of the other channel to delay start of that regulator. This method is depicted in Figure 11(b). SS2 is pulled low and channel 2 is kept off until channel 1 output rises to $90 \%$ of its set voltage. A drawback of this approach is that only PGOOD2 is available as a logic output.

## Loop Compensation

Figure 12 shows a simplified equivalent circuit of a stepdown converter. The power stage, which consists of the
current-mode PWM comparator, the power switch, the freewheeling diode and the inductor, feeds the output network. The power stage can be modeled as a voltagecontrolled current source, producing an output current proportional to its controlling input $\mathrm{V}_{\text {comp }}$. Its transconductance $\mathrm{G}_{\mathrm{MP}}$ is $5.7 \Omega^{-1}$. With the current loop closed, the control-to-output transfer function $\frac{\mathrm{V}_{\text {OUT }}}{\mathrm{v}_{\text {comp }}}$ has a dominant-pole $p_{2}$ located at a frequency slightly higher than that of the output filter pole.

$$
\begin{equation*}
\omega_{\mathrm{p} 2} \approx-\frac{\mathrm{nl}_{\mathrm{ouT}}}{V_{\mathrm{ouT}} C_{1}}=-\frac{n}{R_{\mathrm{ouT}} C_{1}} \tag{8}
\end{equation*}
$$

where $\mathrm{C}_{1}$ is the output capacitor, $\mathrm{R}_{\text {or }}$ is the equivalent load resistance and n (depending on duty ratio, slope compensation, frequency and passive components) is usually between 1 and 2 .

If $\mathrm{C}_{1}$ is ceramic, then its ESR zero can be neglected as it situates well beyond half the switching frequency. The low frequency gain of the control-to-output transfer function is simply the product of power stage transconductance and the equivalent load resistance (Figure 13).

The transfer functions of the feedback network and the error amplifier are:


Figure 12. Simplified Control Loop Equivalent Circuit

$$
\begin{equation*}
\frac{v_{\mathrm{FB}}}{v_{\mathrm{OUT}}}=\left(\frac{\mathrm{R}_{2}}{\mathrm{R}_{1}+\mathrm{R}_{2}}\right)\left[\frac{1+\mathrm{sC} \mathrm{~S}_{11} \mathrm{R}_{1}}{1+\mathrm{s}\left(\mathrm{R}_{1} \| \mathrm{R}_{2}\right) \mathrm{C}_{11}}\right] \tag{9}
\end{equation*}
$$

and

$$
\begin{equation*}
\frac{\mathrm{v}_{\mathrm{COMP}}}{\mathrm{~V}_{\mathrm{FB}}} \approx \frac{\mathrm{G}_{\mathrm{MA}} \mathrm{R}_{0}\left(1+\mathrm{sC}_{5} \mathrm{R}_{5}\right)}{\left(1+\mathrm{sC}_{5} \mathrm{R}_{\mathrm{O}}\right) \cdot\left(1+\mathrm{sC}_{6} \mathrm{R}_{5}\right)} \tag{10}
\end{equation*}
$$

provided that $C_{5} \gg C_{6}$ and $R_{0} \gg R_{5}$.
In Equation (10), $\mathrm{C}_{5}$ forms a low frequency pole $\mathrm{p}_{1}$ with the output resistance $\mathrm{R}_{0}$ of the error amplifier and $\mathrm{C}_{6}$
forms a high frequency pole $p_{3}$ with $R_{5}$. Using the component values shown in Figure 1 for the 12 V to 3.3 V regulator ( 1.3 MHz ),

$$
\begin{aligned}
\mathrm{R}_{\mathrm{O}} & =\frac{\text { AmplifierOpenLoop Gain }}{\text { Transconductance }}=\frac{53 \mathrm{~dB}}{280 \mu \Omega^{-1}}=1.6 \mathrm{M} \Omega \\
\omega_{\mathrm{p} 1} & =-\frac{1}{\mathrm{R}_{0} \mathrm{C}_{5}}=-\frac{1}{1.6 \mathrm{M} \Omega \bullet 470 \mathrm{pF}} \\
& =-1.3 \mathrm{Krads}^{-1}=-210 \mathrm{~Hz}
\end{aligned}
$$

$$
\omega_{p 3}=-\frac{1}{R_{5} C_{6}}=-\frac{1}{15.4 K \Omega \bullet 10 \mathrm{pF}}
$$

$$
=-6.5 \mathrm{Mrads}^{-1}=-1.0 \mathrm{MHz}
$$



Figure 13. Bode Plots of Control-to-Ouput, Output-to-Control and the Overall Loop Gain. Control-to-output transfer function is shown with two poles near half the switching frequency $\omega_{s}$.

## Applications Information

In addition $\mathrm{C}_{5}$ and $\mathrm{R}_{5}$ form a zero with angular frequency:

$$
\begin{aligned}
\omega_{\mathrm{Z1}} & =-\frac{1}{\mathrm{R}_{5} \mathrm{C}_{5}}=-\frac{1}{15.4 \mathrm{~K} \Omega \cdot 470 \mathrm{pF}} \\
& =-140 \mathrm{Krads}^{-1}=-22 \mathrm{KHz}
\end{aligned}
$$

The output-to-control transfer function $\frac{v_{\text {COMP }}}{v_{\text {OUT }}}=\frac{v_{\text {COMP }}}{v_{\text {FB }}} \cdot \frac{V_{\text {FB }}}{v_{\text {OUT }}}$ is also shown in Figure 13. Its midband gain (between $z_{1}$ and $p_{3}$ ) is $G_{M A} R_{5}\left(\frac{R_{2}}{R_{1}+R_{2}}\right)$. The overall loop gain $\mathrm{T}(\mathrm{s})$ is the product of the control-tooutput and the output-to-control transfer functions. To simplify $|T(j \omega)|$ Bode plot, the feedback network is assumed to be resistive. If the overall loop gain is to cross 0 dB at one tenth of the switching frequency ( $\omega_{\mathrm{C}}=\frac{\omega_{\mathrm{s}}}{10}=\frac{\pi \mathrm{f}}{5}$ ) at $-20 \mathrm{~dB} /$ decade, then its mid-band gain (between $z_{1}$ and $p_{2}$ ) will be

$$
\frac{\omega_{\mathrm{c}}}{\omega_{\mathrm{p} 2}}=\frac{\frac{\omega_{\mathrm{S}}}{10}}{\frac{\mathrm{n}}{\mathrm{C}_{1} \mathrm{R}_{\mathrm{our}}}}=\frac{\omega_{\mathrm{S}} \mathrm{C}_{1} \mathrm{R}_{\mathrm{our}}}{10 \mathrm{n}}
$$

This is also equal to $G_{M P} R_{\text {our }} G_{M A} R_{5}\left(\frac{R_{2}}{R_{1}+R_{2}}\right)$. Therefore

$$
G_{M P} R_{O U T} G_{M A} R_{5}\left(\frac{R_{2}}{R_{1}+R_{2}}\right)=\frac{\omega C_{1} R_{o u T}}{10 n} .
$$

Re-arranging,

$$
\begin{equation*}
R_{5}=\left(1+\frac{R_{1}}{R_{2}}\right) \frac{\omega_{5} C_{1}}{10 \mathrm{nG}_{\mathrm{MP}} G_{M A}} \tag{11}
\end{equation*}
$$

$\omega_{\mathrm{z1}}$ is shown to be less than $\omega_{\mathrm{p} 2}$ in Figure 13. Making $\omega_{\mathrm{z1}}=\omega_{\mathrm{p} 2}$ gives a first-order estimate of $\mathrm{C}_{5}$ :

$$
\begin{equation*}
\mathrm{C}_{5}=\frac{\mathrm{C}_{1} \mathrm{R}_{\mathrm{our}(\mathrm{MIN})}}{n R_{5}} \tag{12}
\end{equation*}
$$

Notice that $R_{5}$ determines the mid-band loop gain of the converter. Increasing $R_{5}$ increases the mid-band gain and
the crossover frequency. However it reduces the phase margin. An estimate of $R_{5}$ and $C_{5}$ can be obtained from (11) and (12) with $n=1$. The compensation is then checked by measuring the loop gain and the phase or by obsenving the inductor current and the output voltage during load transient. Choose the largest $R_{5}$ and the smallest $C_{5}$ to give at least $45^{\circ}$ of phase margin. The corresponding load transient should not show any ringing or excessive overshoot (see Figures 14(c), 14(d), 17(b) and 17(c)). C6 is a small ceramic capacitor ( $10-47 \mathrm{pF}$ ) to roll off the loop gain at high frequency. Feedforward capacitor $\mathrm{C}_{11}$ boosts phase margin over a limited frequency range and is sometimes used to improve loop response. $\mathrm{C}_{11}$ will be more effective if $R_{1} \gg R_{1} \| R_{2}$.

Example: Determine the compensation components for the 1.3 MHz 12 V to 5 V and 3.3 V converter in Figure 1.
For both channels, $\omega_{\mathrm{S}}=8.2 \mathrm{Mrads}^{-1}, \mathrm{I}_{\mathrm{Or}_{\text {max }}}=2 \mathrm{~A}$ and $\mathrm{C}_{1}=10 \mu \mathrm{~F} . \mathrm{n}$ is assumed to be $1 \mathrm{in}(11)$ and (12).

For the 3.3V output:

$$
\begin{aligned}
\mathrm{R}_{5} & =\left(1+\frac{23.3 \mathrm{~K}}{10 \mathrm{~K}}\right) \frac{8.2 \times 10^{6} \cdot 10^{-5}}{10 \cdot(1) \cdot(5.7) \cdot\left(2.8 \times 10^{-4}\right)} \\
& =16.9 \mathrm{~K} \Omega \\
\mathrm{C}_{5} & =\frac{10^{-5} \cdot 3.3 \mathrm{~V}}{(1) \cdot 16.9 \mathrm{~K} \cdot(2 \mathrm{~A})}=1 \mathrm{nF}
\end{aligned}
$$

For the 5 V channel:

$$
\begin{aligned}
\mathrm{R}_{7} & =\left(1+\frac{40.2 \mathrm{~K}}{10 \mathrm{~K}}\right) \frac{8.2 \times 10^{6} \cdot 10^{-5}}{10 \cdot(1) \cdot(5.7) \cdot\left(2.8 \times 10^{-4}\right)} \\
& =25.5 \mathrm{~K} \Omega \\
\mathrm{C}_{8} & =\frac{10^{-5} \cdot 5 \mathrm{~V}}{(1) \cdot 25.5 \mathrm{~K} \cdot(2 \mathrm{~A})}=1 \mathrm{nF}
\end{aligned}
$$

$\mathrm{C}_{6}$ and $\mathrm{C}_{9}$ (both 10 pF ) are then added to increase gain margin. Load transient responses of both channels are observed using these values. There is very little inductor current overshoot even with $\mathrm{C}_{5}$ and $\mathrm{C}_{8}$ reduced to 470 pF and 220pF respectively (Figure 14). The measured overall loop gain and phase plots of the converter are also shown.

## Applications Information

Board Layout Considerations
In a step-down switching regulator, the input bypass capacitor, the main power switch and the freewheeling diode carry switched currents with high $\frac{\mathrm{di}}{\mathrm{dt}}$ (Figure 15).

For jitter-free operation, the size of the loop formed by these components should be minimized. Since the power switches are already integrated within the SC2440, connecting the anodes of both freewheeling diodes close to the negative terminal of the input bypass capacitor minimizes size of the switched current loop. The input bypass capacitors should also be placed close to the
$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {our }}=3.3 \mathrm{~V}$ at 1.7 A
$\mathrm{C}_{5}=470 \mathrm{pF}, \mathrm{R}_{5}=15.4 \mathrm{~K} \Omega$ and $\mathrm{C}_{6}=10 \mathrm{pF}$

(a)


Upper Trace : OUT1 Voltage, AC Coupled, $0.5 \mathrm{~V} /$ div Lower Trace : $\mathrm{L}_{1}$ Inductor Current, 0.5 A div
(c)
$\mathrm{V}_{\text {IN }}=12 \mathrm{~V}, \mathrm{~V}_{\text {our }}=5 \mathrm{~V}$ at 1.7A,
$\mathrm{C}_{7}=220 \mathrm{pF}, \mathrm{R}_{8}=24.3 \mathrm{~K} \Omega$ and $\mathrm{C}_{9}=10 \mathrm{pF}$

(b)


40 $\mu \mathrm{s} / \mathrm{div}$
Upper Trace : OUT2 Voltage, AC Coupled, $0.5 \mathrm{~V} /$ div Lower Trace : $L_{2}$ Inductor Current, 0.5 A div
(d)

Figure 14. Overall Loop Gain and Phase versus Frequency for (a) Channel 1 and (b) Channel 2 of the Dual DC-DC Converter in Figure 1. (c) Channel 1 Load Transient Response, $\mathrm{I}_{\text {our }}$ is switched between 0.3 A and 1.7A. (d) Channel 2 Load Transient Response, $\mathrm{I}_{\text {our2 }}$ is switched between 0.45 A and 1.7A.


Figure 15. Fast Switching Current Paths in a Buck Regulator. Minimize the size of this loop to reduce parasitic trace inductance.
input pins. Shortening the traces of the SW and BOOST nodes reduces the parasitic trace inductance at these nodes. This not only reduces EMI but also decreases switching voltage spikes at these nodes.

Figures 16(a) and 16(b) shows how various external components are placed around the SC2440. The frequency-setting resistor is placed next to the ROSC pin on the backside. The resistor is grounded to the ground plane, which is then tied to anodes of the freewheeling diodes with vias. These precautions reduce switching noise pickup at the ROSC pin.

To ensure proper adhesion to the ground plane, avoid using vias directly under the device. In figure 15 two 12 mil vias are placed at the edge of the underside pad.


Figure 16. Suggested PCB Layout for the SC2440. Notice that there is no via directly under the device and that the only component on the backside is the frequency-setting resistor. All vias are 12 mil in diameter.

POWER MANAGEMENT
Typical Application Circuits




Upper Trace : OUT2 Voltage, AC Coupled, $0.2 \mathrm{~V} /$ div Lower Trace : $L_{2}$ Inductor Current, 0.5 A div
(c)

Figures 17(b) and 17(c). Load Transient Response. $\mathrm{I}_{\text {our }}$ is switched between 0.3 A and 1.75A

POWER MANAGEMENT
Typical Application Circuits


L1 \& L2: Sumida CR43
Figure 18(a). Producing an Output Lower than FB Voltage. 1.5MHz 5 V to 2.5 V and 0.8 V Step-down Converter $R_{3}$ is a pre-load to shunt the current from $R_{10}$ and $R_{11}$ before PGOOD1 releases SS2.


CH1 : OUT1 Voltage, $0.5 \mathrm{~V} /$ div
CH2 : OUT2 Voltage, 1V/div
CH3 : SS2 Voltage, 1V/div
CH4 : PGOOD2, 1V/div


Figure 18(b). $\mathrm{V}_{\mathrm{IN}}$ Start-up Transient $\left(\mathrm{I}_{\text {our }}=\mathrm{I}_{\mathrm{our2}}=1 \mathrm{~A}\right)$.

POWER MANAGEMENT

## Typical Application Circuits



Figure 19(a). 540 KHz 20 V to 5 V and 1.8 V Step-down Converter. Notice that Channel 2 is Bootstrapped from OUT1. This Bootstrapping Scheme Requires OUT1 to be Present at All Times (i.e. No Hiccup or Shutdown). Channel 2 will still Run if OUT1 is Absent. However its Power Disspation will be High.


CH1 : SW1 Voltage, 10V/div CH2 : SW2 Voltage, 10V/div

Figure 19(b). Switching Waveforms.


Upper Trace : $\mathrm{V}_{\text {,v, }}$ 10V/ div Middle Trace : $\mathrm{V}_{\text {ari }}, 2 \mathrm{~V} /$ div Lower Trace : $\mathrm{V}_{\text {our2 }}$, 1V/div

Figure 19(c). $\mathrm{V}_{\text {IN }}$ Start Up Transient. $\mathrm{I}_{\text {our }}=\mathrm{I}_{\text {ouT2 }}=1.5 \mathrm{~A}$.

POWER MANAGEMENT
Outline Drawing - TSSOP-16 w/ EDP


Land Pattem - TSSOP-16 w/EDP


## Contact Information

| Semtech Corporation |  |
| :--- | :---: | :---: |
| Power Management Products Division |  |
| 200 Flynn Road, Camarillo, CA 93012-8790 |  |
| Phone: (805)498-2111 | FAX (805)498-3804 |

