### Freescale Semiconductor

Data Sheet: Advance Information

Document Number: MC9RS08KA8

Rev. 1, 1/2008



### MC9RS08KA8



20-Pin W-SOIC Case 751D



16-Pin W-SOIC Case 751G



20-Pin PDIP Case 738C



Covers: MC9RS08KA8

Features:

• 8-Bit RS08 Central Processor Unit (CPU)

MC9RS08KA8 Series

- Up to 20 MHz CPU at 1.8 V to 5.5 V across temperature range of –40°C to 85°C
- Subset of HC08 instruction set with added BGND instruction
- · On-Chip Memory
  - 8 KB flash read/program/erase over full operating voltage and temperature; KA4 has 4 KB flash
  - 254 byte random-access memory (RAM); KA4 has 126 byte RAM
  - Security circuitry to prevent unauthorized access to RAM and flash contents
- · Power-Saving Modes
  - Wait and stop
  - Wakeup from power-saving modes using real-time interrupt (RTI), KBI, or ACMP
- Clock Source Options
  - Oscillator (XOSC) Loop-Control Pierce oscillator; crystal or ceramic resonator range of 31.25 kHz to 39.0625 kHz or 1 MHz to 5 MHz
  - Internal Clock Source (ICS) Internal clock source module containing a frequency-locked-loop (FLL) controlled by internal or external reference; precision trimming of internal reference allows 0.2% resolution and 2% deviation over temperature and voltage; supports bus frequencies up to 10 MHz
- System Protection
  - Watchdog computer operating properly (COP) reset with option to run from dedicated 1 kHz internal clock source or bus clock
  - Low-Voltage detection with reset or interrupt
  - Illegal opcode detection with reset
  - Illegal address detection with reset
  - Flash block protection
- Development Support

- Single-Wire background debug interface
- Breakpoint capability to allow single breakpoint setting during in-circuit debugging
- Peripherals
  - ADC 12-channel, 10-bit resolution; 2.5 μs conversion time; automatic compare function; operation in stop; fully functional from 2.7 V to 5.5 V (8-channels available on 16-pin package)
  - TPM One 2-channel; selectable input capture, output compare, or buffered edge- or center-aligned PWM on each channel
  - IIC Inter-Integrated circuit bus module capable of operation up to 100 kbps with maximum bus loading; capable of higher baudrates with reduced loading
  - MTIM1 and MTIM2 Two 8-bit modulo timers
  - KBI Keyboard interrupts with rising or falling edge detect; eight KBI ports in 16-pin and 20-pin packages
  - ACMP Analog comparator: full rail-to-rail supply operation; option to compare to fixed internal bandgap reference voltage; can operate in stop mode
- Input/Output
  - 14/18 GPIOs including one output only pin and one input only pin
  - Hysteresis and configurable pullup device on all input pins; configurable slew rate and drive strength on all output pins
- Package Options
  - 16-pin, 20-pin SOIC or PDIP

This document contains information on a product under development. Freescale reserves the right to change or discontinue this product without notice.

© Freescale Semiconductor, Inc., 2008. All rights reserved.

Freescale™
semiconductor

### **Table of Contents**

| 1 | MCU   | Block Diagram                              |   | 3.9.1 Control Timing                       | 19 |
|---|-------|--------------------------------------------|---|--------------------------------------------|----|
| 2 | Pin A | ssignments3                                |   | 3.9.2 TPM/MTIM Module Timing               | 20 |
| 3 | Elect | rical Characteristics                      |   | 3.10 Analog Comparator (ACMP) Electrical   | 20 |
|   | 3.1   | Introduction                               |   | 3.11 Internal Clock Source Characteristics | 21 |
|   | 3.2   | Parameter Classification                   |   | 3.12 ADC Characteristics                   | 21 |
|   | 3.3   | Absolute Maximum Ratings                   |   | 3.13 Flash Specifications                  | 23 |
|   | 3.4   | Thermal Characteristics                    |   | 3.14 EMC Performance                       | 26 |
|   | 3.5   | ESD Protection and Latch-Up Immunity       |   | 3.14.1 Radiated Emissions                  | 26 |
|   | 3.6   | DC Characteristics                         |   | 3.14.2 Conducted Transient Susceptibility  | 26 |
|   | 3.7   | Supply Current Characteristics             | 4 | Ordering Information                       | 28 |
|   | 3.8   | External Oscillator (XOSC) Characteristics | 5 | Mechanical Drawings                        | 28 |
|   | 3.9   | AC Characteristics                         |   |                                            |    |

# **Revision History**

To provide the most up-to-date information, the revision of our documents on the World Wide Web will be the most current. Your printed copy may be an earlier revision. To verify you have the latest information available, refer to:

http://freescale.com/

The following revision history table summarizes changes contained in this document.

| Revision | Date      | Description of Changes |
|----------|-----------|------------------------|
| 1        | 1/22/2008 | Initial public release |

### **Related Documentation**

Find the most current versions of all documents at: http://www.freescale.com

#### Reference Manual (MC9RS08KA8RM)

Contains extensive product information including modes of operation, memory, resets and interrupts, register definition, port pins, CPU, and all module information.

## 1 MCU Block Diagram

The block diagram, Figure 1, shows the structure of the MC9RS08KA8 MCU.



Figure 1. MC9RS08KA8 Series Block Diagram

# 2 Pin Assignments

This section shows the pin assignments in the packages available for the MC9RS08KA8 series.

Table 1. Pin Availability by Package Pin-Count

| Pin<br>Number |    | < Lowest <b>Priority</b> > Highest |                     |                     |       |                 |  |  |
|---------------|----|------------------------------------|---------------------|---------------------|-------|-----------------|--|--|
| 20            | 16 | Port Pin                           | Alt 1               | Alt 2               | Alt 3 | Alt 4           |  |  |
| 1             | 1  | PTA5                               |                     | TCLK                | RESET | V <sub>PP</sub> |  |  |
| 2             | 2  | PTA4                               | ACMPO               | BKGD                | MS    |                 |  |  |
| 3             | 3  |                                    |                     |                     |       | $V_{DD}$        |  |  |
| 4             | 4  |                                    |                     |                     |       | V <sub>SS</sub> |  |  |
| 5             | 5  | PTB7                               | SCL <sup>1</sup>    |                     |       | EXTAL           |  |  |
| 6             | 6  | PTB6                               | SDA <sup>1</sup>    |                     |       | XTAL            |  |  |
| 7             | 7  | PTB5                               | TPMCH1 <sup>2</sup> |                     |       |                 |  |  |
| 8             | 8  | PTB4                               | TPMCH0 <sup>2</sup> |                     |       |                 |  |  |
| 9             | _  | PTC3                               |                     |                     | ADP11 |                 |  |  |
| 10            | 1  | PTC2                               |                     |                     | ADP10 |                 |  |  |
| 11            | 1  | PTC1                               |                     |                     | ADP9  |                 |  |  |
| 12            | 1  | PTC0                               |                     |                     | ADP8  |                 |  |  |
| 13            | 9  | PTB3                               | KBIP7               |                     | ADP7  |                 |  |  |
| 14            | 10 | PTB2                               | KBIP6               |                     | ADP6  |                 |  |  |
| 15            | 11 | PTB1                               | KBIP5               |                     | ADP5  |                 |  |  |
| 16            | 12 | PTB0                               | KBIP4               |                     | ADP4  |                 |  |  |
| 17            | 13 | PTA3                               | KBIP3               | SCL <sup>1</sup>    | ADP3  |                 |  |  |
| 18            | 14 | PTA2                               | KBIP2               | SDA <sup>1</sup>    | ADP2  |                 |  |  |
| 19            | 15 | PTA1                               | KBIP1               | TPMCH1 <sup>2</sup> | ADP1  | ACMP-           |  |  |
| 20            | 16 | PTA0                               | KBIP0               | TPMCH0 <sup>2</sup> | ADP0  | ACMP+           |  |  |

<sup>1</sup> IIC pins can be remapped to PTA3 and PTA2

<sup>&</sup>lt;sup>2</sup> TPM pins can be remapped to PTA0 and PTA1



Figure 2. MC9RS08KA8 Series in 20-Pin PDIP/SOIC Package



Figure 3. MC9RS08KA8 Series in 16-Pin PDIP/SOIC Package

#### 3.1 Introduction

This chapter contains electrical and timing specifications for the MC9RS08KA8 series of microcontrollers available at the time of publication.

### 3.2 Parameter Classification

The electrical parameters shown in this supplement are guaranteed by various methods. To give the customer a better understanding the following classification is used and the parameters are tagged accordingly in the tables where appropriate:

**Table 2. Parameter Classifications** 

| Р | Those parameters are guaranteed during production testing on each individual device.                                                                                                                                   |
|---|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| С | Those parameters are achieved by the design characterization by measuring a statistically relevant sample size across process variations.                                                                              |
| Т | Those parameters are achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted. All values shown in the typical column are within this category. |
| D | Those parameters are derived mainly from simulations.                                                                                                                                                                  |

### **NOTE**

The classification is shown in the column labeled "C" in the parameter tables where appropriate.

### 3.3 Absolute Maximum Ratings

Absolute maximum ratings are stress ratings only, and functional operation at the maxima is not guaranteed. Stress beyond the limits specified in Table 3 may affect device reliability or cause permanent damage to the device. For functional operating conditions, refer to the remaining tables in this chapter.

This device contains circuitry protecting against damage due to high static voltage or electrical fields; however, it is advised that normal precautions be taken to avoid application of any voltages higher than maximum-rated voltages to this high-impedance circuit. Reliability of operation is enhanced if unused inputs are tied to an appropriate logic voltage level (for instance,  $V_{SS}$  or  $V_{DD}$ ) or the programmable pull-up resistor associated with the pin is enabled.

**Table 3. Absolute Maximum Ratings** 

| Rating                                                                                       | Symbol | Value             | Unit |
|----------------------------------------------------------------------------------------------|--------|-------------------|------|
| Supply voltage                                                                               | VDD    | -0.3 to 5.8       | V    |
| Maximum current into VDD                                                                     | IDD    | 120               | mA   |
| Digital input voltage                                                                        | VIn    | -0.3 to VDD + 0.3 | V    |
| Instantaneous maximum current Single pin limit (applies to all port pins) <sup>1, 2, 3</sup> | lD     | ±25               | mA   |
| Storage temperature range                                                                    | Tstg   | -55 to 150        | °C   |

Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive (V<sub>DD</sub>) and negative (V<sub>SS</sub>) clamp voltages, then use the larger of the two resistance values.

### 3.4 Thermal Characteristics

This section provides information about operating temperature range, power dissipation, and package thermal resistance. Power dissipation on I/O pins is usually small compared to the power dissipation in on-chip logic and voltage regulator circuits and it is user-determined rather than being controlled by the MCU design. In order to take  $P_{I/O}$  into account in power calculations, determine the difference between actual pin voltage and  $V_{SS}$  or  $V_{DD}$  and multiply by the pin current for each I/O pin. Except in cases of unusually high pin current (heavy loads), the difference between pin voltage and  $V_{SS}$  or  $V_{DD}$  will be very small.

**Table 4. Thermal Characteristics** 

| Rating                                 | Symbol            | Value                                         | Unit |
|----------------------------------------|-------------------|-----------------------------------------------|------|
| Operating temperature range (packaged) | T <sub>A</sub>    | T <sub>L</sub> to T <sub>H</sub><br>–40 to 85 | °C   |
| Maximum junction temperature           | T <sub>JMAX</sub> | 105                                           | °C   |
| Thermal resistance 16-pin PDIP         | $\theta_{JA}$     | 80                                            | °C/W |
| Thermal resistance 16-pin SOIC         | $\theta_{JA}$     | 112                                           | °C/W |
| Thermal resistance 20-pin PDIP         | $\theta_{JA}$     | 75                                            | °C/W |
| Thermal resistance 20-pin SOIC         | $\theta_{JA}$     | 96                                            | °C/W |

The average chip-junction temperature (TJ) in °C can be obtained from:

$$T_{J} = T_{A} + (P_{D} \times \theta_{JA})$$
 Eqn. 1

where:

 $T_A = Ambient temperature, °C$ 

<sup>&</sup>lt;sup>2</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> except the RESET/V<sub>PP</sub> pin which is internally clamped to Vss only.

Power supply must maintain regulation within operating V<sub>DD</sub> range during instantaneous and operating maximum current conditions. If positive injection current (V<sub>In</sub> > V<sub>DD</sub>) is greater than I<sub>DD</sub>, the injection current may flow out of V<sub>DD</sub> and could result in external power supply going out of regulation. Ensure external V<sub>DD</sub> load will shunt current greater than maximum injection current. This will be the greatest risk when the MCU is not consuming power. Examples are: if no system clock is present, or if the clock rate is very low which would reduce overall power consumption.

 $\theta_{\rm JA}$  = Package thermal resistance, junction-to-ambient, °C /W

$$P_{D} = P_{int} + P_{I/O}$$

 $P_{int} = I_{DD} \times V_{DD}$ , Watts chip internal power

 $P_{I/O}$  = Power dissipation on input and output pins user determined

For most applications,  $P_{I/O} \ll P_{int}$  and can be neglected. An approximate relationship between PD and TJ (if  $P_{I/O}$  is neglected) is:

$$P_D = K \div (T_A + 273^{\circ}C)$$
 Eqn. 2

Solving Equation 1 and Equation 2 for K gives:

$$K = P_D \times (T_A + 273^{\circ}C) + \theta_{JA} \times (PD)^2$$
 Eqn. 3

where K is a constant pertaining to the particular part. K can be determined from Equation 3 by measuring  $P_D$  (at equilibrium) for a known  $T_A$ . Using this value of K, the values of  $P_D$  and  $T_J$  can be obtained by solving equations 1 and 2 iteratively for any value of  $T_A$ .

### 3.5 ESD Protection and Latch-Up Immunity

Although damage from electrostatic discharge (ESD) is much less common on these devices than on early CMOS circuits, normal handling precautions must be used to avoid exposure to static discharge. Qualification tests are performed to ensure that these devices can withstand exposure to reasonable levels of static without suffering any permanent damage.

All ESD testing is in conformity with AEC-Q100 Stress Test Qualification for Automotive Grade Integrated Circuits. During the device qualification ESD stresses were performed for the human body model (HBM), the machine model (MM) and the charge device model (CDM).

A device is defined as a failure if after exposure to ESD pulses the device no longer meets the device specification. Complete DC parametric and functional testing is performed per the applicable device specification at room temperature followed by hot temperature, unless specified otherwise in the device specification.

| Model         | Description                 | Symbol | Value | Unit |
|---------------|-----------------------------|--------|-------|------|
|               | Series resistance           | R1     | 1500  | Ω    |
| Human<br>Body | Storage capacitance         | С      | 100   | pF   |
| ,             | Number of pulses per pin    | _      | 3     | _    |
|               | Series resistance           | R1     | 0     | Ω    |
| Machine       | Storage capacitance         | С      | 200   | pF   |
|               | Number of pulses per pin    | _      | 3     | _    |
| Latah un      | Minimum input voltage limit |        | -2.5  | V    |
| Latch-up      | Maximum input voltage limit | _      | 7.5   | V    |

Table 5. ESD and Latch-up Test Conditions

**Table 6. ESD and Latch-Up Protection Characteristics** 

| No. | Rating <sup>1</sup>                                                                     | Symbol           | Min               | Max | Unit |
|-----|-----------------------------------------------------------------------------------------|------------------|-------------------|-----|------|
| 1   | Human body model (HBM)                                                                  | V <sub>HBM</sub> | ±2000             | _   | V    |
| 2   | Machine model (MM)                                                                      | V <sub>MM</sub>  | ±200              | _   | V    |
| 3   | Charge device model (CDM)                                                               | V <sub>CDM</sub> | ±500              | _   | V    |
| 4   | Latch-up current at T <sub>A</sub> = 85°C (applies to all pins except pin 9 PTC3/ADP11) | I <sub>LAT</sub> | ±100 <sup>2</sup> | _   | mA   |
|     | Latch-up current at T <sub>A</sub> = 85°C (applies to pin 9 PTC3/ADP11)                 | I <sub>LAT</sub> | ±75 <sup>3</sup>  | _   | mA   |

Parameter is achieved by design characterization on a small sample size from typical devices under typical conditions unless otherwise noted.

### 3.6 DC Characteristics

This section includes information about power supply requirements, I/O pin characteristics, and power supply current in various operating modes.

Table 7. DC Characteristics (Temperature Range = -40 to 85°C Ambient)

| Parameter                                                                                                  | Symbol                        | Min                  | Typical      | Max                  | Unit |
|------------------------------------------------------------------------------------------------------------|-------------------------------|----------------------|--------------|----------------------|------|
| Supply voltage (run, wait and stop modes.) 0 < f <sub>Bus</sub> <10MHz                                     | V <sub>DD</sub>               | 1.8                  | _            | 5.5                  | V    |
| Minimum RAM retention supply voltage applied to V <sub>DD</sub>                                            | $V_{RAM}$                     | 0.81                 | _            | _                    | V    |
| Low-voltage Detection threshold (V <sub>DD</sub> falling) (V <sub>DD</sub> rising)                         | V <sub>LVD</sub>              | 1.80<br>1.88         | 1.86<br>1.94 | 1.95<br>2.03         | V    |
| Power on RESET (POR) voltage                                                                               | V <sub>POR</sub> <sup>1</sup> | 0.9                  | _            | 1.7                  | V    |
| Input high voltage (V <sub>DD</sub> > 2.3V) (all digital inputs)                                           | V <sub>IH</sub>               | $0.70 \times V_{DD}$ | _            | _                    | V    |
| Input high voltage (1.8 V $\leq$ V <sub>DD</sub> $\leq$ 2.3 V) (all digital inputs)                        | V <sub>IH</sub>               | $0.85 \times V_{DD}$ | _            | _                    | V    |
| Input low voltage (V <sub>DD</sub> > 2.3 V) (all digital inputs)                                           | V <sub>IL</sub>               | _                    | _            | $0.30 \times V_{DD}$ | V    |
| Input low voltage (1.8 V $\leq$ V <sub>DD</sub> $\leq$ 2.3 V) (all digital inputs)                         | V <sub>IL</sub>               | _                    | _            | $0.30 \times V_{DD}$ | V    |
| Input hysteresis (all digital inputs)                                                                      | V <sub>hys</sub> <sup>1</sup> | $0.06 \times V_{DD}$ | _            | _                    | V    |
| Input leakage current (per pin) V <sub>In</sub> = V <sub>DD</sub> or V <sub>SS</sub> , all input only pins | llinl                         | _                    | 0.025        | 1.0                  | μА   |
| High impedance (off-state) leakage current (per pin) $V_{In} = V_{DD}$ or $V_{SS}$ , all input/output      | llozl                         | _                    | 0.025        | 1.0                  | μА   |
| Internal pullup resistors <sup>2</sup> (all port pins)                                                     | R <sub>PU</sub>               | 20                   | 45           | 65                   | kΩ   |
| Internal pulldown resistors <sup>2</sup> (all port pins except PTA5)                                       | R <sub>PD</sub>               | 20                   | 45           | 65                   | kΩ   |
| PTA5 Internal pulldown resistor                                                                            | _                             | 45                   | _            | 95                   | kΩ   |

<sup>&</sup>lt;sup>2</sup> These pins meet JESD78A Class II (section 1.2) Level A (section 1.3) requirement of  $\pm 100$ mA.

 $<sup>^3</sup>$  This pin meets JESD78A Class II (section 1.2) Level B (section 1.3) characterization to  $\pm 75$ mA. This pin is only present on 20 pin package types.

# Table 7. DC Characteristics (Temperature Range = -40 to 85°C Ambient)

| Parameter                                                                                                                                                                                                                                                                           | Symbol            | Min                   | Typical     | Max         | Unit     |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|-----------------------|-------------|-------------|----------|
| Output high voltage — Low Drive (PTxDSn = 0) 5 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 1 mA 1.8 V, I <sub>Load</sub> = 0.5 mA                                                                                                                                          |                   | V <sub>DD</sub> – 0.8 | _<br>_<br>_ | _<br>_<br>_ | V        |
| Output high voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 5 mA 3 V, I <sub>Load</sub> = 3 mA 1.8 V, I <sub>Load</sub> = 2 mA                                                                                                                                           | V <sub>OH</sub>   | V <sub>DD</sub> – 0.8 | _<br>_<br>_ |             | v        |
| Maximum total IOH for all port pins                                                                                                                                                                                                                                                 | I <sub>OHT</sub>  | _                     | _           | 40          | mA       |
| Output low voltage — Low Drive (PTxDSn = 0) 5 V, I <sub>Load</sub> = 2 mA 3 V, I <sub>Load</sub> = 1 mA 1.8 V, I <sub>Load</sub> = 0.5 mA  Output low voltage — High Drive (PTxDSn = 1) 5 V, I <sub>Load</sub> = 5 mA 3 V, I <sub>Load</sub> = 3 mA 1.8 V, I <sub>Load</sub> = 2 mA | – V <sub>OL</sub> |                       |             | 0.8         | V        |
| Maximum total IoL for all port pins                                                                                                                                                                                                                                                 | I <sub>OLT</sub>  | _                     | _           | 40          | mA       |
| DC injection current <sup>3, 4, 5, 6</sup> V <sub>In</sub> < V <sub>SS</sub> , V <sub>In</sub> > V <sub>DD</sub> Single pin limit Total MCU limit, includes sum of all stressed pins                                                                                                |                   |                       |             | 0.2<br>0.8  | mA<br>mA |
| Input capacitance (all non-supply pins)                                                                                                                                                                                                                                             | C <sub>In</sub>   | _                     | _           | 7           | pF       |

<sup>&</sup>lt;sup>1</sup> This parameter is characterized and not tested on each device.

 $<sup>^2</sup>$  Measurement condition for pull resistors:  $\rm V_{ln}$  =  $\rm V_{SS}$  for pullup and  $\rm V_{ln}$  =  $\rm V_{DD}$  for pulldown.

<sup>&</sup>lt;sup>3</sup> All functional non-supply pins are internally clamped to V<sub>SS</sub> and V<sub>DD</sub> except the RESET/V<sub>PP</sub> which is internally clamped to V<sub>SS</sub> only.

<sup>&</sup>lt;sup>4</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>&</sup>lt;sup>5</sup> Input must be current limited to the value specified. To determine the value of the required current-limiting resistor, calculate resistance values for positive and negative clamp voltages, then use the larger of the two values.

<sup>&</sup>lt;sup>6</sup> This parameter is characterized and not tested on each device.



Figure 4. Typical  $I_{OH}$  vs.  $V_{DD}-V_{OH}$  $V_{DD} = 5.5 \text{ V (High Drive)}$ 



Figure 5. Typical  $I_{OH}$  vs.  $V_{DD}$ - $V_{OH}$   $V_{DD}$  = 5.5 V (Low Drive)



Figure 6. Typical  $I_{OH}$  vs.  $V_{DD}$ - $V_{OH}$   $V_{DD}$  = 3 V (High Drive)



Figure 7. Typical  $I_{OH}$  vs.  $V_{DD}-V_{OH}$  $V_{DD}$  = 3 V (Low Drive)



Figure 8. Typical  $I_{OH}$  vs.  $V_{DD}$ - $V_{OH}$   $V_{DD}$  = 1.8 V (High Drive)



Figure 9. Typical  $I_{OH}$  vs.  $V_{DD}$ - $V_{OH}$   $V_{DD}$  = 1.8 V (Low Drive)



Figure 10. Typical  $I_{OL}$  vs.  $V_{DD}$ – $V_{OL}$   $V_{DD}$  = 5.5 V (High Drive)



Figure 11. Typical  $I_{OL}$  vs.  $V_{DD}$ – $V_{OL}$   $V_{DD}$  = 5.5 V (Low Drive)



Figure 12. Typical  $I_{OL}$  vs.  $V_{DD}-V_{OL}$  $V_{DD}$  = 3 V (High Drive)



Figure 13. Typical  $I_{OL}$  vs.  $V_{DD}-V_{OL}$  $V_{DD}$  = 3 V (Low Drive)



Figure 14. Typical  $I_{OL}$  vs.  $V_{DD}$ – $V_{OL}$   $V_{DD}$  = 1.8 V (High Drive)



Figure 15. Typical  $I_{OL}$  vs.  $V_{DD}$ – $V_{OL}$  $V_{DD}$  = 1.8 V (Low Drive)

### 3.7 Supply Current Characteristics

**Table 8. Supply Current Characteristics** 

| Parameter                                                               | Symbol | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Temp. (°C) |
|-------------------------------------------------------------------------|--------|---------------------|----------------------|------------------|------------|
|                                                                         | RIDD10 | 5                   | 2.4 mA               | 5 mA             | 25<br>85   |
| Run supply current <sup>3</sup> measured at (f <sub>Bus</sub> = 10 MHz) |        | 3                   | 2.4 mA               | _                | 25<br>85   |
|                                                                         |        | 1.80                | 1.7 mA               | _                | 25<br>85   |

**Table 8. Supply Current Characteristics (continued)** 

| Parameter                                                                 | Symbol                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | V <sub>DD</sub> (V) | Typical <sup>1</sup> | Max <sup>2</sup> | Temp. (°C) |
|---------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|----------------------|------------------|------------|
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 0.42 mA              | 2 mA             | 25<br>85   |
| Run supply current <sup>3</sup> measured at (f <sub>Bus</sub> = 1.25 MHz) | FRIDD1       3       0.42 mA       —         1.80       0.3 mA       —         5       2.4 μA       5 μA 8 μA         SIDD       3       2 μA       —         1.80       1.5 μA       —         5       128 μA       150 μA 165 μA         3       121 μA       —         1.80       79 μA       —         5       21 μA       22 μA         3       18.5 μA       —         1.80       17.5 μA       —         5       2.4 μA       2 μA         3       1.9 μA       —         1.80       1.5 μA       —         5       2.1 μA       2 μA         3       1.6 μA       —         1.80       1.2 μA       —         5       70 μA       80 μA         3       65 μA       — | 25<br>85            |                      |                  |            |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 25<br>85            |                      |                  |            |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 2.4 μΑ               |                  | 25<br>85   |
| Stop mode supply current                                                  | SIDD                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 3                   | 2 μΑ                 | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 1.5 μΑ               | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 128 μΑ               |                  | 25<br>85   |
| ADC adder from stop <sup>4</sup>                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 121 μΑ               | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 79 μΑ                | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 21 μΑ                | 22 μΑ            | 25<br>85   |
| ACMP adder from stop (ACME = 1)                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 18.5 μΑ              | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 17.5 μΑ              | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 2.4 μΑ               | 2 μΑ             | 25<br>85   |
| RTI adder from stop with 1 kHz clock source enabled <sup>5</sup>          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 1.9 μΑ               | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 1.5 μΑ               | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 2.1 μΑ               | 2 μΑ             | 25<br>85   |
| RTI adder from stop with 1 MHz external clock source reference enabled    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 1.6 μΑ               | _                | 25<br>85   |
| Chabica                                                                   |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 1.2 μΑ               | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                   | 70 μΑ                | 80 μΑ            | 25<br>85   |
| LVI adder from stop<br>(LVDE=1 and LVDSE=1)                               |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                   | 65 μΑ                | _                | 25<br>85   |
|                                                                           |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1.80                | 60 μΑ                | _                | 25<br>85   |

Typicals are measured at 25°C.

Maximum value is measured at the nominal  $V_{DD}$  voltage times 10% tolerance. Values given here are preliminary estimates prior to completing characterization.

Not include any DC loads on port pins.
 Required asynchronous ADC clock and LVD to be enabled.

Most customers are expected to find that auto-wakeup from stop can be used instead of the higher current wait mode. Wait mode typical is 1.3 mA at 3 V and 1 mA at 2 V with f<sub>Bus</sub> = 1 MHz.



Figure 16. Typical Run  $I_{DD}$  vs.  $V_{DD}$  for FEI Mode

### 3.8 External Oscillator (XOSC) Characteristics

Table 9. Oscillator Electrical Specifications (Temperature Range = -40 to 125°C Ambient)

| Num | С | Rating                                                                                                                                                                                                                               | Symbol                                                                          | Min                                                     | Typical <sup>1</sup> | Max                   | Unit                     |
|-----|---|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------|---------------------------------------------------------|----------------------|-----------------------|--------------------------|
| 1   | С | Oscillator crystal or resonator (EREFS = 1, ERCLKEN = 1) Low range (RANGE = 0) High range (RANGE = 1) FEE or FBE mode <sup>2</sup> High range (RANGE = 1, HGO = 1) FBELP mode High range (RANGE = 1, HGO = 0) FBELP mode             | f <sub>lo</sub><br>f <sub>hi</sub><br>f <sub>hi-hgo</sub><br>f <sub>hi-lp</sub> | 32<br>1<br>1<br>1                                       | _<br>_<br>_          | 38.4<br>5<br>16<br>8  | kHz<br>MHz<br>MHz<br>MHz |
| 2   | D | Load capacitors                                                                                                                                                                                                                      | C <sub>1,</sub> C <sub>2</sub>                                                  | See crystal or resonator manufacturer's recommendation. |                      |                       | or                       |
| 3   | D | Feedback resistor Low range (32 kHz to 100 kHz) High range (1 MHz to 16 MHz)                                                                                                                                                         | R <sub>F</sub>                                                                  | _                                                       | 10<br>1              | _                     | МΩ                       |
| 4   | D | Series resistor  Low range, low gain (RANGE = 0, HGO = 0)  Low range, high gain (RANGE = 0, HGO = 1)  High range, low gain (RANGE = 1, HGO = 0)  High range, high gain (RANGE = 1, HGO = 1)  ≥ 8 MHz  4 MHz  1 MHz                   | R <sub>S</sub>                                                                  | _<br>_<br>_<br>_                                        | 0<br>100<br>0<br>0   | <br><br>0<br>10<br>20 | kΩ                       |
| 5   | С | Crystal start-up time <sup>3</sup> Low range, low gain (RANGE = 0, HGO = 0) Low range, high gain (RANGE = 0, HGO = 1) High range, low gain (RANGE = 1, HGO = 0) <sup>4</sup> High range, high gain (RANGE = 1, HGO = 1) <sup>4</sup> | t CSTL-LP t CSTL-HGO t CSTH-LP t CSTH-HGO                                       | _<br>_<br>_<br>_                                        | 200<br>400<br>5<br>— | _<br>_<br>_           | ms                       |
| 6   | D | Square wave input clock frequency (EREFS = 0, ERCLKEN = 1) FEE or FBE mode FBELP mode                                                                                                                                                | f <sub>extal</sub>                                                              | 0.03125<br>0                                            | _                    | 5<br>40               | MHz                      |

<sup>&</sup>lt;sup>1</sup> Typical data was characterized at 5.0 V, 25°C or is recommended value.



### 3.9 AC Characteristics

This section describes AC timing characteristics for each peripheral system.

<sup>&</sup>lt;sup>2</sup> The input clock source must be divided using RDIV to within the range of 31.25 kHz to 39.0625 kHz.

This parameter is characterized and not tested on each device. Proper PC board layout procedures must be followed to achieve specifications.

<sup>&</sup>lt;sup>4</sup> 4 MHz crystal.

### 3.9.1 Control Timing

**Table 10. Control Timing** 

| Num | С | Parameter                                                                                                                        | Symbol                                | Min                  | Typical  | Max    | Unit |
|-----|---|----------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|----------------------|----------|--------|------|
| 1   | D | Bus frequency (t <sub>cyc</sub> = 1/f <sub>Bus</sub> )                                                                           | f <sub>Bus</sub>                      | 0                    | _        | 10     | MHz  |
| 2   | D | Real time interrupt internal oscillator period                                                                                   | t <sub>RTI</sub>                      | 700                  | 1000     | 1300   | μS   |
| 3   | D | External RESET pulse width <sup>1</sup>                                                                                          | t <sub>extrst</sub>                   | 150                  | _        | _      | ns   |
| 4   | D | KBI pulse width <sup>2</sup>                                                                                                     | t <sub>KBIPW</sub>                    | 1.5 t <sub>cyc</sub> | _        | _      | ns   |
| 5   | D | KBI pulse width in stop <sup>1</sup>                                                                                             | t <sub>KBIPWS</sub>                   | 100                  | _        | _      | ns   |
| 6   | D | Port rise and fall time (load = 50 pF) <sup>3</sup> Slew rate control disabled (PTxSE = 0) Slew rate control enabled (PTxSE = 1) | t <sub>Rise</sub> , t <sub>Fall</sub> |                      | 11<br>35 | _<br>_ | ns   |

<sup>1</sup> This is the shortest pulse guaranteed to pass through the pin input filter circuitry. Shorter pulses may or may not be recognized.

 $<sup>^3</sup>$  Timing is shown with respect to 20%  $\rm V_{DD}$  and 80%  $\rm V_{DD}$  levels. Temperature range  $-40^{\circ}\rm C$  to 85°C.



Figure 17. Reset Timing



Figure 18. KBI Pulse Width

<sup>&</sup>lt;sup>2</sup> This is the minimum pulse width that is guaranteed to pass through the pin synchronization circuitry. Shorter pulses may or may not be recognized. In stop mode, the synchronizer is bypassed so shorter pulses can be recognized in that case.

### 3.9.2 TPM/MTIM Module Timing

Synchronizer circuits determine the shortest input pulses that can be recognized or the fastest clock that can be used as the optional external source to the timer counter. These synchronizers operate from the current bus rate clock.

| Table 1 | 1. TF | PM Inp | ut Tim | ing |
|---------|-------|--------|--------|-----|
|---------|-------|--------|--------|-----|

| Num | С | Rating                    | Symbol              | Min | Max                 | Unit             |
|-----|---|---------------------------|---------------------|-----|---------------------|------------------|
| 1   | D | External clock frequency  | f <sub>TPMext</sub> | DC  | f <sub>Bus</sub> /4 | MHz              |
| 2   | D | External clock period     | t <sub>TPMext</sub> | 4   | _                   | t <sub>cyc</sub> |
| 3   | D | External clock high time  | t <sub>clkh</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 4   | D | External clock low time   | t <sub>clkl</sub>   | 1.5 | _                   | t <sub>cyc</sub> |
| 5   | D | Input capture pulse width | t <sub>ICPW</sub>   | 1.5 | _                   | t <sub>cyc</sub> |



Figure 19. Timer External Clock



Figure 20. Timer Input Capture Pulse

### 3.10 Analog Comparator (ACMP) Electrical

**Table 12. Analog Comparator Electrical Specifications** 

| Num | С | Characteristic                              | Symbol             | Min                   | Typical | Max      | Unit |
|-----|---|---------------------------------------------|--------------------|-----------------------|---------|----------|------|
| 1   | D | Supply voltage                              | $V_{DD}$           | 1.80                  | _       | 5.5      | V    |
| 2   | Р | Supply current (active)                     | I <sub>DDAC</sub>  | _                     | 20      | 35       | μА   |
| 3   | D | Analog input voltage <sup>1</sup>           | V <sub>AIN</sub>   | V <sub>SS</sub> – 0.3 | _       | $V_{DD}$ | V    |
| 4   | Р | Analog input offset voltage <sup>1</sup>    | $V_{AIO}$          |                       | 20      | 40       | mV   |
| 5   | С | Analog Comparator hysteresis <sup>1</sup>   | $V_{H}$            | 3.0                   | 9.0     | 15.0     | mV   |
| 6   | С | Analog source impedance <sup>1</sup>        | R <sub>AS</sub>    | _                     | _       | 10       | kΩ   |
| 7   | Р | Analog input leakage current                | I <sub>ALKG</sub>  | _                     | _       | 1.0      | μΑ   |
| 8   | С | Analog Comparator initialization delay      | t <sub>AINIT</sub> | _                     | _       | 1.0      | μS   |
| 9   | Р | Analog Comparator bandgap reference voltage | $V_{BG}$           | 1.1                   | 1.208   | 1.3      | V    |

These data are characterized but not production tested.

### 3.11 Internal Clock Source Characteristics

**Table 13. Internal Clock Source Specifications** 

| Num | С | Characteristic                                                                       | Symbol                  | Min   | Typical <sup>1</sup> | Max     | Unit  |
|-----|---|--------------------------------------------------------------------------------------|-------------------------|-------|----------------------|---------|-------|
| 1   | С | Average internal reference frequency — untrimmed                                     | f <sub>int_ut</sub>     | 25    | 31.25                | 41.66   | kHz   |
| 2   | Р | Average internal reference frequency — trimmed                                       | f <sub>int_t</sub>      | 31.25 | 39.06                | 39.0625 | kHz   |
| 3   | С | DCO output frequency range — untrimmed                                               | f <sub>dco_ut</sub>     | 12.8  | 16                   | 21.33   | MHz   |
| 4   | Р | DCO output frequency range — trimmed                                                 | f <sub>dco_t</sub>      | 16    | 20                   | 20      | MHz   |
| 5   | С | Resolution of trimmed DCO output frequency at fixed voltage and temperature          | Δf <sub>dco_res_t</sub> | _     | _                    | 0.2     | %fdco |
| 6   | С | Total deviation of trimmed DCO output frequency over voltage and temperature         | $\Delta f_{dco\_t}$     | _     | _                    | 2       | %fdco |
| 7   | С | FLL acquisition time <sup>2,3</sup>                                                  | t <sub>acquire</sub>    | _     | _                    | 1       | ms    |
| 8   | С | Stop recovery time (FLL wakeup to previous acquired frequency) IREFSTEN=0 IREFSTEN=1 | t_wakeup                | _     | 100<br>86            | _       | μ\$   |

<sup>&</sup>lt;sup>1</sup> Data in typical column was characterized at 3.0 V and 5.0 V, 25°C or is typical recommended value.

### 3.12 ADC Characteristics

Table 14. 5 Volt 10-bit ADC Operating Conditions

| С | Characteristic                           | Conditions                                                          | Symb              | Min.            | Typical | Max.     | Unit   |
|---|------------------------------------------|---------------------------------------------------------------------|-------------------|-----------------|---------|----------|--------|
| D | Input voltage                            |                                                                     | V <sub>ADIN</sub> | V <sub>SS</sub> | _       | $V_{DD}$ | V      |
| С | Accuracy                                 | V <sub>DD</sub> = 2 V                                               |                   | 1               | 8 bit   | l        | _      |
| С | Input capacitance                        |                                                                     | C <sub>ADIN</sub> | 1               | 4.5     | 5.5      | pF     |
| С | Input resistance                         |                                                                     | R <sub>ADIN</sub> | 1               | 3       | 5        | kΩ     |
| С | Analog source resistance external to MCU | 10 bit mode<br>f <sub>ADCK</sub> > 4MHz<br>f <sub>ADCK</sub> < 4MHz | R <sub>AS</sub>   |                 |         | 5<br>10  | kΩ     |
|   |                                          | 8 bit mode (all valid f <sub>ADCK</sub> )                           |                   | _               | _       | 10       |        |
| D | ADC conversion clock                     | High Speed (ADLPC=0)                                                | f                 | 0.4             | _       | 8.0      | MHz    |
|   | frequency                                | Low Power (ADLPC=1)                                                 | f <sub>ADCK</sub> | 0.4             | _       | 8.0      | IVITIZ |

<sup>&</sup>lt;sup>2</sup> This parameter is characterized and not tested on each device.

<sup>&</sup>lt;sup>3</sup> This specification applies to any time the FLL reference source or reference divider is changed, trim value changed or changing from FLL disabled (FBILP) to FLL enabled (FEI, FBI).



Figure 21. ADC Input Impedance Equivalency Diagram

**Table 15. 10-bit ADC Characteristics** 

| Characteristic                                        | Conditions              | С | Symb               | Min | Typical <sup>1</sup> | Max | Unit    |
|-------------------------------------------------------|-------------------------|---|--------------------|-----|----------------------|-----|---------|
| Supply current ADLPC = 1 ADLSMP = 1 ADCO = 1          |                         | Т | I <sub>DDAD</sub>  | _   | 133                  | _   | μА      |
| Supply current<br>ADLPC = 1<br>ADLSMP = 0<br>ADCO = 1 |                         | Т | I <sub>DDAD</sub>  | _   | 218                  | _   | μА      |
| Supply current<br>ADLPC = 0<br>ADLSMP = 1<br>ADCO = 1 |                         | Т | I <sub>DDAD</sub>  | _   | 327                  | _   | μА      |
| Supply current<br>ADLPC = 0<br>ADLSMP = 0<br>ADCO = 1 |                         | С | I <sub>DDAD</sub>  | _   | 0.582                | 1   | mA      |
| Supply current                                        | Stop, reset, module off | Т | I <sub>DDAD</sub>  | _   | 0.011                | 1   | μА      |
| ADC asynchronous clock                                | High speed (ADLPC = 0)  |   | f <sub>ADACK</sub> |     | 3.3                  | _   | MHz     |
| source                                                | Low power (ADLPC = 1)   | Т |                    | _   | 2                    | _   | IVII IZ |

Table 15. 10-bit ADC Characteristics (continued)

| Characteristic                 | Conditions                                   | С        | Symb             | Min | Typical <sup>1</sup> | Max  | Unit               |  |  |
|--------------------------------|----------------------------------------------|----------|------------------|-----|----------------------|------|--------------------|--|--|
| Conversion time (including     | Short sample (ADLSMP=0)                      | Р        |                  | _   | 20                   | _    | ADCK               |  |  |
| sample time)                   | Long sample (ADLSMP=1)                       |          | t <sub>ADC</sub> | _   | 40                   | _    | cycles             |  |  |
| Comple time                    | Short sample (ADLSMP=0)                      | Р        |                  | _   | 3.5                  | _    | ADCK               |  |  |
| Sample time                    | Long sample (ADLSMP=1)                       |          | t <sub>ADS</sub> | _   | 23.5                 | _    | cycles             |  |  |
| Total upodinated array         | 10 bit mode                                  | _        | C ETUE           |     | ±1                   | ±2.5 | LSB <sup>2</sup>   |  |  |
| Total unadjusted error         | 8 bit mode                                   |          | E <sub>TUE</sub> | _   | ±0.5                 | ±1.0 | LSB-               |  |  |
|                                | 10 bit mode                                  | Р        | DNL              | _   | ±0.5                 | ±1.0 | LSB <sup>2</sup>   |  |  |
| Differential non-linearity     | 8 bit mode                                   | Т        | DINL             | _   | ±0.3                 | ±0.5 | LOD                |  |  |
|                                | Monotonicity and No-Missing-Codes guaranteed |          |                  |     |                      |      |                    |  |  |
| Integral non-linearity         | 10 bit mode                                  | С        | INL              | _   | ±0.5                 | ±1.0 | → LSB <sup>2</sup> |  |  |
| integral non-linearity         | 8 bit mode                                   |          | IINL             | _   | ±0.3                 | ±0.5 |                    |  |  |
| Zero-scale error               | 10 bit mode                                  | Р        | E                | _   | ±0.5                 | ±1.5 | LSB <sup>2</sup>   |  |  |
| Zero-scale error               | 8 bit mode                                   | Т        | E <sub>ZS</sub>  | _   | ±0.5                 | ±0.5 | LOD                |  |  |
| Full-Scale error               | 10 bit mode                                  | Р        | _                | _   | ±0.5                 | ±1.5 | LSB <sup>2</sup>   |  |  |
| VADIN = VDDA                   | 8 bit mode                                   | Т        | E <sub>FS</sub>  | _   | ±0.5                 | ±0.5 | LOD                |  |  |
| Quantization error             | 10 bit mode                                  | D        | E                | _   | _                    | ±0.5 | 1.052              |  |  |
| Quantization enoi              | 8 bit mode                                   | ] D   EQ | EQ               | _   | _                    | ±0.5 | - LSB <sup>2</sup> |  |  |
| Input leakage error            | 10 bit mode                                  | <u> </u> |                  | _   | ±0.2                 | ±2.5 | LSB <sup>2</sup>   |  |  |
| pad leakage <sup>3</sup> * RAS | 8 bit mode                                   | D        | E <sub>IL</sub>  | _   | ±0.1                 | ±1   | LOD                |  |  |

<sup>&</sup>lt;sup>1</sup> Typical values assume Temp = 25 °C, f<sub>ADCK</sub>=1.0 MHz unless otherwise stated. Typical values are for reference only and are not tested in production.

### 3.13 Flash Specifications

This section provides details about program/erase times and program-erase endurance for the flash memory. For detailed information about program/erase operations, see the reference manual.

**Table 16. Flash Characteristics** 

| Characteristic                   | Symbol                                          | Min  | Typical <sup>1</sup> | Max        | Unit                     |
|----------------------------------|-------------------------------------------------|------|----------------------|------------|--------------------------|
| Supply voltage for program/erase | $V_{DD}$                                        | 2.7  | _                    | 5.5        | V                        |
| Program/Erase voltage            | $V_{PP}$                                        | 11.8 | 12                   | 12.2       | V                        |
| VPP current Program Mass erase   | I <sub>VPP_prog</sub><br>I <sub>VPP_erase</sub> |      |                      | 200<br>100 | μ <b>Α</b><br>μ <b>Α</b> |

<sup>&</sup>lt;sup>2</sup> 1 LSB =  $(V_{REFH} - V_{REFL})/2^N$ 

<sup>&</sup>lt;sup>3</sup> Based on input pad leakage current. Refer to pad electrical.

**Table 16. Flash Characteristics (continued)** 

| Characteristic                                                  | Symbol                | Min  | Typical <sup>1</sup> | Max | Unit   |
|-----------------------------------------------------------------|-----------------------|------|----------------------|-----|--------|
| Supply voltage for read operation 0 < fBus < 10 MHz             | V <sub>Read</sub>     | 1.8  | _                    | 5.5 | V      |
| Byte program time                                               | t <sub>prog</sub>     | 20   | _                    | 40  | μS     |
| Mass erase time                                                 | t <sub>me</sub>       | 500  | _                    | _   | ms     |
| Cumulative program HV time <sup>2</sup>                         | t <sub>hv</sub>       | _    | _                    | 8   | ms     |
| Total cumulative HV time (total of tme & thy applied to device) | t <sub>hv_total</sub> | _    | _                    | 2   | hours  |
| HVEN to program setup time                                      | t <sub>pgs</sub>      | 10   | _                    | _   | μS     |
| PGM/MASS to HVEN setup time                                     | t <sub>nvs</sub>      | 5    | _                    | _   | μS     |
| HVEN hold time for PGM                                          | t <sub>nvh</sub>      | 5    | _                    | _   | μS     |
| HVEN hold time for MASS                                         | t <sub>nvh1</sub>     | 100  | _                    | _   | μS     |
| V <sub>PP</sub> to PGM/MASS setup time                          | t <sub>vps</sub>      | 20   | _                    | _   | ns     |
| HVEN to V <sub>PP</sub> hold time                               | t <sub>vph</sub>      | 20   | _                    | _   | ns     |
| V <sub>PP</sub> rise time <sup>3</sup>                          | t <sub>vrs</sub>      | 200  | _                    | _   | ns     |
| Recovery time                                                   | t <sub>rcv</sub>      | 1    | _                    | _   | μS     |
| Program/erase endurance TL to TH = -40°C to 85°C                |                       | 1000 | _                    |     | cycles |
| Data retention                                                  | t <sub>D_ret</sub>    | 15   | _                    | _   | years  |

<sup>&</sup>lt;sup>1</sup> Typicals are measured at 25°C.

<sup>&</sup>lt;sup>3</sup> Fast V<sub>PP</sub> rise time may potentially trigger the ESD protection structure, which may result in over current flowing into the pad and cause permanent damage to the pad. External filtering for the V<sub>PP</sub> power source is recommended. An example V<sub>PP</sub> filter is shown in Figure 22.



Figure 22. Example V<sub>PP</sub> Filtering

thv is the cumulative high voltage programming time to the same row before next erase. Same address can not be programmed more than twice before next erase.



<sup>&</sup>lt;sup>1</sup> Next Data applies if programming multiple bytes in a single row, refer to MC9RS08KA8 Series Reference Manua

 $^2$   $V_{DD}$  must be at a valid operating voltage before voltage is applied or removed from the  $V_{PP}$  pin.

Figure 23. Flash Program Timing



 $<sup>^{1}</sup>$   $V_{DD}$  must be at a valid operating voltage before voltage is applied or removed from the  $V_{PP}$  pin.

Figure 24. Flash Mass Erase Timing

### 3.14 EMC Performance

Electromagnetic compatibility (EMC) performance is highly dependant on the environment in which the MCU resides. Board design and layout, circuit topology choices, location and characteristics of external components as well as MCU software operation all play a significant role in EMC performance. The system designer should consult Freescale applications notes such as AN2321, AN1050, AN1263, AN2764, and AN1259 for advice and guidance specifically targeted at optimizing EMC performance.

#### 3.14.1 Radiated Emissions

Microcontroller radiated RF emissions are measured from 150 kHz to 1 GHz using the TEM/GTEM Cell method in accordance with the IEC 61967-2 and SAE J1752/3 standards. The measurement is performed with the microcontroller installed on a custom EMC evaluation board while running specialized EMC test software. The radiated emissions from the microcontroller are measured in a TEM cell in two package orientations (North and East).

The maximum radiated RF emissions of the tested configuration in all orientations are less than or equal to the reported emissions levels.

| Parameter           | Symbol              | Conditions                                                            | Frequency      | f <sub>OSC</sub> /f <sub>BUS</sub> | Level <sup>1</sup><br>(Max) | Unit   |
|---------------------|---------------------|-----------------------------------------------------------------------|----------------|------------------------------------|-----------------------------|--------|
|                     |                     | V <sub>DD</sub> = TBD<br>T <sub>A</sub> = 25°C<br>package type<br>TBD | 0.15 – 50 MHz  |                                    | TBD                         | - dBμV |
|                     | V <sub>RE_TEM</sub> |                                                                       | 50 – 150 MHz   | TBD crystal<br>TBD bus             | TBD                         |        |
| Radiated emissions, |                     |                                                                       | 150 – 500 MHz  |                                    | TBD                         |        |
| electric field      |                     |                                                                       | 500 – 1000 MHz |                                    | TBD                         |        |
|                     |                     |                                                                       | IEC Level      |                                    | TBD                         | _      |
|                     |                     |                                                                       | SAE Level      |                                    | TBD                         | _      |

Table 17. Radiated Emissions, Electric Field

### 3.14.2 Conducted Transient Susceptibility

Microcontroller transient conducted susceptibility is measured in accordance with an internal Freescale test method. The measurement is performed with the microcontroller installed on a custom EMC evaluation board and running specialized EMC test software designed in compliance with the test method. The conducted susceptibility is determined by injecting the transient susceptibility signal on each pin of the microcontroller. The transient waveform and injection methodology is based on IEC 61000-4-4 (EFT/B). The transient voltage required to cause performance degradation on any pin in the tested configuration is greater than or equal to the reported levels unless otherwise indicated by footnotes below Table 18.

Data based on qualification test results.

Table 18. Conducted Susceptibility, EFT/B

| Parameter                            | Symbol              | Conditions                            | f <sub>OSC</sub> /f <sub>BUS</sub> | Result | Amplitude <sup>1</sup><br>(Min) | Unit |  |
|--------------------------------------|---------------------|---------------------------------------|------------------------------------|--------|---------------------------------|------|--|
|                                      |                     |                                       |                                    | Α      | TBD                             |      |  |
| Conducted susceptibility, electrical | V <sub>CS_EFT</sub> | $V_{DD} = TBD$<br>$T_A = 25^{\circ}C$ | TBD crystal                        | В      | TBD                             | kV   |  |
| fast transient/burst (EFT/B)         | VCS_EFI             | package type<br>TBD                   | TBD bus                            | С      | TBD                             | K V  |  |
|                                      |                     |                                       |                                    | D      | TBD                             |      |  |

<sup>1</sup> Data based on qualification test results. Not tested in production.

The susceptibility performance classification is described in Table 19.

**Table 19. Susceptibility Performance Classification** 

| Result | Performance Criteria    |                                                                                                                                                                                   |  |  |  |  |  |  |  |
|--------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|--|
| Α      | No failure              | The MCU performs as designed during and after exposure.                                                                                                                           |  |  |  |  |  |  |  |
| В      | Self-recovering failure | The MCU does not perform as designed during exposure. The MCU returns automatically to normal operation after exposure is removed.                                                |  |  |  |  |  |  |  |
| С      | Soft failure            | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the RESET pin is asserted.                        |  |  |  |  |  |  |  |
| D      | Hard failure            | The MCU does not perform as designed during exposure. The MCU does not return to normal operation until exposure is removed and the power to the MCU is cycled.                   |  |  |  |  |  |  |  |
| E      | Damage                  | The MCU does not perform as designed during and after exposure. The MCU cannot be returned to proper operation due to physical damage or other permanent performance degradation. |  |  |  |  |  |  |  |

# 4 Ordering Information

This section contains ordering numbers for MC9RS08KA8 series devices. See below for an example of the device numbering system.

**Table 20. Device Numbering System** 

| Device Number | Men                  | nory                   | Package   |            |              |  |
|---------------|----------------------|------------------------|-----------|------------|--------------|--|
| Device Number | Flash                | Flash RAM              |           | Designator | Document No. |  |
|               | 8K bytes<br>4K bytes |                        | 16 PDIP   | PG         | 98ASB42431B  |  |
| MC9RS08KA8    |                      | 254 bytes<br>126 bytes | 16 W-SOIC | WG         | 98ASB42567B  |  |
| MC9RS08KA4    |                      |                        | 20 PDIP   | PJ         | 98ASB42899B  |  |
|               |                      |                        | 20 W-SOIC | WJ         | 98ASB42343B  |  |



# 5 Mechanical Drawings

This following pages contain mechanical specifications for MC9RS08KA8 Series package options.

- 16-pin PDIP (plastic dual in-line pin)
- 16-pin W-SOIC (wide body small outline integrated circuit)
- 20-pin PDIP (plastic dual in-line pin)
- 20-pin W-SOIC (wide body small outline integrated circuit)





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |              | PRINT VERSION NO | IT TO SCALE |
|------------------------------------------------------|--------------------|--------------|------------------|-------------|
| TITLE:                                               |                    | DOCUMENT NO  | ]: 98ASB42431B   | REV: T      |
| 16 LD PDIP                                           |                    | CASE NUMBER  | 2: 648-08        | 19 MAY 2005 |
| 10 25 1 511                                          |                    | STANDARD: NE |                  |             |

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 1994.
- 2. CONTROLLING DIMENSION: INCH.
- A DIMENSION TO CENTER OF LEADS WHEN FORMED PARALLEL.
- A. DIMENSIONS DOES NOT INCLUDE MOLD FLASH.
- 5. ROUNDED CORNERS OPTIONAL.
- 6. 648-01 THRU -08 OBSOLETE, NEW STANDARD 648-09.

|      | MILLIM | IETERS        | 11    | NCHES     |       | MILL     | IMETERS   |            | INCHES      |
|------|--------|---------------|-------|-----------|-------|----------|-----------|------------|-------------|
| DIM  | MIN    | MAX           | MIN   | MAX       | DIM   | MIN      | MAX       | MIN        | MAX         |
| А    | 18.80  | 19.55         | 0.740 | 0.770     |       |          |           |            |             |
| В    | 6.35   | 6.85          | 0.250 | 0.270     |       |          |           |            |             |
| С    | 3.69   | 4.44          | 0.145 | 0.175     |       |          |           |            |             |
| D    | 0.39   | 0.53          | 0.015 | 0.021     |       |          |           |            |             |
| F    | 1.02   | 1.77          | 0.040 | 0.070     |       |          |           |            |             |
| G    | 2.54   | BSC           | 0.1   | 00 BSC    |       |          |           |            |             |
| Н    | 1.27   | BSC           | 0.0   | 50 BSC    |       |          |           |            |             |
| J    | 0.21   | 0.38          | 0.008 | 0.015     |       |          |           |            |             |
| K    | 2.80   | 3.30          | 0.110 | 0.130     |       |          |           |            |             |
| L    | 7.50   | 7.74          | 0.295 | 0.305     |       |          |           |            |             |
| М    | 0.     | 10°           | 0.    | 10°       |       |          |           |            |             |
| S    | 0.51   | 1.01          | 0.020 | 0.040     |       |          |           |            |             |
| © F  |        | ICONDUCTOR, S | INC.  | MECHANICA | L OUT | LINE     | PRINT '   | VERSION NO | OT TO SCALE |
| TITL | E:     |               |       |           | Docu  | MENT NO  | : 98ASB42 | 2431B      | REV: T      |
|      |        | 16 LD F       | PDIP  |           | CASE  | NUMBER   | 2: 648-08 |            | 19 MAY 2005 |
|      |        |               |       |           | STAN  | DARD: NC | N-JEDEC   |            |             |

STYLE 1: STYLE 2: PIN 1. CATHODE PIN 1. COMMON DRAIN 2. COMMON DRAIN 2. CATHODE 3. CATHODE 3. COMMON DRAIN 4. CATHODE 4. COMMON DRAIN 5. CATHODE 5. COMMON DRAIN 6. CATHODE 6. COMMON DRAIN 7. CATHODE 7. COMMON DRAIN 8. CATHODE 8. COMMON DRAIN 9. ANODE 9. GATE 10. ANODE 10. SOURCE 11. ANODE 11. GATE 12. ANODE 12. SOURCE 13. ANODE 13. GATE 14. SOURCE 14. ANODE 15. ANODE 15. GATE 16. ANODE 16. SOURCE

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                               | PRINT VERSION NO | OT TO SCALE |  |
|------------------------------------------------------|--------------------|-------------------------------|------------------|-------------|--|
| TITLE:                                               |                    | DOCUMENT NO                   | ): 98ASB42431B   | REV: T      |  |
| 16 LD PDIP                                           |                    | CASE NUMBER: 648-08 19 MAY 20 |                  |             |  |
|                                                      |                    | STANDARD: NON-JEDEC           |                  |             |  |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE    | PRINT VERSION NO | OT TO SCALE |
|------------------------------------------------------|-----------|--------------|------------------|-------------|
| TITLE:                                               | 07 DITOLL | DOCUMENT NO  | ): 98ASB42567B   | REV: F      |
| 16LD SOIC W/B, 1.<br>CASE-OUTLI                      |           | CASE NUMBER  | R: 751G-04       | 02 JUN 2005 |
| CNSE OOTET                                           |           | STANDARD: JE | DEC MS-013AA     |             |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER—LEAD FLASH OR PROTRUSIONS. INTER—LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA    | L OUTLINE    | PRINT VERSION NO | DT TO SCALE |
|------------------------------------------------------|--------------|--------------|------------------|-------------|
| TITLE:                                               | 7 017011     | DOCUMENT NO  | ): 98ASB42567B   | REV: F      |
| 16LD SOIC W/B, 1.2<br>CASE OUTLINE                   | •            | CASE NUMBER  | R: 751G-04       | 02 JUN 2005 |
| CASE OUTETIN                                         | <del>_</del> | STANDARD: JE | IDEC MS-013AA    |             |





| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTL | INE PRINT VERSION N | IOT TO SCALE |
|------------------------------------------------------|-----------------|---------------------|--------------|
| TITLE:                                               | ⊅□С∪М           | ENT NO: 98ASB42899B | REV: B       |
| 20LD .300 PDIF                                       | CASE            | NUMBER: 738C-01     | 24 MAY 2005  |
| 2000 .300 1 011                                      |                 | ARD: NON-JEDEC      |              |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE | PRINT VERSION NO | TO SCALE    |
|------------------------------------------------------|--------------------|------------------|-------------|
| TITLE:                                               | DOCUMENT NO        | ]: 98ASB42899B   | REV: B      |
| 20LD .300 PDIF                                       | CASE NUMBER        | R: 738C-01       | 24 MAY 2005 |
| 2010 .300 1 011                                      | STANDARD: NE       | IN-JEDEC         |             |

- 1. DIMENSIONING AND TOLERANCING PER ASME Y14.5M 1994.
- 2. CONTROLLING DIMENSION: INCH.
- 3. DIMENSION L TO CENTER OF LEAD WHEN FORMED PARALLEL.
- 4. DIMENSION B DOES NOT INCLUDE MOLD FLASH.

| DIM  | MILLIM<br>MIN      | ETERS<br>MAX             | DIM | II<br>MIN | NCHES<br>MAX | DIM         | MILLIMETERS MIN MAX |         | DIM   | М      | INCH<br>IIN | ES MAX  |
|------|--------------------|--------------------------|-----|-----------|--------------|-------------|---------------------|---------|-------|--------|-------------|---------|
| A    | 24.39              | 24.99                    |     | 0.960     | 0.984        |             |                     |         |       |        |             |         |
| B    | 6.96               | 7.49                     |     | 0.274     | 0.295        |             |                     |         |       |        |             |         |
|      |                    |                          |     |           |              |             |                     |         |       |        |             |         |
| С    | 3.56               | 5.08                     |     | 0.140     | 0.200        |             |                     |         |       |        |             |         |
| D    | 0.38               | 0.56                     |     | 0.015     | 0.022        |             |                     |         |       |        |             |         |
| E    | 1.27               | 3SC                      |     | 0.05      | 0 BSC        |             |                     |         |       |        |             |         |
| F    | 1.14               | 1.52                     |     | 0.045     | 0.060        |             |                     |         |       |        |             |         |
| G    | 2.54               | BSC                      |     | 0.10      | 00 BSC       |             |                     |         |       |        |             |         |
| J    | 0.20               | 0.38                     |     | 0.008     | 0.015        |             |                     |         |       |        |             |         |
| K    | 2.79               | 3.76                     |     | 0.110     | 0.148        |             |                     |         |       |        |             |         |
| L    | 7.62 B             | SC                       |     | 0.30      | 0 BSC        |             |                     |         |       |        |             |         |
| М    | 0.                 | 15'                      |     | 0.        | 15°          |             |                     |         |       |        |             |         |
| N    | 0.50               | 1.01                     |     | 0.020     | 0.040        |             |                     |         |       |        |             |         |
| R    | •••••              | 1.29                     |     | ••••      | 0.051        |             |                     |         |       |        |             |         |
|      |                    |                          |     |           |              |             |                     |         |       |        |             |         |
| 0    | FREESCALE<br>ALL R | SEMICONDUC<br>IGHTS RESE |     | NC.       | MECHANI      | CAL         | OUTLINE             | PRINT \ | VERS: | ION NE | JT TO       | SCALE   |
| TITL | TITLE:             |                          |     |           | I            | DOCUMENT NO | - 98ASB42           | 2899I   | 3     | REV:   | В           |         |
|      |                    | 001.0                    | 70  | O DD11    | <u> </u>     |             | CASE NUMBER         | 738C-01 |       |        | 24 M        | AY 2005 |
|      | 20LD .300 PDIP     |                          |     | 5         | STANDARD: NE | IN-JEDEC    |                     |         | ı     |        |             |         |



| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICA | L OUTLINE                       | PRINT VERSION NO | OT TO SCALE |  |
|------------------------------------------------------|-----------|---------------------------------|------------------|-------------|--|
| TITLE:                                               | 07 017011 | DOCUMENT NO                     | ): 98ASB42343B   | REV: J      |  |
| 20LD SOIC W/B, 1.<br>CASE-OUTLI                      |           | CASE NUMBER: 751D-07 23 MAR 200 |                  |             |  |
| CASL-OOTE1                                           | INL       | STANDARD: JE                    | IDEC MS-013AC    |             |  |

- 1. DIMENSIONS ARE IN MILLIMETERS.
- 2. DIMENSIONING AND TOLERANCING PER ASME Y14.5M-1994.
- 3. DATUMS A AND B TO BE DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE MOLD FLASH, PROTRUSION OR GATE BURRS. MOLD FLASH, PROTRUSION OR GATE BURRS SHALL NOT EXCEED 0.15 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE INTER-LEAD FLASH OR PROTRUSIONS. INTER-LEAD FLASH AND PROTRUSIONS SHALL NOT EXCEED 0.25 MM PER SIDE. THIS DIMENSION IS DETERMINED AT THE PLANE WHERE THE BOTTOM OF THE LEADS EXIT THE PLASTIC BODY.
- THIS DIMENSION DOES NOT INCLUDE DAMBAR PROTRUSION. ALLOWABLE DAMBAR PROTRUSION SHALL NOT CAUSE THE LEAD WIDTH TO EXCEED 0.62 mm.

| © FREESCALE SEMICONDUCTOR, INC. ALL RIGHTS RESERVED. | MECHANICAL OUTLINE |                          | PRINT VERSION NOT TO SCALE |             |
|------------------------------------------------------|--------------------|--------------------------|----------------------------|-------------|
| TITLE: 20LD SOIC W/B, 1.27 PITCH, CASE OUTLINE       |                    | DOCUMENT NO: 98ASB42343B |                            | REV: J      |
|                                                      |                    | CASE NUMBER: 751D-07     |                            | 23 MAR 2005 |
|                                                      |                    | STANDARD: JEDEC MS-013AC |                            |             |



#### How to Reach Us:

**Home Page:** 

www.freescale.com

E-mail:

support@freescale.com

**USA/Europe or Locations Not Listed:** 

Freescale Semiconductor Technical Information Center, CH370 1300 N. Alma School Road Chandler, Arizona 85224 +1-800-521-6274 or +1-480-768-2130 support@freescale.com

Europe, Middle East, and Africa: Freescale Halbleiter Deutschland GmbH Technical Information Center Schatzbogen 7 81829 Muenchen, Germany +44 1296 380 456 (English) +46 8 52200080 (English) +49 89 92103 559 (German) +33 1 69 35 48 48 (French) support@freescale.com

#### Japan:

Freescale Semiconductor Japan Ltd. Headquarters ARCO Tower 15F 1-8-1, Shimo-Meguro, Meguro-ku, Tokyo 153-0064 Japan 0120 191014 or +81 3 5437 9125 support.japan@freescale.com

#### Asia/Pacific:

Freescale Semiconductor Hong Kong Ltd. Technical Information Center 2 Dai King Street
Tai Po Industrial Estate
Tai Po, N.T., Hong Kong
+800 2666 8080
support.asia@freescale.com

For Literature Requests Only:
Freescale Semiconductor Literature Distribution Center
P.O. Box 5405
Denver, Colorado 80217
1-800-441-2447 or 303-675-2140
Fax: 303-675-2150
LDCForFreescaleSemiconductor@hibbertgroup.com

Document Number: MC9RS08KA8 Rev. 1

1/2008

Information in this document is provided solely to enable system and software implementers to use Freescale Semiconductor products. There are no express or implied copyright licenses granted hereunder to design or fabricate any integrated circuits or integrated circuits based on the information in this document.

Freescale Semiconductor reserves the right to make changes without further notice to any products herein. Freescale Semiconductor makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does Freescale Semiconductor assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation consequential or incidental damages. "Typical" parameters that may be provided in Freescale Semiconductor data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals", must be validated for each customer application by customer's technical experts. Freescale Semiconductor does not convey any license under its patent rights nor the rights of others. Freescale Semiconductor products are not designed, intended, or authorized for use as components in systems intended for surgical implant into the body, or other applications intended to support or sustain life, or for any other application in which the failure of the Freescale Semiconductor product could create a situation where personal injury or death may occur. Should Buyer purchase or use Freescale Semiconductor products for any such unintended or unauthorized application, Buyer shall indemnify and hold Freescale Semiconductor and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that Freescale Semiconductor was negligent regarding the design or manufacture of the part.

RoHS-compliant and/or Pb-free versions of Freescale products have the functionality and electrical characteristics as their non-RoHS-compliant and/or non-Pb-free counterparts. For further information, see <a href="http://www.freescale.com">http://www.freescale.com</a> or contact your Freescale sales representative.

For information on Freescale's Environmental Products program, go to <a href="http://www.freescale.com/epp.">http://www.freescale.com/epp.</a>

Freescale<sup>™</sup> and the Freescale logo are trademarks of Freescale Semiconductor, Inc. All other product or service names are the property of their respective owners.

 $\ensuremath{\mathbb{C}}$  Freescale Semiconductor, Inc. 2008. All rights reserved.



Preliminary—Subject to Change Without Notice