

# DUAL 6A AND 1A LOW DROPOUT POSITIVE FIXED 1.5V AND 2.5V REGULATOR

#### **FEATURES**

- Guaranteed to Provide 1.5V and 2.5V Supplies with 3.1V Input
- Fast Transient Response
- 1% Voltage Reference Initial Accuracy
- Built-In Thermal Shutdown

#### **APPLICATIONS**

■ Pentium II<sup>TM</sup> Processor Applications

#### DESCRIPTION

The IRU1261, using a proprietary process, combines a dual low dropout regulator with fixed outputs of 1.5V and 2.5V in a single package with the 1.5V output having a minimum of 6A and the 2.5V having a 1A output current capability. This product is specifically designed to provide well regulated supplies from 3.3V to generate 1.5V for GTL+ termination resistor supply and 2.5V clock supply for the new generation of the Pentium  $II^{TM}$  processor applications.

### TYPICAL APPLICATION



Figure 1 - Typical application of IRU1261 in a Pentium II™ processor application.

**Note:** Pentium II<sup>TM</sup> is trademark of Intel Corp.

## PACKAGE ORDER INFORMATION

| T <sub>J</sub> (°C) | 5-PIN PLASTIC<br>TO-263 (M) | 5-PIN PLASTIC<br>Ultra Thin-Pak™ (P) |  |  |
|---------------------|-----------------------------|--------------------------------------|--|--|
| 0 To 150            | IRU1261CM                   | IRU1261CP                            |  |  |

## ABSOLUTE MAXIMUM RATINGS

### PACKAGE INFORMATION



### **ELECTRICAL SPECIFICATIONS**

Unless otherwise specified, these specifications apply over  $G_N=1\mu F$ ,  $C_{OUT}=100\mu F$  and  $T_J=0$  to 150°C. Typical values refer to  $T_J=25$ °C. IFL=6A for output #2 and 1A for output #1.  $V_{CTRL}=5V$ ,  $V_{IN}=3.3V$ .

| PARAMETER                   | SYM             | TEST CONDITION                                                                      | MIN   | TYP   | MAX   | UNITS |
|-----------------------------|-----------------|-------------------------------------------------------------------------------------|-------|-------|-------|-------|
| VCTRL Input Voltage         |                 |                                                                                     | 3.0   |       |       | V     |
| Output Voltage #2           |                 | Io=10mA, T <sub>J</sub> =25°C                                                       | 1.485 | 1.500 | 1.515 | V     |
|                             |                 | Io=10mA                                                                             | 1.470 | 1.500 | 1.530 |       |
| Output Voltage #1           | V <sub>O1</sub> | Io=10mA, T <sub>J</sub> =25°C                                                       | 2.462 | 2.500 | 2.537 | V     |
|                             |                 | Io=10mA                                                                             | 2.425 | 2.500 | 2.575 |       |
| Line Regulation             |                 | Io=10mA, 3.1V <vin<3.6v< td=""><td></td><td>0.2</td><td></td><td>%</td></vin<3.6v<> |       | 0.2   |       | %     |
| Load Regulation (Note 1)    |                 | 10mA <lo<lfl< td=""><td></td><td>0.4</td><td></td><td>%</td></lo<lfl<>              |       | 0.4   |       | %     |
| Dropout Voltage (Output #2) |                 | Note 2, Io=6A, VcTRL=4.75V                                                          |       |       | 1.3   | V     |
| Dropout Voltage (Output #1) |                 | Note 2, Io=1A, Vctrl=4.75V                                                          |       | 0.4   | 0.6   | V     |
| Current Limit (Output #2)   |                 | ΔVo=100mV                                                                           | 6.1   |       |       | Α     |
| Current Limit (Output #1)   |                 | ΔVo=100mV                                                                           | 1.1   |       |       | Α     |
| Minimum Load Current        |                 | Note 3                                                                              |       | 5     | 10    | mA    |
| Thermal Regulation          |                 | 30ms Pulse, Io=IFL                                                                  |       | 0.01  | 0.02  | %/W   |
| Ripple Rejection            |                 | f=120Hz, Co=25μF Tantalum,                                                          |       |       |       |       |
|                             |                 | Io=0.5 × I <sub>FL</sub>                                                            |       | 70    |       | dB    |
| Temperature Stability       |                 | Io=10mA                                                                             |       | 0.5   |       | %     |
| Long Term Stability         |                 | T <sub>J</sub> =125°C, 1000Hrs                                                      |       | 0.3   |       | %     |
| RMS Output Noise            |                 | 10Hz <f<10khz< td=""><td></td><td>0.003</td><td></td><td>%Vo</td></f<10khz<>        |       | 0.003 |       | %Vo   |

**Note 1:** Low duty cycle pulse testing with Kelvin connections is required in order to maintain accurate data.

**Note 2:** Dropout voltage is defined as the minimum differential voltage between  $V_{\text{IN}}$  and  $V_{\text{OUT}}$  required to maintain regulation at  $V_{\text{OUT}}$ . It is measured when the output voltage drops 1% below its nominal value.

**Note 3:** Minimum load current is defined as the minimum current required at the output in order for the output voltage to maintain regulation. Typically the resistor dividers are selected such that it automatically maintains this current.

# **PIN DESCRIPTIONS**

| PIN# | PIN SYMBOL | PIN DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                       |
|------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1    | Vctrl      | The control input pin of the regulator. This pin is connected, via a $10\Omega$ resistor, to the 5V supply to provide the base current for the pass transistor of both regulators. This allows the regulator to have very low dropout voltage which allows one to generate a well regulated 2.5V supply from the 3.3V input. A high frequency, $1\mu F$ capacitor is connected between this pin and $V_{IN}$ pin to insure stability. |
| 2    | Vоит2      | The output #2 (high current) of the regulator. A minimum of $100\mu F$ capacitor must be connected from this pin to ground to insure stability.                                                                                                                                                                                                                                                                                       |
| 3    | Gnd        | This pin is connected to ground. It is also the Tab of the package.                                                                                                                                                                                                                                                                                                                                                                   |
| 4    | Vin        | The power input pin of the regulator. Typically a large storage capacitor is connected from this pin to ground to insure that the input voltage does not sag below the minimum drop out voltage during the load transient response. This pin must always be higher than both Vout pins by the amount of the dropout voltage (see data sheet) in order for the device to regulate properly.                                            |
| 5    | Vоит1      | The output #1 (low current) of the regulator. A minimum of $100\mu F$ capacitor must be connected from this pin to ground to insure stability.                                                                                                                                                                                                                                                                                        |

# **BLOCK DIAGRAM**



Figure 2 - Simplified block diagram of the IRU1261.



#### APPLICATION INFORMATION

#### Introduction

The IRU1261 is a dual fixed output Low Dropout (LDO) regulator available in a TO-263 package. This voltage regulator is designed specifically for Pentium II processor applications requiring 2.5V and 1.5V supplies, eliminating the need for a second regulator resulting in lower overall system cost. The IRU1261 is designed to take advantage of 5V supply to provide the drive for the pass transistor, allowing 2.5V supply to be generated from 3.3V input. This feature improves the power dissipation of the 2.5V regulator substantially allowing a smaller heat sink to be used for the application. Compared to the IRU1260 dual adjustable regulator, the IRU1261 includes the resistor dividers that are otherwise needed with the IRU1260, eliminating four external components and their tolerances, resulting in a more accurate initial accuracy for each output voltage. Other features of the device include: fast response to sudden load current changes, such as GTL+ termination application and thermal shutdown protection to protect the device if an overload condition occurs.

#### Stability

The IRU1261 requires the use of an output capacitor as part of the frequency compensation in order to make the regulator stable. Typical designs for the microprocessor applications use standard electrolytic capacitors with typical ESR in the range of 50 to  $100m\Omega$  and the output capacitance of 500 to 1000 µF. Fortunately as the capacitance increases, the ESR decreases resulting in a fixed RC time constant. The IRU1261 takes advantage of this phenomena in making the overall regulator loop stable. For most applications a minimum of 100 µF aluminum electrolytic capacitor with the maximum ESR of  $0.3\Omega$  such as Sanyo, MVGX series, Panasonic FA series as well as the Nichicon PL series insures both stability and good transient response. The IRU1261 also requires a 1µF ceramic capacitor connected from V<sub>IN</sub> to  $V_{\text{CTRL}}$  and a 10 $\Omega$ , 0.1W resistor in series with  $V_{\text{CTRL}}$  pin in order to further insure stability.

#### **Thermal Design**

The IRU1261 incorporates an internal thermal shutdown that protects the device when the junction temperature exceeds the maximum allowable junction temperature. Although this device can operate with junction temperatures in the range of 150°C, it is recommended that the selected heat sink be chosen such that during maximum.

mum continuous load operation the junction temperature is kept below this number. The example given shows the steps in selecting the proper regulator heat sink for driving the Pentium II processor GTL+ termination resistors and the Clock IC using IRU1261 in TO-263 package.

#### Example:

Assuming the following specifications:

The steps for selecting a proper heat sink to keep the junction temperature below 135°C is given as:

1) Calculate the maximum power dissipation using:

$$P_D = I_{OUT1} \times (V_{IN} - V_{OUT1}) + I_{OUT2} \times (V_{IN} - V_{OUT2})$$
  
 $P_D = 0.2 \times (3.3 - 2.5) + 1.5 \times (3.3 - 1.5) = 2.86W$ 

Assuming a TO-263 surface mount package, the junction to ambient thermal resistance of the package is:

$$\theta_{JA} = 30^{\circ}C/W$$
 for 1" square pad area

3) The maximum junction temperature of the device is calculated using the equation below:

$$T_J = T_A + P_D \times \theta_{JA}$$
  
 $T_J = 35 + 2.86 \times 30 = 121^{\circ}C$ 

Since this is lower than our selected 135°C maximum junction temperature (150°C is the thermal shutdown of the device), TO-263 package is a suitable package for our application.

#### **Layout Consideration**

The IRU1261 like all other high speed linear regulators need to be properly laid out to insure stable operation. The most important component is the output capacitor, which needs to be placed close to the output pin and connected to this pin using a plane connection with a low inductance path.

## TYPICAL APPLICATION

#### PENTIUM II a APPLICATION



Figure 3 - Typical application of IRU1261 in the Pentium II<sup>™</sup> design with the 1.5V output providing for GTL+ termination while 2.5V supplies the clock chip.

**Note:** Pentium  $II^{TM}$  is trademark of Intel Corp.

| Ref Desig | Description        | Qty                                                                                                                                                                                                                                                   | Part #                         | Manuf     |
|-----------|--------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------|-----------|
| U1        | Dual LDO Regulator | 1                                                                                                                                                                                                                                                     | IRU1261CM                      | IR        |
| C1, C4    | Capacitor          | 2                                                                                                                                                                                                                                                     | Elect, 680μF, EEUFA1A681L      | Panasonic |
| C3        | Capacitor          | 1                                                                                                                                                                                                                                                     | Elect, 220μF, 6.3V, ECAOJFQ221 | Panasonic |
| C2        | Capacitor          | 1                                                                                                                                                                                                                                                     | Ceramic, 1μF, 16V, Z5U         |           |
| R1        | Resistor           | 1                                                                                                                                                                                                                                                     | 3Ω, 0.1W, 0805 SMT             | Panasonic |
| HS1       | Heat Sink          | <ol> <li>Use 1" Square Copper Pad area if loυτ2&lt;1.7A and loυτ1&lt;0.2A.</li> <li>For loυτ2&lt;3A and loυτ1&lt;0.5A, use IRU1261CT and Thermalloy 6030B</li> <li>For loυτ2&lt;5.4A and loυτ1&lt;0.5A, use IRU1261CT and Thermalloy 7021B</li> </ol> |                                |           |



IR WORLD HEADQUARTERS: 233 Kansas St., El Segundo, California 90245, USA Tel: (310) 252-7105

TAC Fax: (310) 252-7903

5

Visit us at www.irf.com for sales contact information Data and specifications subject to change without notice. 02/01

# (M) TO-263 Package 5-Pin





| SYMBOL | MIN      | MAX    |  |
|--------|----------|--------|--|
| Α      | 10.05    | 10.668 |  |
| В      | 8.28     | 9.169  |  |
| С      | 4.31     | 4.597  |  |
| D      | 0.66     | 0.91   |  |
| Е      | 1.14     | 1.40   |  |
| G      | 1.575    | 1.829  |  |
| Η      | 14.605   | 15.875 |  |
| K      | 1.143    | 1.68   |  |
| L      | 0.00     | 0.305  |  |
| М      | 2.49     | 2.74   |  |
| N      | 0.33     | 0.58   |  |
| Р      | 2.286    | 2.794  |  |
| R      | 0°       | 8°     |  |
| S      | 1.143    | 2.67   |  |
| U      | 6.50 REF |        |  |
| V      | 7.75 REF |        |  |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.

# (P) Ultra Thin-Pak™ 5-Pin







| SYMBOL | MIN      | MAX   |  |
|--------|----------|-------|--|
| Α      | 9.27     | 9.52  |  |
| A1     | 8.89     | 9.14  |  |
| В      | 7.87     | 8.13  |  |
| С      | 1.78     | 2.03  |  |
| D      | 0.63     | 0.79  |  |
| Е      | 0.25 NOM |       |  |
| G      | 1.72     |       |  |
| Н      | 10.41    | 10.67 |  |
| K      | 0.76     | 1.27  |  |
| L      | 0.03     | 0.13  |  |
| М      | 0.89     | 1.14  |  |
| N      | 0.25     |       |  |
| Р      | 0.79     | 1.04  |  |
| R      | 3°       | 6°    |  |
| U      | 5.59 NOM |       |  |
| V      | 7.49 NOM |       |  |

NOTE: ALL MEASUREMENTS ARE IN MILLIMETERS.

## **PACKAGE SHIPMENT METHOD**

| PKG<br>DESIG | PACKAGE DESCRIPTION | PIN<br>COUNT | PARTS<br>PER TUBE | PARTS<br>PER REEL | T & R<br>Orientation |
|--------------|---------------------|--------------|-------------------|-------------------|----------------------|
| М            | TO-263              | 5            | 50                | 750               | Fig A                |
| Р            | Ultra Thin-Pak™     | 5            | 75                | 2500              | Fig B                |





8