## 300kHz SYNCHRONOUS PWM CONTROLLER

PRELIMINARY DATA SHEET

## DESCRIPTION

The NX2154/2154A controller IC is a synchronous Buck controller IC designed for step down DC to DC converter applications. It is optimized to convert bus voltages from 2 V to 40 V to outputs as low as 0.8 V voltage. The NX2154/2154A operates at fixed 300 kHz . The NX2154/2154A employs fixed loss-less current limiting by sensing the Rdson of synchronous MOSFET followed by hiccup feature.NX2154A has higher current limit threshold than NX2154. Feedback under voltage also triggers hiccup.
Other features of the device are: 5 V gate drive, Adaptive deadband control, Internal digital soft start, Vcc undervoltage lock out and shutdown capability via the comp pin.

Bus voltage operation from 2 V to 40 V
Fixed 300 kHz voltage mode controller
Internal Digital Soft Start Function
Prebias Startup
Less than 50 nS adaptive deadband
Current limit triggers hiccup by sensing Rdson of
Synchronous MOSFET
No negative spike at Vout during startup and
shutdown
Pb-free and RoHS compliant
APPLICATIONS

- Graphic Card on board converters
- Memory Vddq Supply in mother board applications
- On board DC to DC such as

5 V to $3.3 \mathrm{~V}, 2.5 \mathrm{~V}$ or 1.8 V

- Hard Disk Drive
- Set Top Box

TYPICAL APPLICATION


Figure1-Typical application of 2154
ORDERING INFORMATION

| Device | Temperature | Package | Frequency | OCP Threshold | Pb-Free |
| :--- | :---: | :---: | :---: | :---: | :---: |
| NX2154CSTR | 0 to $70^{\circ} \mathrm{C}$ | SOIC-8L | 300 kHz | 360 mV | Yes |
| NX2154ACSTR | 0 to $70^{\circ} \mathrm{C}$ | SOIC-8L | 300 kHz | 540 mV | Yes |

## ABSOLUTE MAXIMUM RATINGS(NOTE1)

Vcc to GND \& BST to SW voltage .................................................................................................. $150^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
BST to GND Voltage

NOTE1: Stresses above those listed in "ABSOLUTE MAXIMUM RATINGS", may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

## PACKAGE INFORMATION

| 8-PIN PL | PLASTIC SOIC (S) |  |
| :---: | :---: | :---: |
| $\theta_{\mathrm{d}} \sim 130^{\circ} \mathrm{C} / \mathrm{W}$ |  |  |
| BST $1^{\bullet}$ | 8 | SW |
| HDrv 2 | 7 | Comp |
| Gnd 3 | 6 | Fb |
| LDrv 4 | 5 | Vcc |

## ELECTRICAL SPECIFICATIONS

Unless otherwise specified, these specifications apply over $V c C=5 \mathrm{~V}$, and $\mathrm{T}_{A}=0$ to $70^{\circ} \mathrm{C}$. Typical values refer to $\mathrm{T}_{A}$ $=25^{\circ} \mathrm{C}$. Low duty cycle pulse testing is used which keeps junction and case temperatures equal to the ambient temperature.

| PARAMETER | SYM | Test Condition | Min | TYP | MAX | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Reference Voltage Ref Voltage | $V_{\text {REF }}$ | $4.5 \mathrm{~V}<\mathrm{Vcc}<5.5 \mathrm{~V}$ |  | 0.8 |  | V |
| Ref Voltage line regulation |  |  |  | 0.4 |  | \% |
| Supply Voltage(Vcc) $V_{C C}$ Voltage Range | $\mathrm{V}_{\mathrm{cc}}$ |  | 4.5 | 5 | 5.5 | V |
| $\mathrm{V}_{\mathrm{CC}}$ Supply Current (Static) | $\mathrm{I}_{\mathrm{CC}}$ (Static) | Outputs not switching |  | 3 |  | mA |
| $\mathrm{V}_{\mathrm{CC}}$ Supply Current (Dynamic) | $\mathrm{I}_{\mathrm{CC}}$ (Dynamic) | $\mathrm{C}_{\text {LOAD }}=3300 \mathrm{pF} \quad \mathrm{F}_{\mathrm{s}}=300 \mathrm{kHz}$ |  | 5 |  | mA |
| Supply Voltage(V VST ) $\mathrm{V}_{\text {BST }}$ Supply Current (Static) | $\mathrm{I}_{\text {BST }}$ (Static) | Outputs not switching |  | 0.15 |  | mA |
| $\mathrm{V}_{\text {BST }}$ Supply Current (Dynamic) | $I_{B S T}$ (Dynamic) | $\mathrm{C}_{\text {LOAD }}=3300 \mathrm{pF} \quad \mathrm{F}_{\mathrm{S}}=300 \mathrm{kHz}$ |  | 5 |  | mA |
| Under Voltage Lockout $\mathrm{V}_{\mathrm{CC}}$-Threshold | V ${ }_{\text {Cc_ }}$ UVLO | $\mathrm{V}_{\mathrm{CC}}$ Rising |  | 4.2 |  | V |
| $\mathrm{V}_{\text {cc }}$-Hysteresis | $\mathrm{V}_{\text {cc_ }}$ Hyst | $\mathrm{V}_{\text {cc }}$ Falling |  | 0.22 |  | V |

Microsemi

| PARAMETER | SYM | Test Condition | Min | TYP | MAX | Units |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| SS |  |  |  |  |  |  |
| Soft Start time | Tss | Fsw $=300 \mathrm{Khz}$ |  | 3.4 |  | mS |
| Oscillator (Rt) |  |  |  |  |  |  |
| Frequency | $\mathrm{F}_{\text {s }}$ |  |  | 300 |  | kHz |
| Ramp-Amplitude Voltage | $V_{\text {RAMP }}$ |  |  | 1.6 |  | V |
| Max Duty Cycle |  |  |  | 84 |  | \% |
| Min Duty Cycle |  |  |  |  | 0 | \% |
| Error Amplifiers Transconductance |  |  |  | 2000 |  | umho |
| Input Bias Current | lb |  |  | 10 |  | nA |
| Comp SD Threshold |  |  |  | 0.3 |  | V |
| FBUVLO |  |  |  |  |  |  |
| Feedback UVLO threshold |  | percent of nominal | 65 | 70 | 75 | \% |
| High Side $\operatorname{Driver}\left(\mathrm{C}_{\mathrm{L}}=2200 \mathrm{pF}\right)$ |  |  |  |  |  |  |
| Output Impedance, Sourcing | $\mathrm{R}_{\text {source }}$ (Hdrv) | $\mathrm{I}=200 \mathrm{~mA}$ |  | 1.9 |  | ohm |
| Output Impedance, Sinking | $\mathrm{R}_{\text {sink }}$ (Hdrv) | $\mathrm{I}=200 \mathrm{~mA}$ |  | 1.7 |  | ohm |
| Sourcing Current | $\mathrm{I}_{\text {source }}$ (Hdrv) |  |  | 1 |  | A |
| Sinking Current | $\mathrm{I}_{\text {sink }}$ (Hdrv) |  |  | 1.2 |  | A |
| Rise Time | THdrv(Rise) |  |  | 14 |  | ns |
| Fall Time | THdrv(Fall) |  |  | 17 |  | ns |
| Deadband Time | $\begin{gathered} \text { Tdead(L to } \\ \mathrm{H}) \end{gathered}$ | Ldrv going Low to Hdrv going High, 10\%-10\% |  | 30 |  | ns |
| Low Side Driver ( $\mathrm{C}_{\mathrm{L}}=2200 \mathrm{pF}$ ) |  |  |  |  |  |  |
| Output Impedance, Sourcing Current | $\mathrm{R}_{\text {source }}($ Ldrv) | $\mathrm{I}=200 \mathrm{~mA}$ |  | 1.9 |  | ohm |
| Output Impedance, Sinking Current | $\mathrm{R}_{\text {sink }}(\mathrm{Ldrv}$ ) | $\mathrm{I}=200 \mathrm{~mA}$ |  | 1 |  | ohm |
| Sourcing Current | $\mathrm{I}_{\text {source }}($ Ldrv) |  |  | 1 |  | A |
| Sinking Current | $\mathrm{I}_{\text {sink }}$ (Ldrv) |  |  | 2 |  | A |
| Rise Time | TLdrv(Rise) |  |  | 13 |  | ns |
| Fall Time | TLdrv(Fall) |  |  | 12 |  | ns |
| Deadband Time | Tdead(H to <br> L) | SW going Low to Ldrv going High, $10 \%$ to $10 \%$ |  | 10 |  | ns |
| $\overline{O C P}$ |  |  |  |  |  |  |
| OCP voltage |  | NX2154 |  | 360 |  | mV |
|  |  | NX2154A |  | 540 |  |  |

## PIN DESCRIPTIONS

| PIN \# | PIN SYMBOL | PIN DESCRIPTION |
| :---: | :---: | :--- |
| 1 | BST | This pin supplies voltage to the high side driver. A high frequency <br> ceramic capacitor of 0.1 to 1 uF must be connected from this pin to SW pin. |
| 2 | HDRV | High side MOSFET gate driver. |
| 3 | GND | Ground pin. |
| 4 | LDRV | Low side MOSFET gate driver. For the high current application, a 4.7nF capaci- <br> tor is recommend to placed on low side MOSFET's gate to ground. This is to <br> prevent undesired Cdv/dt induced low side MOSFET's turn on to happen, which <br> is caused by fast voltage change on the drain of low side MOSFET in synchro- <br> nous buck converter and lower the system efficiency. |
| 5 | Vcc | Voltage supply for the internal circuit as well as the low side MOSFET gate <br> driver. A 1uF high frequency ceramic capacitor must be connected from this pin <br> to GND pin. |
| 6 | FB | This pin is the error amplifier inverting input. This pin is also connected to the <br> output UVLO comparator. When this pin falls below 0.56V, both HDRV and <br> LDRV outputs are in hiccup. |
| 7 | COMP | This pin is the output of the error amplifier and together with FB pin is used to <br> compensate the voltage control feedback loop. This pin is also used as a shut <br> down pin. When this pin is pulled below 0.3V, both drivers are turned off and <br> internal soft start is reset. |
| 8 | SW | This pin is connected to the source of the high side MOSFET and provides <br> return path for the high side driver. Also SW senses the low side MOSFETS <br> current, when the pin voltage is lower than 360mV for NX2154, 540mV for NX2154A, <br> hiccup will be triggered. |

## BLOCK DIAGRAM



Figure 2 - Simplified block diagram of the NX2154/NX2154A

## APPLICATION INFORMATION

## Symbol Used In Application Information:

Vin - Input voltage<br>Vout - Output voltage<br>lout - Output current<br>$\Delta V_{\text {RIPPLE }}$ - Output voltage ripple<br>Fs - Working frequency<br>$\Delta$ liripple $^{-}$Inductor current ripple

## Design Example

The following is typical application for NX2154, the schematic is figure 1.
$\mathrm{V}_{\mathrm{IN}}=33 \mathrm{~V}$
Vout=5V
Fs=300kHz
lout=3A
$\Delta V_{\text {RIPPLE }}<=50 \mathrm{mV}$
$\Delta V_{\text {DRoop< }}=250 \mathrm{mV}$ @ 9A step

## Output Inductor Selection

The selection of inductor value is based on inductor ripple current, power rating, working frequency and efficiency. Larger inductor value normally means smaller ripple current. However if the inductance is chosen too large, it brings slow response and lower efficiency. Usually the ripple current ranges from $20 \%$ to $40 \%$ of the output current. This is a design freedom which can be decided by design engineer according to various application requirements. The inductor value can be calculated by using the following equations:

$$
\begin{align*}
& L_{\text {OUT }}=\frac{V_{\text {IN }}-V_{\text {OUT }}}{\Delta I_{\text {RIPPLE }}} \times \frac{V_{\text {OUT }}}{V_{\text {IN }}} \times \frac{1}{F_{S}}  \tag{1}\\
& I_{\text {RIPPLEL }}=k \times I_{\text {OUTPUT }}
\end{align*}
$$

where k is between 0.2 to 0.4 .
Select $\mathrm{k}=0.3$, then

$$
\begin{aligned}
& \mathrm{L}_{\text {out }}=\frac{33 \mathrm{~V}-5 \mathrm{~V}}{0.3 \times 3 \mathrm{~A}} \times \frac{5 \mathrm{~V}}{33 \mathrm{~V}} \times \frac{1}{300 \mathrm{kHz}} \\
& \mathrm{~L}_{\text {out }}=15.7 \mathrm{uH}
\end{aligned}
$$

Choose inductor from COILCRAFT DO5022P-153 with $L=15 u H$ is a good choice.

Current Ripple is recalculated as

$$
\begin{align*}
\Delta I_{\text {RIPPLE }} & =\frac{V_{\text {IN }}-V_{\text {OUT }}}{L_{\text {OUT }}} \times \frac{V_{\text {OUT }}}{V_{\text {IN }}} \times \frac{1}{F_{\text {S }}} \\
& =\frac{33 V-5 \mathrm{~V}}{15 \mathrm{uH}} \times \frac{5 \mathrm{~V}}{33 \mathrm{~V}} \times \frac{1}{300 \mathrm{kHz}}=0.94 \mathrm{~A} \tag{2}
\end{align*}
$$

## Output Capacitor Selection

Output capacitor is basically decided by the amount of the output voltage ripple allowed during steady state(DC) load condition as well as specification for the load transient. The optimum design may require a couple of iterations to satisfy both condition.

## Based on DC Load Condition

The amount of voltage ripple during the DC load condition is determined by equation(3).

$$
\begin{equation*}
\Delta \mathrm{V}_{\text {RIPPLE }}=\mathrm{ESR} \times \Delta \mathrm{I}_{\text {RIPPLE }}+\frac{\Delta \mathrm{I}_{\text {RIPPLE }}}{8 \times \mathrm{F}_{\mathrm{S}} \times \mathrm{C}_{\text {OUT }}} \tag{3}
\end{equation*}
$$

Where ESR is the output capacitors' equivalent series resistance, $\mathrm{C}_{\text {out }}$ is the value of output capacitors.

Typically when large value capacitors are selected such as Aluminum Electrolytic, POSCAP and OSCON types are used, the amount of the output voltage ripple is dominated by the first term in equation(3) and the second term can be neglected.

For this example,electrolytic capacitors are chosen as output capacitors, the ESR and inductor current typically determines the output voltage ripple.

$$
\begin{equation*}
\mathrm{ESR}_{\text {desire }}=\frac{\Delta \mathrm{V}_{\text {RIPPLE }}}{\Delta \mathrm{I}_{\text {RIPPLE }}}=\frac{50 \mathrm{mV}}{0.94 \mathrm{~A}}=53 \mathrm{~m} \Omega \tag{4}
\end{equation*}
$$

If low ESR is required, for most applications, multiple capacitors in parallel are better than a big capacitor. For example, SANYO electrolytic capacitor $6 \mathrm{ME} 1000 \mathrm{WG}(1000 \mathrm{uF}, 30 \mathrm{~m} \Omega$ ) is chosen.

$$
\begin{equation*}
N=\frac{E S R_{E} \times \Delta I_{\text {RIPPLE }}}{\Delta V_{\text {RIPPLE }}} \tag{5}
\end{equation*}
$$

Number of Capacitor is calculated as
$N=\frac{30 \mathrm{~m} \Omega \times 0.94 \mathrm{~A}}{50 \mathrm{mV}}$
$N=0.566$
The number of capacitor has to be round up to a integer. Choose $\mathrm{N}=1$.

If ceramic capacitors are chosen as output ca
pacitors, both terms in equation (3) need to be evaluated to determine the overall ripple. Usually when this type of capacitors are selected, the amount of capacitance per single unit is not sufficient to meet the transient specification, which results in parallel configuration of multiple capacitors .

For example, one 100uF, X5R ceramic capacitor with $2 \mathrm{~m} \Omega \mathrm{ESR}$ is used. The amount of output ripple is

$$
\begin{aligned}
\Delta \mathrm{V}_{\text {RIPPLE }} & =2 \mathrm{~m} \Omega \times 0.94 \mathrm{~A}+\frac{0.94 \mathrm{~A}}{8 \times 300 \mathrm{kHz} \times 100 \mathrm{uF}} \\
& =5.4 \mathrm{mV}
\end{aligned}
$$

Although this meets DC ripple spec, however it needs to be studied for transient requirement.

## Based On Transient Requirement

Typically, the output voltage droop during transient is specified as:
$\Delta \mathrm{V}_{\text {DROop }}<\Delta \mathrm{V}_{\text {TRAN }} @$ step load $\Delta \mathrm{l}_{\text {step }}$
During the transient, the voltage droop during the transient is composed of two sections. One Section is dependent on the ESR of capacitor, the other section is a function of the inductor, output capacitance as well as input, output voltage. For example, for the overshoot, when load from high load to light load with a $\Delta l_{\text {sTEP }}$ transient load, if assuming the bandwidth of system is high enough, the overshoot can be estimated as the following equation.

$$
\begin{equation*}
\Delta \mathrm{V}_{\text {oveshhoot }}=\mathrm{ESR} \times \Delta \mathrm{I}_{\text {sep }}+\frac{\mathrm{V}_{\text {OUT }}}{2 \times \mathrm{L} \times \mathrm{C}_{\text {out }}} \times \tau^{2} \tag{6}
\end{equation*}
$$

where $\tau$ is the a function of capacitor, etc.

$$
\tau=\left\{\begin{array}{l}
0 \quad \text { if } \quad \mathrm{L} \leq \mathrm{L}_{\text {crit }}  \tag{7}\\
\frac{\mathrm{L} \times \Delta \mathrm{I}_{\text {step }}}{\mathrm{V}_{\text {out }}}-\mathrm{ESR} \times \mathrm{C}_{\text {out }} \quad \text { if } \quad \mathrm{L} \geq \mathrm{L}_{\text {crit }}
\end{array}\right.
$$

where

$$
\begin{equation*}
L_{\text {crit }}=\frac{E S R \times C_{\text {OUT }} \times V_{\text {OUT }}}{\Delta I_{\text {step }}}=\frac{E S R_{E} \times C_{E} \times V_{\text {OUT }}}{\Delta I_{\text {step }}} \tag{8}
\end{equation*}
$$

where $\mathrm{ESR}_{\mathrm{E}}$ and $\mathrm{C}_{\mathrm{E}}$ represents ESR and capacitance of each capacitor if multiple capacitors are used in parallel.

The above equation shows that if the selected output inductor is smaller than the critical inductance, the voltage droop or overshoot is only dependent on the ESR
of output capacitor. For low frequency capacitor such as electrolytic capacitor, the product of ESR and capacitance is high and $\mathrm{L} \leq \mathrm{L}_{\text {crit }}$ is true. In that case, the transient spec is dependent on the ESR of capacitor.

In most cases, the output capacitors are multiple capacitors in parallel. The number of capacitors can be calculated by the following

$$
\begin{equation*}
\mathrm{N}=\frac{\mathrm{ESR}_{\mathrm{E}} \times \Delta \mathrm{I}_{\text {step }}}{\Delta \mathrm{V}_{\text {tan }}}+\frac{\mathrm{V}_{\text {OUT }}}{2 \times \mathrm{L} \times \mathrm{C}_{\mathrm{E}} \times \Delta \mathrm{V}_{\text {tran }}} \times \tau^{2} \tag{9}
\end{equation*}
$$

where

$$
\tau=\left\{\begin{array}{l}
0 \quad \text { if } \quad \mathrm{L} \leq \mathrm{L}_{\text {crit }}  \tag{10}\\
\frac{\mathrm{L} \times \Delta \mathrm{I}_{\text {sep }}}{\mathrm{V}_{\text {out }}}-\mathrm{ESR}_{\mathrm{E}} \times \mathrm{C}_{\mathrm{E}} \quad \text { if } \quad \mathrm{L} \geq \mathrm{L}_{\text {crit }}
\end{array}\right.
$$

For example, assume voltage droop during transient is 250 mV for 3 A load step.

If the SANYO electrolytic capaictor 6ME1000WG ( $1000 \mathrm{uF}, 30 \mathrm{~m} \Omega$ ) is used, the critical inductance is given as

$$
\begin{aligned}
& \mathrm{L}_{\text {crit }}=\frac{\mathrm{ESR}_{\mathrm{E}} \times \mathrm{C}_{\mathrm{E}} \times \mathrm{V}_{\text {OUT }}}{\Delta \mathrm{I}_{\text {step }}}= \\
& \frac{30 \mathrm{~m} \Omega \times 1000 \mu \mathrm{~F} \times 5 \mathrm{~V}}{3 \mathrm{~A}}=50 \mu \mathrm{H}
\end{aligned}
$$

The selected inductor is 15 uH which is smaller than critical inductance. In that case, the output voltage transient only dependent on the ESR.
number of capacitors is

$$
\begin{aligned}
& \mathrm{N}=\frac{\mathrm{ESR}_{\mathrm{E}} \times \Delta \mathrm{I}_{\text {step }}}{\Delta \mathrm{V}_{\text {tan }}}+\frac{\mathrm{V}_{\text {OUT }}}{2 \times \mathrm{L} \times \mathrm{C}_{\mathrm{E}} \times \Delta \mathrm{V}_{\text {tan }}} \times \tau^{2} \\
& =\frac{30 \mathrm{~m} \Omega \times 3 \mathrm{~A}}{250 \mathrm{mV}}+ \\
& \frac{5 \mathrm{~V}}{2 \times 15 \mu \mathrm{H} \times 1000 \mu \mathrm{~F} \times 250 \mathrm{mV}} \times(0)^{2} \\
& =0.36
\end{aligned}
$$

The number of capacitors has to satisfied both ripple and transient requirement. Overall, we can choose $\mathrm{N}=1$.

It should be considered that the proposed equation is based on ideal case, in reality, the droop or overshoot is typically more than the calculation. The equation gives a good start. For more margin, more capacitors have to be chosen after the test. Typically, for high frequency capacitor such as high quality POSCAP especially ceramic capacitor, $20 \%$ to $100 \%$ (for ceramic) more capacitors have to be chosen since the ESR of capacitors is so low that the PCB parasitic can affect the results tremendously. More capacitors have to be selected to compensate these parasitic parameters.

## Compensator Design

Due to the double pole generated by LC filter of the power stage, the power system has $180^{\circ}$ phase shift, and therefore, is unstable by itself. In order to achieve accurate output voltage and fast transient response,compensator is employed to provide highest possible bandwidth and enough phase margin.Ideally,the Bode plot of the closed loop system has crossover frequency between $1 / 10$ and $1 / 5$ of the switching frequency, phase margin greater than $50^{\circ}$ and the gain crossing 0 dB with $-20 \mathrm{~dB} /$ decade. Power stage output capacitors usually decide the compensator type. If electrolytic capacitors are chosen as output capacitors, type II compensator can be used to compensate the system, because the zero caused by output capacitor ESR is lower than crossover frequency. Otherwise type III compensator should be chosen.

## A. Type III compensator design

For low ESR output capacitors, typically such as Sanyo oscap and poscap, the frequency of ESR zero caused by output capacitors is higher than the crossover frequency. In this case, it is necessary to compensate the system with type III compensator. The following figures and equations show how to realize the type III compensator by transconductance amplifier.

$$
\begin{align*}
& \mathrm{F}_{\mathrm{Z} 1}=\frac{1}{2 \times \pi \times \mathrm{R}_{4} \times \mathrm{C}_{2}}  \tag{11}\\
& \mathrm{~F}_{\mathrm{Z} 2}=\frac{1}{2 \times \pi \times\left(\mathrm{R}_{2}+\mathrm{R}_{3}\right) \times \mathrm{C}_{3}}  \tag{12}\\
& \mathrm{~F}_{\mathrm{P} 1}=\frac{1}{2 \times \pi \times \mathrm{R}_{3} \times \mathrm{C}_{3}}  \tag{13}\\
& \mathrm{~F}_{\mathrm{P} 2}=\frac{1}{2 \times \pi \times \mathrm{R}_{4} \times \frac{\mathrm{C}_{1} \times \mathrm{C}_{2}}{\mathrm{C}_{1}+\mathrm{C}_{2}}} \tag{14}
\end{align*}
$$

where $\mathrm{F}_{\mathrm{z} 1}, \mathrm{~F}_{\mathrm{z} 2}, \mathrm{~F}_{\mathrm{P} 1}$ and $\mathrm{F}_{\mathrm{P} 2}$ are poles and zeros in the compensator. Their locations are shown in figure 4.

The transfer function of type III compensator for transconductance amplifier is given by:

$$
\frac{V_{e}}{V_{\text {OUT }}}=\frac{1-g_{m} \times Z_{f}}{1+g_{m} \times Z_{\text {in }}+Z_{\text {in }} / R_{1}}
$$

For the voltage amplifier, the transfer function of compensator is

$$
\frac{V_{e}}{V_{\text {OUT }}}=\frac{-Z_{i}}{Z_{\text {in }}}
$$

To achieve the same effect as voltage amplifier, the compensator of transconductance amplifier must satisfy this condition: $R_{4} \gg 2 / \mathrm{gm}$. And it would be desirable if $R_{1}\left\|R_{2}\right\| R_{3} \gg 1 / \mathrm{gm}$ can be met at the same time.


Figure 3 - Type III compensator using transconductance amplifier

Case 1: $\quad F_{L C}<F_{E S R}<F_{0}$


Figure 4 - Bode plot of Type III compensator

$$
\left(F_{\mathrm{LC}}<\mathrm{F}_{\mathrm{ESR}}<\mathrm{F}_{\mathrm{O}}\right)
$$

If electrolytic capacitors are used as output capacitors, typical design example of type III compensator in which the crossover frequency is selected as $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\text {ESR }}<\mathrm{F}_{\mathrm{O}}$ and $\mathrm{F}_{0}<=1 / 10 \sim 1 / 5 \mathrm{~F}_{\mathrm{s}}$ is shown as the following steps. Here one SANYO 6ME1000WG with $30 \mathrm{~m} \Omega$ is chosen as output capacitor.

1. Calculate the location of $L C$ double pole $F_{L C}$ and ESR zero $F_{\text {ESR }}$.

$$
\begin{aligned}
\mathrm{F}_{\text {LC }} & =\frac{1}{2 \times \pi \times \sqrt{\mathrm{L}_{\text {out }} \times \mathrm{C}_{\text {OUT }}}} \\
& =\frac{1}{2 \times \pi \times \sqrt{15 \mathrm{uH} \times 1000 \mathrm{uF}}} \\
& =1.3 \mathrm{kHz} \\
\mathrm{~F}_{\text {ESR }} & =\frac{1}{2 \times \pi \times \mathrm{ESR} \times \mathrm{C}_{\text {out }}} \\
& =\frac{1}{2 \times \pi \times 30 \mathrm{~m} \Omega \times 1000 \mathrm{uF}} \\
& =5.3 \mathrm{kHz}
\end{aligned}
$$

2. Set $R_{2}$ equal to $10 \mathrm{k} \Omega$.
$R_{1}=\frac{R_{2} \times V_{\text {REF }}}{V_{\text {OUT }}-V_{\text {REF }}}=\frac{10 \mathrm{k} \Omega \times 0.8 \mathrm{~V}}{5 \mathrm{~V}-0.8 \mathrm{~V}}=1.91 \mathrm{k} \Omega$
Choose $\mathrm{R}_{1}=1.91 \mathrm{k} \Omega$.
3. Set zero $\mathrm{F}_{\mathrm{Z} 2}=\mathrm{F}_{\mathrm{LC}}$ and $\mathrm{F}_{\mathrm{p} 1}=\mathrm{F}_{\mathrm{ESR}}$.
4. Calculate $\mathrm{C}_{3}$.

$$
\begin{aligned}
\mathrm{C}_{3} & =\frac{1}{2 \times \pi \times \mathrm{R}_{2}} \times\left(\frac{1}{\mathrm{~F}_{\mathrm{z} 2}}-\frac{1}{\mathrm{~F}_{\mathrm{p} 1}}\right) \\
& =\frac{1}{2 \times \pi \times 10 \mathrm{k} \Omega} \times\left(\frac{1}{1.3 \mathrm{kHz}}-\frac{1}{5.3 \mathrm{kHz}}\right) \\
& =9.2 \mathrm{nF}
\end{aligned}
$$

Choose $\mathrm{C}_{3}=10 \mathrm{nF}$.
5. Calculate $\mathrm{R}_{3}$.

$$
\begin{aligned}
\mathrm{R}_{3} & =\frac{1}{2 \times \pi \times \mathrm{F}_{\mathrm{P} 1} \times \mathrm{C}_{3}} \\
& =\frac{1}{2 \times \pi \times 5.3 \mathrm{kHz} \times 10 \mathrm{nF}} \\
& =3 \mathrm{k} \Omega
\end{aligned}
$$

Choose $\mathrm{R}_{3}=3 \mathrm{k} \Omega$.
6. Calculate $\mathrm{R}_{4}$ with $\mathrm{F}_{\mathrm{o}}=30 \mathrm{kHz}$.

$$
\begin{aligned}
\mathrm{R}_{4} & =\frac{\mathrm{V}_{\text {osc }}}{V_{\text {in }}} \times \frac{2 \times \pi \times \mathrm{F}_{0} \times \mathrm{L}}{\mathrm{ESR}} \times \frac{\mathrm{R}_{2} \times \mathrm{R}_{3}}{\mathrm{R}_{2}+\mathrm{R}_{3}} \\
& =\frac{1.5 \mathrm{~V}}{33 \mathrm{~V}} \times \frac{2 \times \pi \times 30 \mathrm{kHz} \times 15 \mathrm{uH}}{30 \mathrm{~m} \Omega} \times \frac{10 \mathrm{k} \Omega \times 3 \mathrm{k} \Omega}{10 \mathrm{k} \Omega+3 \mathrm{k} \Omega} \\
& =9.9 \mathrm{k} \Omega
\end{aligned}
$$

Choose $\mathrm{R}_{4}=10 \mathrm{k} \Omega$.
7. Calculate $C_{2}$ with zero $F_{z 1}$ at $75 \%$ of the LC double pole by equation (11).

$$
\begin{aligned}
\mathrm{C}_{2} & =\frac{1}{2 \times \pi \times \mathrm{F}_{\mathrm{Z} 1} \times \mathrm{R}_{4}} \\
& =\frac{1}{2 \times \pi \times 0.75 \times 1.3 \mathrm{kHz} \times 10 \mathrm{k} \Omega} \\
& =12.2 \mathrm{nF}
\end{aligned}
$$

Choose $\mathrm{C}_{2}=12 \mathrm{nF}$.
8. Calculate $C_{1}$ by equation (14) with pole $F_{p 2}$ at half the switching frequency.

$$
\begin{aligned}
\mathrm{C}_{1} & =\frac{1}{2 \times \pi \times \mathrm{R}_{4} \times \mathrm{F}_{\mathrm{P} 2}} \\
& =\frac{1}{2 \times \pi \times 10 \mathrm{k} \Omega \times 150 \mathrm{kHz}} \\
& =106 \mathrm{pF}
\end{aligned}
$$

Choose $\mathrm{C}_{1}=100 \mathrm{pF}$.

Case 2: $\quad F_{L C}<F_{0}<F_{\text {ESR }}$


Figure 5 - Bode plot of Type III compensator

Design example for type III compensator are in order. The crossover frequency has to be selected as $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\mathrm{o}}<\mathrm{F}_{\mathrm{ESR}}$ and $\mathrm{F}_{\mathrm{o}}<=1 / 10 \sim 1 / 5 \mathrm{~F}_{\mathrm{s} .}$ In this case, input voltage is 5 V , output voltage is 1.8 V , inductor is 1.5 uH , two POSCAP 2R5TPE220MC( $220 \mathrm{uF}, 12 \mathrm{~m} \Omega$ ) are chosen as output capacitor.
1.Calculate the location of $L C$ double pole $F_{L C}$ and ESR zero $\mathrm{F}_{\text {ESR }}$.

$$
\begin{aligned}
\mathrm{F}_{\text {LC }} & =\frac{1}{2 \times \pi \times \sqrt{\text { LoUT } \times \mathrm{C}_{\text {OUT }}}} \\
& =\frac{1}{2 \times \pi \times \sqrt{1.5 \mathrm{uH} \times 440 \mathrm{uF}}} \\
& =6.2 \mathrm{kHz}
\end{aligned}
$$

$$
\begin{aligned}
\mathrm{F}_{\text {ESR }} & =\frac{1}{2 \times \pi \times \mathrm{ESR} \times \mathrm{C}_{\text {OUT }}} \\
& =\frac{1}{2 \times \pi \times 6 \mathrm{~m} \Omega \times 440 \mathrm{uF}} \\
& =60.3 \mathrm{kHz}
\end{aligned}
$$

$$
\mathrm{R}_{1}=\frac{\mathrm{R}_{2} \times \mathrm{V}_{\text {REF }}}{\mathrm{V}_{\text {OUT }}-\mathrm{V}_{\text {REF }}}=\frac{10 \mathrm{k} \Omega \times 0.8 \mathrm{~V}}{1.8 \mathrm{~V}-0.8 \mathrm{~V}}=8 \mathrm{k} \Omega
$$

Choose $\mathrm{R}_{1}=8 \mathrm{k} \Omega$.
3. Set zero $F_{z 2}=F_{L C}$ and $F_{p 1}=F_{E S R}$.
4. Calculate $\mathrm{R}_{4}$ and $\mathrm{C}_{3}$ with the crossover frequency at $1 / 10 \sim 1 / 5$ of the switching frequency. Set $\mathrm{F}_{\mathrm{o}}=30 \mathrm{kHz}$.

$$
\begin{aligned}
\mathrm{C}_{3} & =\frac{1}{2 \times \pi \times \mathrm{R}_{2}} \times\left(\frac{1}{\mathrm{~F}_{\mathrm{z} 2}}-\frac{1}{\mathrm{~F}_{\mathrm{p} 1}}\right) \\
& =\frac{1}{2 \times \pi \times 10 \mathrm{k} \Omega} \times\left(\frac{1}{6.2 \mathrm{kHz}}-\frac{1}{60.3 \mathrm{kHz}}\right) \\
& =2.3 \mathrm{nF}
\end{aligned}
$$

$$
\begin{aligned}
\mathrm{R}_{4} & =\frac{\mathrm{V}_{\text {osc }}}{\mathrm{V}_{\text {in }}} \times \frac{2 \times \pi \times \mathrm{F}_{0} \times \mathrm{L}}{\mathrm{C}_{3}} \times \mathrm{C}_{\text {out }} \\
& =\frac{1.5 \mathrm{~V}}{5 \mathrm{~V}} \times \frac{2 \times \pi \times 30 \mathrm{kHz} \times 1.5 \mathrm{uH}}{2.2 \mathrm{nF}} \times 440 \mathrm{uF} \\
& =16.9 \mathrm{k} \Omega
\end{aligned}
$$

Choose $\mathrm{C}_{3}=2.2 \mathrm{nF}, \mathrm{R}_{4}=16.9 \mathrm{k} \Omega$.
5. Calculate $C_{2}$ with zero $F_{z 1}$ at $75 \%$ of the LC double pole by equation (11).

$$
\begin{aligned}
\mathrm{C}_{2} & =\frac{1}{2 \times \pi \times \mathrm{F}_{\mathrm{Z1}} \times \mathrm{R}_{4}} \\
& =\frac{1}{2 \times \pi \times 0.75 \times 6.2 \mathrm{kHz} \times 16.9 \mathrm{k} \Omega} \\
& =2 \mathrm{nF}
\end{aligned}
$$

Choose $\mathrm{C}_{2}=2.2 \mathrm{nF}$.
6. Calculate $C_{1}$ by equation (14) with pole $F_{p 2}$ at half the switching frequency.

$$
\begin{aligned}
\mathrm{C}_{1} & =\frac{1}{2 \times \pi \times \mathrm{R}_{4} \times \mathrm{F}_{\mathrm{P} 2}} \\
& =\frac{1}{2 \times \pi \times 16.9 \mathrm{k} \Omega \times 150 \mathrm{kHz}} \\
& =63 \mathrm{pF}
\end{aligned}
$$

Choose $\mathrm{C}_{1}=68 \mathrm{pF}$.
7. Calculate $\mathrm{R}_{3}$ by equation (13).

$$
\begin{aligned}
\mathrm{R}_{3} & =\frac{1}{2 \times \pi \times \mathrm{F}_{\mathrm{P} 1} \times \mathrm{C}_{3}} \\
& =\frac{1}{2 \times \pi \times 60.3 \mathrm{kHz} \times 2.2 \mathrm{nF}} \\
& =1.2 \mathrm{k} \Omega
\end{aligned}
$$

Choose $\mathrm{R}_{3}=1.2 \mathrm{k} \Omega$.

## B. Type II compensator design

If the electrolytic capacitors are chosen as power stage output capacitors, usually the Type II compensator can be used to compensate the system.

Type II compensator can be realized by simple RC circuit without feedback as shown in figure 6. $\mathrm{R}_{3}$ and $\mathrm{C}_{1}$ introduce a zero to cancel the double pole effect. $\mathrm{C}_{2}$ introduces a pole to suppress the switching noise. The following equations show the compensator pole zero location and constant gain.

$$
\begin{align*}
& \text { Gain }=g_{m} \times \frac{\mathrm{R}_{1}}{\mathrm{R}_{1}+\mathrm{R}_{2}} \times \mathrm{R}_{3}  \tag{15}\\
& \mathrm{~F}_{\mathrm{z}}=\frac{1}{2 \times \pi \times \mathrm{R}_{3} \times \mathrm{C}_{1}}  \tag{16}\\
& \mathrm{~F}_{\mathrm{p}} \approx \frac{1}{2 \times \pi \times \mathrm{R}_{3} \times \mathrm{C}_{2}} \tag{17}
\end{align*}
$$



Figure 6 - Bode plot of Type II compensator


Figure 7 - Type II compensator with transconductance amplifier

For this type of compensator, $F_{0}$ has to satisfy $\mathrm{F}_{\mathrm{LC}}<\mathrm{F}_{\mathrm{ESR}} \ll \mathrm{F}_{\mathrm{o}}<=1 / 10 \sim 1 / 5 \mathrm{~F}_{\mathrm{s}}$.

The following is parameters for type II compensator design. Input voltage is 40 V , output voltage is 5 V , output inductor is 6 uH , output capacitor is one 1000 uF with $30 \mathrm{~m} \Omega$ electrolytic capacitors.
1.Calculate the location of LC double pole $F_{L C}$ and ESR zero $\mathrm{F}_{\text {ESR }}$.

$$
\begin{aligned}
\mathrm{F}_{\text {LC }} & =\frac{1}{2 \times \pi \times \sqrt{\mathrm{L}_{\text {OUT }} \times \mathrm{C}_{\text {OUT }}}} \\
& =\frac{1}{2 \times \pi \times \sqrt{15 \mathrm{uH} \times 1000 \mathrm{uF}}} \\
& =1.3 \mathrm{kHz} \\
\mathrm{~F}_{\text {ESR }}= & \frac{1}{2 \times \pi \times \mathrm{ESR} \times \mathrm{C}_{\text {OUT }}} \\
= & \frac{1}{2 \times \pi \times 30 \mathrm{~m} \Omega \times 1000 \mathrm{uF}} \\
= & 5.3 \mathrm{kHz}
\end{aligned}
$$

2. Set $R_{2}$ equal to $1 \mathrm{k} \Omega$.
$R_{1}=\frac{R_{2} \times V_{\text {REF }}}{V_{\text {OUT }}-V_{\text {REF }}}=\frac{1 \mathrm{k} \Omega \times 0.8 \mathrm{~V}}{5 \mathrm{~V}-0.8 \mathrm{~V}}=191 \Omega$
Choose $R_{1}=191 \Omega$.
3. Set crossover frequency at $1 / 10 \sim 1 / 5$ of the swithing frequency, here $\mathrm{Fo}=30 \mathrm{kHz}$.
4.Calculate $R_{3}$ value by the following equation.
4.Calculate $R_{3}$ value by the following equation.

$$
\begin{aligned}
R_{3}= & \frac{V_{\text {OSC }}}{V_{\text {in }}} \times \frac{2 \times \pi \times \mathrm{F}_{0} \times \mathrm{L}}{R_{\text {ESR }}} \times \frac{1}{g_{m}} \times \frac{\mathrm{V}_{\text {OUT }}}{V_{\text {REF }}} \\
= & \frac{1.5 \mathrm{~V}}{33 \mathrm{~V}} \times \frac{2 \times \pi \times 30 \mathrm{kHz} \times 15 \mathrm{uH}}{30 \mathrm{~m} \Omega} \times \frac{1}{2.0 \mathrm{~mA} / \mathrm{V}} \\
& \times \frac{5 \mathrm{~V}}{0.8 \mathrm{~V}} \\
= & 13.3 \mathrm{k} \Omega
\end{aligned}
$$

Choose $\mathrm{R}_{3}=13.3 \mathrm{k} \Omega$.
5. Calculate $\mathrm{C}_{1}$ by setting compensator zero $\mathrm{F}_{z}$ at $75 \%$ of the LC double pole.

$$
\begin{aligned}
\mathrm{C}_{1} & =\frac{1}{2 \times \pi \times \mathrm{R}_{3} \times \mathrm{F}_{\mathrm{z}}} \\
& =\frac{1}{2 \times \pi \times 13.3 \mathrm{k} \Omega \times 0.75 \times 1.3 \mathrm{kHz}} \\
& =12.2 \mathrm{nF}
\end{aligned}
$$

Choose $\mathrm{C}_{1}=12 \mathrm{nF}$.
6. Calculate $\mathrm{C}_{2}$ by setting compensator pole $\mathrm{F}_{\mathrm{p}}$ at half the swithing frequency.

$$
\begin{aligned}
\mathrm{C}_{2} & =\frac{1}{\pi \times \mathrm{R}_{3} \times \mathrm{F}_{\mathrm{s}}} \\
& =\frac{1}{\pi \times 13.3 \mathrm{k} \Omega \times 300 \mathrm{kHz}} \\
& =80 \mathrm{pF}
\end{aligned}
$$

Choose $\mathrm{C}_{1}=82 \mathrm{pF}$.

## Output Voltage Calculation

Output voltage is set by reference voltage and external voltage divider. The reference voltage is fixed at 0.8 V . The divider consists of two ratioed resistors so that the output voltage applied at the Fb pin is 0.8 V when the output voltage is at the desired value. The following equation and picture show the relationship between $\mathrm{V}_{\text {OUT }}, \mathrm{V}_{\text {REF }}$ and voltage divider.

$$
\begin{equation*}
R_{1}=\frac{R_{2} \times V_{\text {REF }}}{V_{\text {OUT }}-V_{\text {REF }}} \tag{18}
\end{equation*}
$$

where $R_{2}$ is part of the compensator, and the value of $R_{1}$ value can be set by voltage divider.

See compensator design for $R_{1}$ and $R_{2}$ selection.


Voltage divider
Figure 8 - Voltage divider

## Input Capacitor Selection

Input capacitors are usually a mix of high frequency ceramic capacitors and bulk capacitors. Ceramic capacitors bypass the high frequency noise, and bulk capacitors supply switching current to the MOSFETs. Usually 1uF ceramic capacitor is chosen to decouple the high frequency noise. The bulk input capacitors are decided by voltage rating and RMS current rating. The RMS current in the input capacitors can be calculated as:

$$
\begin{align*}
& I_{\text {RMS }}=I_{\text {OUT }} \times \sqrt{D} \times \sqrt{1-D} \\
& D=\frac{V_{\text {OUT }}}{V_{\text {IN }}} \tag{19}
\end{align*}
$$

$\mathrm{V}_{\mathrm{I}}=33 \mathrm{~V}$, $\mathrm{V}_{\text {out }}=5 \mathrm{~V}$, lout $=3 \mathrm{~A}$, using equation (19), the result of input RMS current is 1.1 A .

For higher efficiency, low ESR capacitors are recommended. One Sanyo electrolytic capacitor 50ME180WX 50V 180uF $46 \mathrm{~m} \Omega$ with 1.19A RMS rating is chosen as input bulk capacitors.

## Power MOSFETs Selection

The power stage requires two N-Channel power MOSFETs. The selection of MOSFETs is based on maximum drain source voltage, gate source voltage, maximum current rating, MOSFET on resistance and power dissipation. The main consideration is the power loss contribution of MOSFETs to the overall converter efficiency. In this design example, two STM6920 are used. They have the following parameters: $\mathrm{V}_{\mathrm{DS}}=40 \mathrm{~V}, \mathrm{I}_{\mathrm{D}}$ $=7 \mathrm{~A}, \mathrm{R}_{\text {DSON }}=45 \mathrm{~m} \Omega, \mathrm{Q}_{\text {GATE }}=8.7 \mathrm{nC}$.

There are two factors causing the MOSFET power loss:conduction loss, switching loss.

Conduction loss is simply defined as:

$$
\begin{align*}
& \mathrm{P}_{\text {HCON }}=\mathrm{I}_{\mathrm{OUT}}{ }^{2} \times \mathrm{D} \times \mathrm{R}_{\text {DS(ON) }} \times K \\
& \mathrm{P}_{\text {LCON }}=\mathrm{I}_{\text {OUT }}{ }^{2} \times(1-\mathrm{D}) \times \mathrm{R}_{\mathrm{DS}(\mathrm{ON})} \times \mathrm{K}  \tag{20}\\
& \mathrm{P}_{\text {TOTAL }}=\mathrm{P}_{\text {HCON }}+\mathrm{P}_{\text {LCON }}
\end{align*}
$$

where the Ros(on) will increases as MOSFET junction temperature increases, K is Ros(on) temperature dependency. As a result, Ros(on) should be selected for the worst case, in which K approximately equals to 1.5 at $125^{\circ} \mathrm{C}$ according to STM6920 datasheet. Conduction loss should not exceed package rating or overall system thermal budget.

Switching loss is mainly caused by crossover conduction at the switching transition. The total switching loss can be approximated.

$$
\begin{equation*}
\mathrm{P}_{\mathrm{sw}}=\frac{1}{2} \times \mathrm{V}_{\text {IN }} \times \mathrm{I}_{\text {OUT }} \times \mathrm{T}_{\text {sw }} \times \mathrm{F}_{\mathrm{S}} \tag{21}
\end{equation*}
$$

where lout is output current, $T$ sw is the sum of $T_{R}$ and $T_{F}$ which can be found in mosfet datasheet, and $F s$ is switching frequency. Switching loss Psw is frequency dependent.

Also MOSFET gate driver loss should be considered when choosing the proper power MOSFET. MOSFET gate driver loss is the loss generated by discharging the gate capacitor and is dissipated in driver circuits. It is proportional to frequency and is defined as:

$$
\begin{equation*}
P_{\text {gate }}=\left(Q_{\text {HGATE }} \times V_{\text {HGS }}+Q_{\text {LGATE }} \times V_{\text {LGS }}\right) \times F_{S} \tag{22}
\end{equation*}
$$

where Qhaate is the high side MOSFETs gate charge, Qlgate is the low side MOSFETs gate charge, Vhas is the high side gate source voltage, and $\mathrm{V}_{\text {LGs }}$ is the low side gate source voltage.

This power dissipation should not exceed maximum power dissipation of the driver device.

## Over Current Limit Protection

Over current Limit for step down converter is achieved by sensing current through the low side MOSFET. For NX2154, the current limit is decided by the $R_{\text {Dson }}$ of the low side mosfet. When synchronous FET is on, and the voltage on SW pin is below 360 mV , the over current occurs. The over current limit can be calculated by the following equation.

$$
I_{\text {SET }}=\frac{360 \mathrm{mV}}{\mathrm{~K} \times \mathrm{R}_{\text {DSON }}}
$$

If MOSFET $R_{\text {DSON }}=45 \mathrm{~m} \Omega$, the worst case thermal consideration $\mathrm{K}=1.5$, then

$$
I_{\text {SET }}=\frac{320 \mathrm{mV}}{\mathrm{~K} \times \mathrm{R}_{\text {DSON }}}=\frac{360 \mathrm{mV}}{1.5 \times 45 \mathrm{~m} \Omega}=5.3 \mathrm{~A}
$$

## Layout Considerations

The layout is very important when designing high frequency switching converters. Layout will affect noise pickup and can cause a good design to perform with less than expected results.

There are two sets of components considered in the layout which are power components and small signal components. Power components usually consist of input capacitors, high-side MOSFET, low-side MOSFET, inductor and output capacitors. A noisy environment is generated by the power components due to the switching power. Small signal components are connected to sensitive pins or nodes. A multilayer layout which includes power plane, ground plane and signal plane is recommended.

Layout guidelines:

1. First put all the power components in the top layer connected by wide, copper filled areas. The input capacitor, inductor, output capacitor and the MOSFETs should be close to each other as possible. This helps to reduce the EMI radiated by the power loop due to the high switching currents through them.
2. Low ESR capacitor which can handle input RMS ripple current and a high frequency decoupling ceramic cap which usually is 1 uF need to be practically touching the drain pin of the upper MOSFET, a plane connection is a must.
3. The output capacitors should be placed as close as to the load as possible and plane connection is required.
4. Drain of the low-side MOSFET and source of the high-side MOSFET need to be connected thru a plane ans as close as possible. A snubber nedds to be placed as close to this junction as possible.
5. Source of the lower MOSFET needs to be con-
nected to the GND plane with multiple vias. One is not enough. This is very important. The same applies to the output capacitors and input capacitors.
6. Hdrv and Ldrv pins should be as close to MOSFET gate as possible. The gate traces should be wide and short. A place for gate drv resistors is needed to fine tune noise if needed.
7. Vcc capacitor, BST capacitor or any other bypassing capacitor needs to be placed first around the IC and as close as possible. The capacitor on comp to GND or comp back to FB needs to be place as close to the pin as well as resistor divider.
8. The output sense line which is sensing output
back to the resistor divider should not go through high frequency signals.
9. All GNDs need to go directly thru via to GND plane.
10. The feedback part of the system should be kept away from the inductor and other noise sources, and be placed close to the IC.
11. In multilayer PCB, separate power ground and analog ground. These two grounds must be connected together on the PC board layout at a single point. The goal is to localize the high current path to a separate loop that does not interfere with the more sensitive analog control function.

## TYPICAL APPLICATION FOR HIGH CURRENT



Figure 9 - High output current application of 2154


Figure 10-NX2154 LED application

## Waveforms for LED application



Figure 11 - LED application efficiency (One LUXEDN III star LED, VIN=12V)


Figure 12 - Startup in NX2154 LED application

## SOIC8 PACKAGE OUTLINE DIMENSIONS



| $\left\lvert\, \begin{aligned} & 0 \\ & 0 \\ & 0 \\ & \sum_{i=1} \\ & i=1 \end{aligned}\right.$ | SOIC-8LD |  |
| :---: | :---: | :---: |
|  | MILLIMETERS |  |
|  | MIN | MAX |
| A1 | 0.10 | 0.25 |
| B | 0.36 | 0.46 |
| C | 0.19 | 0.25 |
| D | 4.80 | 4.98 |
| E | 3.81 | 3.99 |
| e | 1.27 BSC |  |
| H | 5.80 | 6.20 |
| h | 0.25 | 0.50 |
| L | 0.41 | 1.27 |
| A | 1.52 | 1.72 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ |
| ZD | 0.53 REF |  |
| A2 | 1.37 | 1.57 |


| $\begin{aligned} & -1 \\ & 0 \\ & 0 \\ & \sum_{i=1}^{2} \\ & i 2 \end{aligned}$ | SOIC-8LD |  |
| :---: | :---: | :---: |
|  | INCHES |  |
|  | MIN | MAX |
| A1 | . 0040 | . 0098 |
| B | . 014 | . 018 |
| C | . 0075 | . 0098 |
| D | . 189 | 196 |
| E | . 150 | . 157 |
| e | . 050 BSC |  |
| H | . 2284 | . 2440 |
| h | . 0099 | . 0196 |
| L | . 016 | . 050 |
| A | . 060 | . 068 |
| $\alpha$ | $0^{\circ}$ | $8^{\circ}$ |
| ZD | . 021 REF |  |
| A2 | . 054 | . 062 |

NoTES

1. LEAD COPLANARITY SHOULD BE 0 TO 0.10 MM (.004") MAX.
2. PACKAGE SURFACE FINISHING
(2.1) TOP : MATTE (CHARMILLES \#18~30)
(2.2) ALL SIDES : MATTE (CHARMILLES \#18~30).
(2.3) BOTTOM : SMOOTH OR MATTE (CHARMILLES \#18~30)
3. ALL DIMENSIONS EXCLUDING MOLD FLASHES AND END FLASH FROM THE PACKAGE BODY SHALL NOT EXCEED 0.25 MM (.010") PER SIDE(D).
4. DETAIL OF PIN \#1 IDENTIFIER ARE OPTIONAL BUT MUST

BE LOCATED WITHIN THE ZONE INDICATED.

