### STDVE001A ### Adaptive single 3.4 Gbps TMDS/HDMI signal equalizer Preliminary Data #### **Features** - Compatible with the high-definition multimedia interface (HDMI) v1.3 digital interface - Conforms to the transition minimized differential signaling (TMDS) voltage standard on input and output channels - 340 MHz maximum clock speed operation supports all video formats with deep color at maximum refresh rates - 3.4 Gbps data rate per channel - Fully automatic adaptive equalizer for cables lengths up to 25 m - Single supply V<sub>CC</sub>: 3.135 to 3.465 V - ESD: ±8 KV contact for all I/Os - Integrated open-drain l<sup>2</sup>C buffer for display data channel (DDC) - 5.3 V tolerant DDC and HPD I/Os - Lock-up free operation of I<sup>2</sup>C bus - 0 to 400 kHz clock frequency for I<sup>2</sup>C bus - Low capacitance of all the channels - Equalizer regenerates the incoming attenuated TMDS signal - Buffer drives the TMDS outputs over long PCB track lengths - Low output skew and jitter - Tight input thresholds reduce bit error rates - On-chip selectable 50 $\Omega$ input termination - Low ground bounce - Data and control inputs provide undershoot clamp diode - Evaluation kit is available #### Table 1. Device summary ### Description The STDVE001A integrates a 4-channel 3.4 Gbps TMDS equalizer. High-speed data paths and flow-through pinout minimize the internal device jitter and simplify the board layout. The equalizer overcomes the intersymbol interference (ISI) jitter effects from lossy cables. The buffer/driver on the output can drive the TMDS output signals over long distances. In addition to this, STDVE001A integrates the 50 $\Omega$ termination resistor on all the input channels to improve performance and reduce board space. The device can be placed in a low-power mode by disabling the output current drivers. The STDVE001A is ideal for advanced TV and STB applications supporting HDMI/DVI standard. The differential signal from the HDMI/DVI ports can be routed through the STDVE001A to guarantee good signal quality at the HDMI receiver. Designed for very low skew, jitter and low I/O capacitance, the switch preserves the signal integrity to pass the stringent HDMI compliance requirements. | Order code | Operating temperature | Package | Packaging | |--------------|-----------------------|---------|---------------| | STDVE001ABTR | -40°C to 85°C | TQFP48 | Tape and reel | | STDVE001AQTR | -40°C to 85°C | QFN48 | Tape and reel | July 2008 Rev 2 1/49 This is preliminary information on a new product now in development or undergoing evaluation. Details are subject to change without notice. Contents STDVE001A ## **Contents** | 1 | Bloc | Block diagram 5 | | | | | |------|-------|--------------------------------------------------|--|--|--|--| | | 1.1 | Application diagrams | | | | | | 2 | Pin ( | configuration | | | | | | 3 | Fund | ctional description13 | | | | | | | 3.1 | Adaptive equalizer | | | | | | | 3.2 | Operating modes | | | | | | | 3.3 | HPD pins 16 | | | | | | | 3.4 | DDC channels | | | | | | | 3.5 | I2C DDC line repeater | | | | | | | 3.6 | Power-down condition 17 | | | | | | | 3.7 | Bias | | | | | | | 3.8 | Timing between HPD and DDC | | | | | | | 3.9 | CEC 19 | | | | | | 4 | Max | imum rating | | | | | | | 4.1 | Recommended operating conditions | | | | | | | 4.2 | DC electrical characteristics | | | | | | | 4.3 | DC electrical characteristics (I2C repeater) | | | | | | | 4.4 | DC electrical characteristics (CEC) | | | | | | | 4.5 | Dynamic switching characteristics | | | | | | | 4.6 | Dynamic switching characteristics (I2C repeater) | | | | | | 5 | Арр | lication information | | | | | | | 5.1 | Power supply sequencing | | | | | | | 5.2 | Power supply requirements | | | | | | | 5.3 | Differential traces | | | | | | | | 5.3.1 I2C lines application information | | | | | | 6 | Pack | kage mechanical data | | | | | | 7 | Revi | sion history48 | | | | | | 2/49 | | | | | | | STDVE001A List of tables # List of tables | Table 1. | Device summary | 1 | |-----------|---------------------------------------------------------------------|------| | Table 2. | Pin description | . 10 | | Table 3. | Adaptive equalizer gain with frequency | . 13 | | Table 4. | OE_N operating modes | | | Table 5. | Bias parameter | . 18 | | Table 6. | Absolute maximum ratings | . 20 | | Table 7. | Thermal data | . 20 | | Table 8. | Power supply characteristics | . 21 | | Table 9. | DC specifications for TMDS differential inputs | . 21 | | Table 10. | DC specifications for TMDS differential ouputs | . 22 | | Table 11. | DC specifications for OE_N, EQ_BOOST, EQ_BOOST2, PRE, DDC_EN inputs | . 23 | | Table 12. | Input termination resistor | . 23 | | Table 13. | External reference resistor | . 23 | | Table 14. | DDC I/O pins | . 23 | | Table 15. | Status pins (HPD_INT) | . 25 | | Table 16. | Status pins (HPD_EXT) | . 25 | | Table 17. | Supplies | . 26 | | Table 18. | Input/output SDA, SCL | . 26 | | Table 19. | DC electrical characteristics (CEC) | . 27 | | Table 20. | Clock and data rate | . 28 | | Table 21. | Differential output timings | . 28 | | Table 22. | Skew times | . 28 | | Table 23. | Turn-on and turn-off times | . 29 | | Table 24. | DDC I/O pins | . 29 | | Table 25. | Status pins (HPD_INT, HPD_EXT, OE_N) | . 29 | | Table 26. | Jitter | . 29 | | Table 27. | I2C repeater | . 30 | | Table 28. | ESD performance | . 33 | | Table 29. | TQFP48 (7 x 7 mm) mechanical data | . 43 | | Table 30. | QFN48 (7 x 7 mm) package mechanical data | . 47 | | Table 31. | Document revision history | . 48 | **577** List of figures STDVE001A # List of figures | Figure 1. | STDVE001A block diagram | . 5 | |------------|------------------------------------------------|-----| | Figure 2. | Equalizer functional diagram (one signal pair) | . 6 | | Figure 3. | DDC I2C bus repeater | . 6 | | Figure 4. | STDVE001A in a digital TV | . 7 | | Figure 5. | Pin configuration (TQFP48 package) | . 8 | | Figure 6. | Pin configuration (QFN48 package) | . 9 | | Figure 7. | STDVE001A gain vs. frequency | 14 | | Figure 8. | Test circuit for electrical characteristics | 34 | | Figure 9. | TMDS output driver | 34 | | Figure 10. | Test circuit for HDMI receiver and driver | 35 | | Figure 11. | Test circuit for turn off and turn off times | 36 | | Figure 12. | Test circuit for short circuit output current | 36 | | Figure 13. | Propagation delays | 37 | | Figure 14. | Turn-on and turn-off times | 37 | | Figure 15. | TSK(O) | 38 | | Figure 16. | TSK(P) | 38 | | Figure 17. | TSK(D) | 38 | | Figure 18. | AC waveform 1 (I2C lines) | 39 | | Figure 19. | Test circuit for AC measurements (I2C lines) | 39 | | Figure 20. | I2C bus timing | 39 | | Figure 21. | Typical application of I2C bus system | 41 | | Figure 22. | TQFP48 (7 x 7 mm) package outline | 42 | | Figure 23. | TQFP48 (7 x 7 mm) footprint recommendation | 44 | | Figure 24. | TQFP48 (7 x 7 mm) tape and reel information | 45 | | Figure 25 | OFN48 (7 x 7 mm) package outline | 46 | STDVE001A **Block diagram** #### **Block diagram** 1 Block diagram STDVE001A Pre Amp OE\_N OE\_N OE\_N Output current control Output current control AM00720V2 Figure 2. Equalizer functional diagram (one signal pair) STDVE001A Block diagram # 1.1 Application diagrams Pin configuration STDVE001A #### 2 Pin configuration STDVE001A Pin configuration Figure 6. Pin configuration (QFN48 package) Pin configuration STDVE001A Table 2. Pin description | Pin number | Pin name | Туре | Fund | ction | | |------------|------------|--------|----------------------------------------------------------------------------------------------|-------------------------------------------|--| | 1 | GND | Power | Ground | | | | 2 | VCC | Power | 3.3 V±5% DC supply | | | | 3 | CEC_IO | I/O | CEC signal to/from the conn | ector end | | | 4 | CEC_IO_INT | I/O | CEC signal to/from TV end | | | | 5 | GND | Power | Ground | | | | 6 | REXT | Analog | Connect to GND through a 4 reference resistor. Sets the coutput voltage compliant | output current to generate | | | 7 | HPD_EXT | Output | 0 to 5.0 V (nominal) output s<br>output. Open drain output. C<br>according to the HDMI speci | onnect an external resistor | | | 8 | SDA_EXT | I/O | DDC data I/O. Pulled-up by | external termination to V <sub>DD</sub> . | | | 9 | SCL_EXT | I/O | DDC clock I/O. Pulled-up by | external termination to V <sub>DD</sub> . | | | | | | TMDS output de-emphasis a | ndjustment | | | 10 | PRE | Input | PRE | Output de-emphasis | | | 10 | FRE | input | 0 V | 0 dB | | | | | | 3.3 V | 3 dB | | | 11 | VDD_EXT | Power | DC supply for DDC, HPD and unconnected) | d CEC (can be 5V or 3.3V or | | | 12 | GND | Power | Ground | | | | 13 | OUT_D4+ | Output | HDMI 1.3 compliant TMDS of differential output signal with | | | | 14 | OUT_D4- | Output | HDMI 1.3 compliant TMDS of differential output signal with | | | | 15 | VCC | Power | 3.3V±10% DC supply | | | | 16 | OUT_D3+ | Output | HDMI 1.3 compliant TMDS output. OUT_D3+ makes a differential output signal with OUT_D3 | | | | 17 | OUT_D3- | Output | HDMI 1.3 compliant TMDS output. OUT_D3- makes a differential output signal with OUT_D3+. | | | | 18 | GND | Power | Ground | | | | 19 | OUT_D2+ | Output | HDMI 1.3 compliant TMDS output. OUT_D2+ makes a differential output signal with OUT_D2 | | | | 20 | OUT_D2- | Output | HDMI 1.3 compliant TMDS of differential output signal with | | | | 21 | VCC | Power | 3.3V±10% DC supply | | | STDVE001A Pin configuration Table 2. Pin description (continued) | Table 2. | riii description (continued) | | | | | | | |------------|------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|------------------|--|--| | Pin number | Pin name | Туре | | Fun | ction | | | | 22 | OUT_D1+ | Output | | HDMI 1.3 compliant TMDS output. OUT_D1+ makes a differential output signal with OUT_D1 | | | | | 23 | OUT_D1- | Output | | HDMI 1.3 compliant TMDS output. OUT_D1- makes a differential output signal with OUT_D1+. | | | | | 24 | GND | Power | Ground | | | | | | | | | Active low ena | Active low enable signal | | | | | 25 | OE_N | Input | OE_N | N_D<br>termination | IOUT_D outputs | | | | | | | 1 | High-Z | High-Z | | | | | | | 0 | 50 Ω | Active | | | | 26 | VDD_INT | Power | DC supply for DDC, HPD and CEC (can be 5V or 3.3V or unconnected) | | | | | | 27 | GND | Power | Ground | | | | | | 28 | SCL_INT | I/O | DDC Clock I/O. Pulled-up by external termination to VCC. | | | | | | 29 | SDA_INT | I/O | DDC Data I/O | DDC Data I/O. Pulled-up by external termination to VCC. | | | | | 30 | HPD_INT | Input | Sink side, Low-frequency, 0V to 5V (nominal) hot plug detector input signal. Voltage high indicates "plugged" state; voltage low indicates "unplugged" state. High: 5V power signal asserted from source to sink and EDID is ready Low: No 5V power signal is asserted from source to sink or EDID is not ready | | | | | | 31 | GND | Power | Ground | | | | | | 32 | DDC_EN | Input | I <sup>2</sup> C repeater 6 | enable signal | | | | | | | | DDC | EN | I2C repeater | | | | | | | 0 V | | Disabled, high-Z | | | | | | | 3.3 V | | Enabled, active | | | | 33 | VCC | Power | 3.3 V±10% D | C supply | , | | | Pin configuration STDVE001A Table 2. Pin description (continued) | Pin number | Pin name | Туре | Function | | | |------------|-------------------------|-------|------------------------------------------------------------------------------|-----------------------------------|----------------------| | | | | TMDS input e | qualization sel | ector (control pin). | | | | | EQ_BOOST<br>2 | EQ_BOOST<br>1 | Setting at 825 MHz | | 34-35 | EQ_BOOST1,<br>EQ_BOOST2 | Input | 0 | 0 | 11 dB | | | | | 0 | 1 | 9 dB | | | | | 1 | 0 | 4 dB | | | | | 1 | 1 | 16 dB | | 36 | GND | Power | Ground | | | | 37 | GND | Power | Ground | | | | 38 | IN_D1- | Input | HDMI 1.3 compliant TMDS input. IN_D1- makes a differential pair with IN_D1+. | | | | 39 | IN_D1+ | Input | HDMI 1.3 compliant TMDS input. IN_D1+ makes a differential pair with IN_D1 | | | | 40 | VCC | Power | 3.3V±10% DC supply | | | | 41 | IN_D2- | Input | HDMI 1.3 compliant TMDS input. IN_D2- makes a differential pair with IN_D2+. | | | | 42 | IN_D2+ | Input | HDMI 1.3 compliant TMDS input. IN_D2+ makes a differential pair with IN_D2 | | | | 43 | GND | Power | Ground | | | | 44 | IN_D3- | Input | | npliant TMDS i<br>ir with IN_D3+. | nput. IN_D3- makes a | | 45 | IN_D3+ | Input | HDMI 1.3 compliant TMDS input. IN_D3+ makes a differential pair with IN_D3 | | | | 46 | VCC | Power | 3.3V±10% DC | Supply | | | 47 | IN_D4- | Input | HDMI 1.3 compliant TMDS input. IN_D4- makes a differential pair with IN_D4+. | | | | 48 | IN_D4+ | Input | HDMI 1.3 compliant TMDS input. IN_D4+ makes a differential pair with IN_D4 | | | ### 3 Functional description The STDVE001A routes physical layer signals for high bandwidth digital video and is compatible with low voltage differential signaling standard like TMDS. The device passes the differential inputs from a video source to a common display when it is in the active mode of operation. The device conforms to the TMDS standard on both inputs and outputs. The low on-resistance and low I/O capacitance of the switch in STDVE001A result in a very small propagation delay. Additionally, it supports the DDC, HPD and CEC signaling. The I<sup>2</sup>C interface of the enabled input port is linked to the I<sup>2</sup>C interface of the output port, and the hot plug detector (HPD) of the enabled input port is output to HPD\_EXT. ### 3.1 Adaptive equalizer The equalizer dramatically reduces the intersymbol interference (ISI) jitter and attenuation from long or lossy transmission media. The inputs present high impedance when the device is not active or when $V_{CC}$ is absent or 0 V. In all other cases, the 50 $\Omega$ termination resistors on input channels are present. This circuit helps to improve the signal eye pattern significantly. Shaping is performed by the gain stage of the equalizer to compensate the signal degradation and then the signals are driven on to the output ports. The equalizer is fully adaptive and automatic in function providing smaller gain at low frequencies and higher gain at high frequencies. The default setting of EQ = 00 is recommended on EQ pins for optimized operation. Table 3. Adaptive equalizer gain with frequency | Freq (MHz) | Gain in dB<br>(EQ=00) | Gain in dB<br>(EQ=01) | Gain in dB<br>(EQ=10) | Gain in dB<br>(EQ=11) | |------------|-----------------------|-----------------------|-----------------------|-----------------------| | 225 | 3 | 2 | 0 | 6.5 | | 325 | 5 | 3 | 1 | 8.5 | | 410 | 6.5 | 4.5 | 1.5 | 11 | | 825 | 11 | 9 | 4 | 16 | | 1650 | 16 | 14 | 8.5 | 21.5 | Figure 7. STDVE001A gain vs. frequency The equalizer of STDVE001A is fully adaptive and automatic in function. The default setting of EQ = 00 is recommended for optimal operation. The equalizer performance is optimized for all frequencies over the cable lengths from 1m to 25 m at EQ = 00. If cable lengths greater than 25 m are desired in application, then EQ = 11 setting is recommended. The other two EQ settings of 01 and 10 are provided simply for fine-tuning purposes and can be used for very short external cables or PCB traces only if deemed necessary. #### Input termination The STDVE001A integrates precise 50 $\Omega\pm5\%$ termination resistors, pulled up to V<sub>CC</sub>, on all its differential input channels. External terminations are not required. This gives better performance and also minimizes the PCB board space. These on-chip termination resistors should match the differential characteristic impedance of the transmission line. Since the output driver consists of current steering devices, an output voltage is not generated without a termination resistor. Output voltage levels are dependent on the value of the total termination resistance. The STDVE001A produces TMDS output levels for point-to-point links that are doubly terminated (100 $\Omega$ at each end). With the typical 10 mA output current, the STDVE001A produces an output voltage of 3.3 - 0.5 V = 2.8 V when driving a termination line terminated at each end. The input terminations are selectable thus saving power for the unselected ports. #### **Output buffers** Each differential output of the STDVE001A drives external 50 $\Omega$ load (pull-up resistor) and conforms to the TMDS voltage standard. The output drivers consist of 10 mA differential current-steering devices. The driver outputs are short-circuit current limited and are high-impedance to ground when $OE_N = H$ or the device is not powered. The current steering architecture requires a resistive load to terminate the signal to complete the transmission loop from $V_{CC}$ to GND through the termination resistor. Because the device switches the direction of the current flow and not voltage levels, the output voltage swing is determined by $V_{CC}$ minus the voltage drop across the termination resistor. The output current drivers are controlled by the $OE_N$ pin and are turned off when $OE_N$ is a high. A stable 10 mA current is derived by accurate internal current mirrors of a stable reference current which is generated by band-gap voltage across the REXT. The differential output driver provides a typical 10 mA current sink capability, which provides a typical 500 mV voltage drop across a 50 $\Omega$ termination resistor. **577** #### TMDS voltage levels The TMDS interface standard is a signaling method intended for point-to-point communication over a tightly controlled impedance medium. The TMDS standard uses a lower voltage swing than other common communication standards, achieving higher data rates with reduced power consumption while reducing EMI emissions and system susceptibility to noise. The device is capable of detecting differential signals as low as 100 mV within the entire common mode voltage range. ### 3.2 Operating modes Table 4. OE\_N operating modes | | Input | | Out | put | Function | | |------|-------|-----|------|------|----------------|--| | OE_N | IN+ | IN- | OUT+ | OUT- | Function | | | L | Н | L | Н | L | Active mode | | | L | L | Н | L | Н | Active mode | | | Н | Х | Х | Hi-Z | Hi-Z | Low power mode | | The OE\_N input activates a hardware power down mode. When the power down mode is active (OE\_N = H), all input and output buffers and internal bias circuitry are powered-off and disabled. Outputs are tri-stated in power-down mode. When exiting power-down mode, there is a delay associated with turning on band-references and input/output buffer circuits. Note that the OE\_N pin is only used to disable the TMDS paths in the chip to same maximum amount of current. It does not affect the HPD, DDC and CEC portions. The DDC is controlled only by the DDC\_EN pin whereas the HPD and CEC are always active as long as the supply to the chip is present. **5**// ### 3.3 HPD pins The input pin HPD\_INT is 5 V tolerant, allowing direct connection tp 5 V signals. The output HPD pin has open-drain structure so that the disabled HPD output is driven to GND whereas the enabled HPD port has the same polarity as the HPD\_INT. Note that the HPD output should have an external pull-up resistor connected to +5 V from the HDMI source. ### 3.4 DDC channels The DDC channels are designed together with a bi-directional buffer so as to ensure the voltage levels on the $I^2C$ lines are met even after long capacitive cables. This feature eliminates the errors during EDID and HDCP reading. 577 ### 3.5 I<sup>2</sup>C DDC line repeater The device contains two identical bi-directional open-drain, non-inverting buffer circuits that enable I $^2$ C DDC bus lines to be extended without degradation in system performance. The STDVE001A buffers both the serial data (DDC SDA) and serial clock (DDC SCL) on the I $^2$ C bus, while retaining all the operating modes and features of the I $^2$ C system. This enables two buses of 400 pF bus capacitance to be connected in an I $^2$ C application. These buffers are operational from a supply V of 3.0 V to 3.6 V. The $I^2C$ bus capacitance limit of 400 pF restricts the number of devices and bus length. The STDVE001A enables the system designer to isolate the two halves of a bus, accommodating more $I^2C$ devices or longer trace lengths. It can also be used to run two buses, one at 5 V and the other at 3.3 V or a 400 kHz and 100 kHz bus, where the 100 kHz bus is isolated when 400 kHz operation of the other bus is required. The STDVE001A can be used to run the $I^2C$ bus at both 5 V and 3.3 V interface levels. The DDC\_EN acts as the enable for the DDC buffer. The DDC\_EN line should not change state during an I<sup>2</sup>C operation, because disabling during bus operation hangs the bus and enabling port may through a bus cycle could confuse the I<sup>2</sup>C ports being enabled. The DDC\_EN input should change state only when the global bus and repeater port are in idle state, to prevent system failures. The output low levels for each internal buffer are approximately 0.5 V, but the input voltage of each internal buffer must be 70 mV or more below the output low level, when the output internally is driven low. This prevents a lock-up condition from occurring when the input low condition is released. As with the standard I<sup>2</sup>C system, pull up resistors are required to provide the logic high levels on the buffered bus. The STDVE001A has standard open collector configuration of the I<sup>2</sup>C bus. The size of the pull up resistors depends on the system, but each side of the repeater must have a pull up resistor. This part is designed to work with standard mode and fast mode I<sup>2</sup>C devices. Standard mode I<sup>2</sup>C devices only specify 3 mA output drive, this limits the termination current to 3 mA in a generic I<sup>2</sup>C system where standard mode devices and multiple masters are possible. Under certain conditions, higher termination currents can be used. #### 3.6 Power-down condition The OE\_N pin can be used to disable the device. Also there is no ESD protection dode to supply on any of the IOs. This prevents a reverse current flow condition when the main box is switched off while the TV is switched on. The OE\_N is used to disable most of the internal circuitry of STDVE001A that puts the device in a low power mode of operation. #### 3.7 Bias The bandgap reference voltage over the external $R_{EXT}$ reference resistor sets the internal bias reference current. This current and its factors (achieved by employing highly accurate and well matched current mirror circuit topologies) are generated on-chip and used by several internal modules. The 10 mA current used by the transmitter block is also generated using this reference current. It is important to ensure that the $R_{EXT}$ value is within the $\pm 1\%$ tolerance range of its typical value. Table 5. Bias parameter | Parameter | Min | Тур | Max | Unit | |-----------------|-----|-----|-----|------| | Bandgap voltage | | 1.2 | | V | The output voltage swing depends on 3 components: supply voltage ( $V_{supply}$ ), termination resistor ( $R_T$ ) and current drive ( $I_{drive}$ ). The supply voltage can vary from 3.3 V ±5%, termination resistor can vary from 50 $\Omega$ ±10%. The voltage on the output is given by: V<sub>supply</sub> -I<sub>drive</sub> x R<sub>T</sub>. The variation on I<sub>drive</sub> must be controlled to ensure that the voltage on HDMI output is within the HDMI specification under all conditions. This is achieved when: 400 mV ≤I<sub>drive</sub> x R<sub>T</sub> ≤600 mV with typical value centered at 500 mV. ## 3.8 Timing between HPD and DDC It is important to ensure that the I<sup>2</sup>C DDC interface is ready by the time the HPD detection is complete. As soon as the discovery is finished by the HPD detection, the configuration data is exchanged between a source and sink through the $I^2C$ DDC interface. The STDVE003 Afs DDC interface is ready for communication as soon as the power supply to the chip is present and stable. When the desired port is enabled and the chip is out of shutdown mode, the $I^2C$ DDC lines can be used for communication. Thus, as soon as the HPD detection sequence is complete, the DDC interface can be readily used. There is no delay between the HPD detection and $I^2C$ DDC interface to be ready. 57 ### 3.9 CEC The CEC channel is a dedicated single pin bus and electrically translates to a bi-directional buffer used to ensure that the electrical specs of the CEC are met even with high capacitance on the single CEC line. The pull-up resistor of 26K? is integrated on either sides of the buffer. The CEC is used for AV control of the electronic devices connected in a HDMI cluster. The drive of the buffer is set to meet the requirements of the CEC. This is optionally used for higher-level user functions such as automatic set-up tasks or tasks typically associated with infrared remote control usage. The CEC line is continuously monitored during the power-on state and is not monitored during powered-off state. In powered off state, the CEC line should not be pulled low and it should not affect the CEC communication between other devices. The maximum capacitance on the CEC lines can be 7.2nF. 577 Maximum rating STDVE001A ## 4 Maximum rating Stressing the device above the rating listed in the "absolute maximum ratings" table may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the operating sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents. Table 6. Absolute maximum ratings | Symbol | Parameter | Value | Unit | | |------------------|-----------------------------------------------|-------------------------------------------------------|--------------|----| | V <sub>CC</sub> | Supply voltage to ground | | -0.5 to +4.0 | V | | | DC input voltage (TMDS ports) | 1.7 to +4.0 | V | | | VI | OE_N, DDC_EN, PRE, EX_BOOST1, EX | _BOOST2 | -0.5 to +4.0 | V | | -1 | SDA_INT, SCL_INT, SDA_EXT, SCL_EXT<br>HPD_EXT | -0.5 to +6.0 | V | | | IO | DC output current | 120 | mA | | | T <sub>STG</sub> | Storage temperature | | -65 to +150 | °C | | TL | Lead temperature (10 sec) | 300 | °C | | | V <sub>ESD</sub> | Electrostatic discharge voltage on all IOs | Contact discharge<br>as per IEC61000-<br>4-2 standard | ±8 | kV | Table 7. Thermal data | Symbol | Parameter | TQFP48<br>QFN48 | Unit | |------------------|----------------------------------------|-----------------|------| | $\Theta_{\! JA}$ | Thermal coefficient (junction-ambient) | 48 | °C/W | ## 4.1 Recommended operating conditions ### 4.2 DC electrical characteristics $T_A = -40 \text{ to } +85 \text{ °C}, V_{CC} = 3.3 \text{ V} \pm 5\%$ (a) Table 8. Power supply characteristics | Symbol | Parameter | Test condition | | | Unit | | |-----------------|----------------|-------------------------------------------------------------------------------------------------------------------------------------|-------|-----|-------|------| | Symbol | | rest condition | Min | Тур | Max | Unit | | V <sub>CC</sub> | Supply voltage | | 3.135 | 3.3 | 3.465 | V | | Icc | Supply current | All inputs/outputs are enabled. Inputs are terminated with 50 Ω to V <sub>CC</sub> . V <sub>CC</sub> = 3.465 V Data rate = 3.4 Gbps | | 130 | | mA | Table 9. DC specifications for TMDS differential inputs | Symbol | Parameter | Test condition | | Value | | Unit | | |------------------|----------------------------------------------------------------|---------------------------------------------------------|-----------------------|-------|------------------------|-------|--| | Symbol | raiailletei | | Min | Тур | Max | Offic | | | V <sub>TH</sub> | Differential input high<br>threshold<br>(peak-to-peak) | $V_{CC} = 3.465 \text{ V}$<br>over the entire $V_{CMR}$ | | 0 | 150 | mV | | | V <sub>TL</sub> | Differential input low threshold | $V_{CC} = 3.465 \text{ V}$<br>over the entire $V_{CMR}$ | -150 | 0 | | mV | | | V <sub>ID</sub> | Differential input<br>voltage<br>(peak-to-peak) <sup>(1)</sup> | V <sub>CC</sub> = 3.465 V | 150 | | 1560 | mV | | | V <sub>CMR</sub> | Common mode voltage range | | V <sub>CC</sub> - 0.3 | | V <sub>CC</sub> - 0.04 | V | | | C <sub>IN</sub> | Input capacitance | IN+ or IN- to<br>GND<br>F = 1 MHz | | 3.5 | | pF | | Differential output voltage is defined as | (OUT+ - OUT-) |. Differential input voltage is defined as | (IN+ - IN-) |. a. Typical parameters are measured at $V_{CC}$ = 3.3 V, $T_A$ = +25 °C. Maximum rating STDVE001A Table 10. DC specifications for TMDS differential ouputs | Symbol | Parameter | Test condition | - | Value | | Unit | |--------------------|-----------------------------------------------------------------|-------------------------------------------------------------------|----------------------|-------|----------------------|------| | Symbol | Parameter | rest condition | Min | Тур | Max | Onit | | V <sub>OH</sub> | Single-ended high level output voltage | | V <sub>CC</sub> -10 | | V <sub>CC</sub> +10 | mV | | V <sub>OL</sub> | Single-ended low level output voltage | | V <sub>CC</sub> -600 | | V <sub>CC</sub> -400 | mV | | V <sub>swing</sub> | Single ended output swing voltage | $V_{CC} = 3.3 \text{ V}$ $R_{TERM} = 50 \Omega$ | 400 | 500 | 600 | mV | | V <sub>OD</sub> | Differential output<br>voltage<br>(peak-to-peak) <sup>(1)</sup> | $V_{CC} = 3.3 \text{ V}$ $R_{TERM} = 50 \Omega$ | 800 | 1000 | 1200 | mV | | I <sub>OH</sub> | Differential output high level current | | 0 | | 50 | μΑ | | I <sub>OL</sub> | Differential output low level current | | 8 | 10 | 12 | mA | | I <sub>SC</sub> | Output driver short-<br>circuit current<br>(continuous) | OUT± = GND<br>through a 50 $\Omega$<br>resistor.<br>See Figure 12 | | | 12 | mA | | Соит | Output capacitance | OUT+ or OUT-<br>to GND when tri-<br>state<br>F = 1 MHz | | 5.5 | | pF | <sup>1.</sup> Differential output voltage is defined as | (OUT+ - OUT-) |. Differential input voltage is defined as | (IN+ - IN-) | Table 11. DC specifications for OE\_N, EQ\_BOOST, EQ\_BOOST2, PRE, DDC\_EN inputs | Symbol | Parameter | Test condition | | Value | | Unit | |-----------------|--------------------------|----------------------------------------------------------------|------|-------|-----|-------| | Symbol | raiametei | rest condition | Min | Тур | Max | Offic | | V <sub>IH</sub> | HIGH level input voltage | High level guaranteed | 2.0 | | | V | | V <sub>IL</sub> | LOW level input voltage | Low level guaranteed | -0.5 | | 0.8 | V | | V <sub>IK</sub> | Clamp diode voltage | V <sub>CC</sub> = 3.465 V<br>I <sub>IN</sub> = -18 mA | -1.2 | -0.8 | | V | | I <sub>IH</sub> | Input high current | V <sub>CC</sub> = 3.465 V<br>V <sub>IN</sub> = V <sub>CC</sub> | -5 | | +5 | μΑ | | I <sub>IL</sub> | Input low current | V <sub>CC</sub> = 3.465 V<br>V <sub>IN</sub> = GND | -5 | | +5 | μΑ | | C <sub>IN</sub> | Input capacitance | Pin to GND<br>F = 1 MHz | | 3.5 | | pF | ### Table 12. Input termination resistor | Symbol | Parameter | Test condition | Value | | | Unit | |-------------------|-------------------------------------------------------------------------------------|--------------------------|-------|----|----|------| | R <sub>TERM</sub> | Differential input termination resistor on IN± channels relative to V <sub>CC</sub> | I <sub>IN</sub> = -10 mA | 45 | 50 | 55 | Ω | ### Table 13. External reference resistor | Symbol | Parameter | Test condition | | Unit | | | |------------------|-------------------------------------------------|-----------------------|-----|------|-----|-----| | | rarameter | rest condition | Min | Тур | Max | Omi | | R <sub>EXT</sub> | Resistor for TMDS compliant voltage swing range | Tolerance for R = ±1% | | 4.7 | | ΚΩ | #### Table 14. DDC I/O pins | Symbol | Parameter | Test condition | | Unit | | | |---------------------|---------------|----------------|-----|------|-----|------| | | raiailletei | rest condition | Min | Тур | Max | Onit | | V <sub>I(DDC)</sub> | Input voltage | | GND | | 5.3 | V | Maximum rating STDVE001A Table 14. DDC I/O pins | Symbol | Parameter | Test condition | | Value | | Unit | |------------------|--------------------------|----------------------------------------------------------------------------------------------|-----|-------|-----|-------| | Symbol | Farameter | rest condition | Min | Тур | Max | Offic | | | Input leakage current | V <sub>CC</sub> = 3.465 V<br>Input port= 5.3 V<br>Output port = 0.0 V<br>Switch is isolated | | | 6 | μA | | II(leak) | | V <sub>CC</sub> = 3.465 V<br>Input port = 3.3 V<br>Output port = 0.0 V<br>Switch is isolated | | | 2 | μA | | C | Input/output capacitance | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch disabled | | 5 | | pF | | C <sub>I/O</sub> | | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch enabled | | 9 | | pF | Table 15. Status pins (HPD\_INT) | Cumbal | Parameter | Test condition | | | Unit | | |-----------------|--------------------------|--------------------------------------------------|-----|-----|------|------| | Symbol | Farameter | rest condition | Min | Тур | Max | Unit | | V <sub>IH</sub> | High level input voltage | V <sub>CC</sub> = 3.3 V<br>High level guaranteed | 2.0 | | 5.3 | V | | V <sub>IL</sub> | Low level input voltage | V <sub>CC</sub> = 3.3 V<br>Low level guaranteed | GND | | 0.8 | V | | | Input lookogo gurrent | V <sub>CC</sub> = 3.465 V<br>Output = 5.3 V | | | 4 | μΑ | | I(leak) | Input leakage current | V <sub>CC</sub> = 3.465 V<br>Output = 3.3 V | | | 2 | μΑ | Table 16. Status pins (HPD\_EXT)<sup>(1)</sup> | Sumbal | Parameter | Test condition | Value | | | Unit | |------------------|--------------------------------------|------------------------------------------------------|-------|-----|-----|------| | Symbol | Parameter | rest condition | Min | Тур | Max | Onit | | V | Voltage | | GND | | 5.3 | V | | C | | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch disabled | | 5 | | pF | | C <sub>I/O</sub> | Input/output capacitance | V <sub>I</sub> = 0 V<br>F = 1 MHz<br>Switch enabled | | 9 | | pF | | V <sub>OL</sub> | Output low voltage (open drain I/Os) | V <sub>CC</sub> = 3.3 V<br>I <sub>OL</sub> = 8 mA | | | 0.4 | V | <sup>1.</sup> Typical parameters are measured at $V_{CC} = 3.3 \text{ V}$ , $T_A = +25 \text{ °C}$ . Maximum rating STDVE001A # 4.3 DC electrical characteristics (I<sup>2</sup>C repeater) ( $T_A$ = -40 to +85 °C, $V_{CC}$ = 3.3 V ± 5%, GND = 0 V; unless otherwise specified) Table 17. Supplies | Symbol | Parameter | Test condition | Value | | | Unit | |-----------------|-------------------|----------------|-------|-----|-------|------| | | Farameter | | Min | Тур | Max | Onit | | V <sub>CC</sub> | DC supply voltage | | 3.135 | 3.3 | 3.465 | V | Table 18. Input/output SDA, SCL | Completed | Danamatan | Took oon dision | | Value | | 11:4 | |-----------------|---------------------------------------------------|--------------------------------------------|---------------------|-------|---------------------|------| | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | V <sub>IH</sub> | High level input voltage | | 0.7 V <sub>CC</sub> | | 5.3 | V | | V <sub>IL</sub> | Low level input voltage <sup>(1)</sup> | | -0.5 | | 0.3 V <sub>CC</sub> | V | | $V_{ILc}$ | Low level input voltage contention <sup>(1)</sup> | | -0.5 | | 0.4 | V | | V <sub>IK</sub> | Input clamp voltage | I <sub>I</sub> = -18 mA | _ | _ | -1.2 | V | | I <sub>IL</sub> | Input current low (SDA, SCL) | Input current low (SDA, SCL) | _ | - | 1 | μА | | | Input current high | V <sub>I</sub> = 3.465 V<br>(SDA, SCL) | _ | - | 10 | μА | | I <sub>IH</sub> | (SDA, SCL) | V <sub>I</sub> = 5.3 V<br>(SDA, SCL) | _ | _ | 10 | μА | | V | LOW-level output | I <sub>OL</sub> = 3 mA | | | 0.4 | V | | V <sub>OL</sub> | voltage | I <sub>OL</sub> = 6 mA | | | 0.65 | V | | la | Output high level | V <sub>O</sub> = 3.6 V;<br>driver disabled | _ | _ | 10 | μА | | Іон | leakage current | V <sub>O</sub> = 5.3 V;<br>driver disabled | _ | _ | 10 | μА | | C <sub>I</sub> | Input capacitance | V <sub>I</sub> = 3 V or 0 V | _ | 6 | 7 <sup>(2)</sup> | pF | V<sub>IL</sub> specification is for the first low level seen by the SDA/SCL lines. V<sub>ILC</sub> is for the second and subsequent low levels seen by the SDA/SCL lines. <sup>2.</sup> The SCL/SDA $C_I$ is about 200 pF when $V_{CC} = 0$ V. The STDVE001A should be used in applications where power is secured to the repeater but an active bus remains on either set of the SDA/SCL pins. ## 4.4 DC electrical characteristics (CEC) (TA = -40 to +85 °C, VCC = $3.3V \pm 5\%$ , GND=0V; unless otherwise specified) Table 19. DC electrical characteristics (CEC) | Symbol | Parameter | Test condition | | Valu | ne | | |---------------------|--------------------------------------------|-------------------------|-------|--------------------|-------|------| | Symbol | Parameter | rest condition | Min | Тур | Max | Unit | | V <sub>CC</sub> | DC supply voltage | | 3.135 | 3.3 | 3.465 | V | | V <sub>OL</sub> | Logic 0 output | | 0.0 | | 0.6 | V | | V <sub>OH</sub> | Logic 1 output | | 2.5 | | 3.63 | V | | V <sub>HL(th)</sub> | High to low input V treshold for logic '0' | | | Vcec('0')<br>≥ 0.8 | | V | | V <sub>LH(th)</sub> | Low to high input V treshold for logic '1' | | | Vcec('1') ≥ 2.0 | | V | | V <sub>hys</sub> | Typical input hysteresis <sup>(1)</sup> | | | 0.4 | | V | | T <sub>r</sub> | Maximum rise time (10% to 90%) | C <sub>L</sub> = 7.2 nF | | | 250 | μs | | T <sub>f</sub> | Maximum fall time (90% to 10%) | C <sub>L</sub> = 7.2 nF | | | 50 | μs | | RPU | Internal pull-up resistor <sup>(2)</sup> | | 23.4 | 26 | 28.6 | ΚΩ | | I <sub>OFF</sub> | CEC IO current in upowered state | V <sub>CC</sub> = 0.0 V | | | 1.8 | μА | Input hysteresis is normally supplied by the microprocessor input circuit. In this case, additional hysteresis circuitry is not needed. <sup>2.</sup> The internal device pull-up should be disconnected from the line when the device is powered-off. **Maximum rating** STDVE001A #### Dynamic switching characteristics(b) 4.5 $\rm T_A$ = -40 to +85 °C, $\rm V_{CC}$ = 3.3 V ± 5%, $\rm R_{TERM}$ = 50 $\Omega$ ± 5%, $\rm C_L$ = 5 pF). Typical values are at $T_A$ = +25 °C and $V_{CC}$ = 3.3 V. Table 20. Clock and data rate | Symbol | Parameter | Test condition | | Unit | | | |-------------------|---------------------------------------------------------------|----------------|-----|------|-----|------| | | | | Min | Тур | Max | | | f <sub>CK</sub> | Clock frequency<br>(1/10th of the<br>differenttial data rate) | | 25 | | 340 | MHz | | D <sub>rate</sub> | Signaling rate | | | | 3.4 | Gbps | Table 21. **Differential output timings** | Symbol | Parameter | Test condition | | | Unit | | |------------------|--------------------------------------------|---------------------------------------------------------|-----|-----|------|------| | | | | Min | Тур | Max | Onit | | t <sub>r</sub> | Differential data and | 20% to 80% of V <sub>OD</sub> | 75 | 150 | 240 | ps | | t <sub>f</sub> | clock output rise/fall times | 80% to 20% of V <sub>OD</sub> | 75 | 150 | 240 | ps | | t <sub>PLH</sub> | Differential low to high propagation delay | Alternating 1 and 0 pattern at slow and fast data rates | 250 | | 800 | ps | | t <sub>PHL</sub> | Differential high to low propagation delay | Measure at 50% V <sub>OD</sub> between input to output | 250 | | 800 | ps | Table 22. Skew times | Symbol | Parameter | Test condition | | | Unit | | |---------------------|-----------------------------------------------|---------------------------------------------------------------------------------------------------|-----|-----|------|------| | Symbol | | | Min | Тур | Max | Onit | | t <sub>SK(O)</sub> | Inter-pair channel-to-<br>channel output skew | | | | 100 | ps | | t <sub>SK(P)</sub> | Pulse skew | t <sub>PLH</sub> - t <sub>PHL</sub> | | 25 | 80 | ps | | t <sub>SK(D)</sub> | Intra-pair differential skew | | | | 44 | ps | | t <sub>SK(CC)</sub> | Output channel to channel skew | Difference in propagation delay (t <sub>PLH</sub> or t <sub>PHL</sub> ) among all output channels | | 50 | 125 | ps | 28/49 Downloaded from Elcodis.com electronic components distributor b. The timing values in this section are tested during characterization and are guaranteed by design and simulation. Not tested in production. Table 23. Turn-on and turn-off times | Symbol | Parameter | Test condition | Value | | | Unit | |------------------|--------------------------|-------------------------------------------------------|-------|-----|-----|-------| | | | | Min | Тур | Max | Offic | | t <sub>ON</sub> | TMDS output enable time | Time from OE_N to OUT± change from tristate to active | | 12 | 20 | ns | | t <sub>OFF</sub> | TMDS output disable time | Time from OE_N to OUT± change from active to tristate | | 6 | 10 | ns | #### Table 24. DDC I/O pins | Symbol | Parameter | Test condition | | Unit | | | |----------------------|------------|----------------|-----|------|-----|------| | Symbol | i arameter | rest condition | Min | Тур | Max | Onit | | Refer to Section 4.6 | | | | | | | #### Table 25. Status pins (HPD\_INT, HPD\_EXT, OE\_N) | Symbol | Parameter | Test condition | Value | | | Unit | | |----------------------|---------------------------------------------------------------------------|--------------------------------------------------------|-------|-----|-----|------|--| | | Farameter | | Min | Тур | Max | Onit | | | t <sub>PD(HPD)</sub> | Propagation delay<br>(from Y_HPD to the<br>active port of HPD) | $C_L = 10 \text{ pF},$<br>$R_{PU} = 1 \text{ K}\Omega$ | | 150 | | ns | | | T <sub>ON/OFF</sub> | Switch time<br>(from port select to the<br>latest valid status of<br>HPD) | C <sub>L</sub> = 10 pF | | 50 | | ns | | #### Table 26. Jitter | Symbol | Parameter Test condition | | | Unit | | | |------------------|-----------------------------|------------------------------------------|-----|------|-----|----------| | Symbol | i arameter | rest condition | Min | Тур | Max | Oilit | | t <sub>JIT</sub> | Total jitter <sup>(1)</sup> | PRBS pattern<br>at 1.6 Gbps<br>(800 MHz) | | 35 | | ps (p-p) | Total jitter is measured peak-to-peak with a histogram including 3500 window hits. Stimulus and fixture jitter has been subtracted. Input differential voltage = V<sub>ID</sub> = 500 mV, PRBS random pattern at 1.65 Gbps, t<sub>r</sub>=t<sub>r</sub>=50 ps (20% to 80%). Jitter parameter is not production-tested but guaranteed through characterization on a sample-to-sample basis. Maximum rating STDVE001A # 4.6 Dynamic switching characteristics (I<sup>2</sup>C repeater) $T_A$ = -40 to +85 °C, $V_{CC}$ = 3.3 V ± 5%. Typical values are at $T_A$ = +25 °C and $V_{CC}$ = 3.3 V. Table 27. i<sup>2</sup>C repeater<sup>(1)</sup> | Symbol | Parameter | Test condition | | Value | | Unit | |------------------|----------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | rest condition | Min | Тур | Max | Unit | | f | I <sup>2</sup> C clock frequency | Standard mode | | | 100 | kHz | | f <sub>SCL</sub> | T C clock frequency | Fast mode | | | 400 | kHz | | t <sub>LOW</sub> | Low duration on SCL pin | 100 KHz See Figure 20 Voltage on line = 5V Cmax=400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions. | 4.7 | | | μs | | | | 400 KHz See Figure 20 Voltage on line = 5V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions. | 1.3 | | | μs | | | Low duration on SCL pin | 100 KHz See Figure 20 Voltage on line = 3.3 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions. | 4.7 | | | μs | | <sup>t</sup> LOW | | 400 KHz See Figure 20 Voltage on line = 3.3 V, Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions. | 1.3 | | | μs | Table 27. I<sup>2</sup>C repeater<sup>(1)</sup> (continued) | Sumb al | Dorometer | Took condition | | Value | | Unit | |-------------------|--------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | Test condition | Min | Тур | Max | Unit | | | | 100 KHz See Figure 20 Voltage on line = 5 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions | 4.0 | | | μs | | <sup>t</sup> HIGH | High duration on SCL pin | 400 KHz See Figure 20 Voltage on line = 5 V Cmax = 400 pF, Rmax=2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions | 0.6 | | | μs | | | t <sub>HIGH</sub> High duration on SCL pin | 100 KHz Refer section 14.12, Voltage on line = 3.3 V Cmax = 400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions | 4.0 | | | μs | | <sup>T</sup> HIGH | | 400 KHz See Figure 20 Voltage on line = 3.3 V, Cmax=400 pF, Rmax = 2 K Depends on input signal rise time. Includes the 20 % time intervals on both transitions | 0.6 | | | μs | | t <sub>PHL</sub> | Propagation delay | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 250 | μs | | t <sub>PLH</sub> | Propagation delay | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | μs | | t <sub>PHL</sub> | Propagation delay | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 250 | ns | Maximum rating STDVE001A Table 27. I<sup>2</sup>C repeater<sup>(1)</sup> (continued) | Symbol | Parameter | Test condition | | Value | | Unit | |------------------|-------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------|-----|------| | Symbol | Parameter | rest condition | Min | Тур | Max | Unit | | t <sub>PLH</sub> | Propagation delay | 400 KHz Waveform 1 ( <i>Figure 18</i> ) Voltage on line = 3.3 V, Cmax = 400 pF, Rmax = 2 K | | | 450 | ns | | t <sub>PHL</sub> | Propagation delay | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 250 | ns | | t <sub>PLH</sub> | Propagation delay | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 5 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | | t <sub>PHL</sub> | Propagation delay | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 250 | ns | | t <sub>PLH</sub> | Propagation delay | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> )<br>Voltage on line = 3.3 V,<br>Cmax = 400 pF, Rmax = 2 K | | | 450 | ns | | t <sub>f</sub> | Output fall time | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | | ų | ouput fail time | 400 KHz<br>Waveform 1 <sup>(2)</sup><br>Voltage on li ne = 3.3 V<br>Cmax = 400pF, Rmax = 2 K | | | 300 | ns | | · . | Output fall time | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | | t <sub>f</sub> ( | Output fall time | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | Table 27. I<sup>2</sup>C repeater<sup>(1)</sup> (continued) | Symbol | Parameter | Test condition | | Value | | Unit | |----------------|------------------|-------------------------------------------------------------------------------------------------------------------|-----|-------|------|------| | Symbol | | rest condition | Min | Тур | Max | Onit | | t <sub>r</sub> | Output rise time | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | | | | 400 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K | | | 300 | ns | | t <sub>r</sub> | Output rise time | 100 KHz<br>Waveform 1, <sup>(2)</sup><br>Voltage on line = 5 V<br>Cmax = 400 pF, Rmax = 2 K | | | 1000 | ns | | | | 100 KHz<br>Waveform 1 ( <i>Figure 18</i> ) <sup>(2)</sup><br>Voltage on line = 3.3 V<br>Cmax = 400 pF, Rmax = 2 K | | | 1000 | ns | All the timing values are tested during characterization and are guaranteed by design and simulation. Not tested in production. Table 28. ESD performance | Symbol | Parameter | Test conditions | Min | Тур | Max | Unit | |--------|-----------|------------------------------------------------|-----|-----|-----|------| | ESD | All I/Os | Contact discharge as per IEC61000-4-2 standard | | 8 | | kV | <sup>2.</sup> The $t_r$ transition time is specified with maximum load of 2 k $\Omega$ pull-up resistance and 400 pF load capacitance. Different load resistance and capacitance will alter the RC time constant, thereby changing the propagation delay and transition times. Refer to Figure 10. **Maximum rating** STDVE001A Vcc V<sub>IN+</sub> Pulse VIN-STDVE001A generator Vouт- AM00726V1 Figure 8. Test circuit for electrical characteristics - 1. $C_L$ = load capacitance: include jig and probe capacitance. - 2. $R_T$ = termination resistance; should be equal to $Z_{OUT}$ of the pulse generator. Figure 9. TMDS output driver Zo = Rt TMDS Zo = RT CS00069 - 1. $Z_O$ = characteristic impedance of the cable. - 2. $R_T$ = termination resistance: should be equal to $Z_O$ of the cable. Both are equal to $50_W$ . Vcc Rт Rт Α C∟ = 0.5pF TMDS receiver TMDS driver Vcc Va $V_{Y}$ В $\triangleright_{\overline{z}}$ Rт $V_{ID} = V_A - V_B$ Vz $V_{Swing} = V_{Y} - V_{Z}$ Figure 10. Test circuit for HDMI receiver and driver 1. $R_T = 50 \Omega$ 477 Maximum rating STDVE001A 1.15 V 1.0 V 1.15 V 1.0 V STDVE001A 50 Ω 1.2 V 1.0 V AM00727V1 Figure 11. Test circuit for turn off and turn off times 1. C<sub>L</sub> = 5 pF Figure 12. Test circuit for short circuit output current STDVE001A Maximum rating Figure 13. Propagation delays Figure 14. Turn-on and turn-off times Maximum rating STDVE001A Figure 15. TSK(O) Figure 16. TSK(P) Figure 17. TSK(D) STDVE001A Maximum rating Figure 18. AC waveform 1 (I<sup>2</sup>C lines) Figure 19. Test circuit for AC measurements (I<sup>2</sup>C lines) Figure 20. I<sup>2</sup>C bus timing ## 5 Application information #### 5.1 Power supply sequencing Proper power-supply sequencing is advised for all CMOS devices. It is recommended to always apply V<sub>CC</sub> before applying any signals to the input/output or control pins. #### 5.2 Power supply requirements Bypass each of the $V_{CC}$ pins with 0.1 $\mu$ F and 1 nF capacitors in parallel as close to the device as possible, with the smaller-valued capacitor as close to the $V_{CC}$ pin of the device as possible. All $V_{CC}$ pins can be tied to a single 3.3 V power source. A 0.01 $\mu F$ capacitor is connected from each $V_{CC}$ pin directly to ground to filter supply noise. The maximum power supply variation can only be $\pm 5\%$ as per the HDMI specifications. The maximum tolerable noise ripple on 3.3 V supply must be within a specified limit. #### 5.3 Differential traces The high-speed TMDS inputs are the most critical parts for the device. There are several considera-tions to minimize discontinuities on these transmission lines between the connectors and the device. - (a) Maintain 100- $\Omega$ differential transmission line impedance into and out of the STDVE001A. - (b) Keep an uninterrupted ground plane below the high-speed I/Os. - (c) Keep the ground-path vias to the device as close as possible to allow the shortest return current path. - (d) Layout of the TMDS differential inputs should be with the shortest stubs from the connectors. Output trace characteristics affect the performance of the STDVE001A. Use controlled impedance traces to match trace impedance to both the transmission medium impedance and termination resistor. Run the differential traces close together to minimize the effects of the noise. Reduce skew by matching the electrical length of the traces. Avoid discontinuities in the differential trace layout. Avoid 90 degree turns and minimize the number of vias to further prevent impedance discontinuities. #### 5.3.1 I<sup>2</sup>C lines application information A typical application is shown in the figure below. In the example, the system master is running on a 3.3 V l<sup>2</sup>C-bus while the slave is connected to a 5 V bus. Both buses run at 100 kHz unless the slave bus is isolated and then the master bus can run at 400 kHz. Master devices can be placed on either bus. 3.3V 5.0V ≶ ≶ SDA SDA SDA SDA SCL SCL SCL Bus master Slave 400 kHz STDVE001A 100 kHz Figure 21. Typical application of I<sup>2</sup>C bus system BUS 0 The STDVE001A DDC lines are 5 V tolerant; so it does not require any extra circuitry to translate between the different bus voltages. BUS 1 ## 6 Package mechanical data In order to meet environmental requirements, ST offers these devices in ECOPACK® packages. These packages have a Lead-free second level interconnect. The category of second level interconnect is marked on the package and on the inner box label, in compliance with JEDEC standard JESD97. The maximum ratings related to soldering conditions are also marked on the inner box label. ECOPACK is an ST trademark. ECOPACK specifications are available at: www.st.com. 577 Table 29. TQFP48 (7 x 7 mm) mechanical data | Symbol | Millimeters | | | | |-----------|-------------|-------|------|--| | | Min | Тур | Max | | | А | | | | | | A1 | 0.05 | 0.10 | 0.15 | | | A2 | 0.95 | 1.00 | 1.05 | | | D | 8.80 | 9.00 | 9.20 | | | D1 | 6.90 | 7.00 | 7.10 | | | E | 8.80 | 9.00 | 9.20 | | | E1 | 6.90 | 7.00 | 7.10 | | | L | 0.45 | 0.60 | 0.75 | | | L1 | | 1.00 | | | | Т | 0.70 | 0.15 | 0.20 | | | T1 | 0.10 | 0.13 | 1.15 | | | а | 0° | | 7° | | | b | 0.17 | 0.22 | 0.27 | | | b1 | 0.17 | 0.20 | 0.23 | | | е | | 0.500 | | | | ccc / ddd | | 0.08 | | | Figure 23. TQFP48 (7 x 7 mm) footprint recommendation Figure 24. TQFP48 (7 x 7 mm) tape and reel information Figure 25. QFN48 (7 x 7 mm) package outline Table 30. QFN48 (7 x 7 mm) package mechanical data | Symbol | Millimeters | | | |--------|-------------|------|------| | | Min | Тур | Мах | | А | 0.80 | 0.90 | 1.00 | | A1 | | 0.02 | 0.05 | | A2 | | 0.65 | 1.00 | | A3 | | 0.25 | | | b | 0.18 | 0.23 | 0.30 | | D | 6.85 | 7.00 | 7.15 | | D2 | 2.25 | 4.70 | 5.25 | | Е | 6.85 | 7.00 | 7.15 | | E2 | 2.25 | 4.70 | 5.25 | | е | 0.45 | 0.50 | 0.55 | | L | 0.30 | 0.40 | 0.50 | | ddd | | | 0.08 | Revision history STDVE001A # 7 Revision history Table 31. Document revision history | Date | Revision | Changes | |----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------------------------------------------------------------------------------------------------| | 02-Jul-2008 | 1 | Initial release. | | 21-Jul-2008 2 Modified: Figure 2 and Section 3: Functional description on page Replaced 'equation' with 'equalizer in the Features section. | | Modified: Figure 2 and Section 3: Functional description on page 13 Replaced 'equation' with 'equalizer in the Features section. | #### Please Read Carefully: Information in this document is provided solely in connection with ST products. STMicroelectronics NV and its subsidiaries ("ST") reserve the right to make changes, corrections, modifications or improvements, to this document, and the products and services described herein at any time, without notice. All ST products are sold pursuant to ST's terms and conditions of sale. Purchasers are solely responsible for the choice, selection and use of the ST products and services described herein, and ST assumes no liability whatsoever relating to the choice, selection or use of the ST products and services described herein. No license, express or implied, by estoppel or otherwise, to any intellectual property rights is granted under this document. If any part of this document refers to any third party products or services it shall not be deemed a license grant by ST for the use of such third party products or services, or any intellectual property contained therein or considered as a warranty covering the use in any manner whatsoever of such third party products or services or any intellectual property contained therein. UNLESS OTHERWISE SET FORTH IN ST'S TERMS AND CONDITIONS OF SALE ST DISCLAIMS ANY EXPRESS OR IMPLIED WARRANTY WITH RESPECT TO THE USE AND/OR SALE OF ST PRODUCTS INCLUDING WITHOUT LIMITATION IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE (AND THEIR EQUIVALENTS UNDER THE LAWS OF ANY JURISDICTION), OR INFRINGEMENT OF ANY PATENT, COPYRIGHT OR OTHER INTELLECTUAL PROPERTY RIGHT. UNLESS EXPRESSLY APPROVED IN WRITING BY AN AUTHORIZED ST REPRESENTATIVE, ST PRODUCTS ARE NOT RECOMMENDED, AUTHORIZED OR WARRANTED FOR USE IN MILITARY, AIR CRAFT, SPACE, LIFE SAVING, OR LIFE SUSTAINING APPLICATIONS, NOR IN PRODUCTS OR SYSTEMS WHERE FAILURE OR MALFUNCTION MAY RESULT IN PERSONAL INJURY, DEATH, OR SEVERE PROPERTY OR ENVIRONMENTAL DAMAGE. ST PRODUCTS WHICH ARE NOT SPECIFIED AS "AUTOMOTIVE GRADE" MAY ONLY BE USED IN AUTOMOTIVE APPLICATIONS AT USER'S OWN RISK. Resale of ST products with provisions different from the statements and/or technical features set forth in this document shall immediately void any warranty granted by ST for the ST product or service described herein and shall not create or extend in any manner whatsoever, any liability of ST. ST and the ST logo are trademarks or registered trademarks of ST in various countries. Information in this document supersedes and replaces all information previously supplied. The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners. © 2008 STMicroelectronics - All rights reserved STMicroelectronics group of companies Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan - Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com 47/