LT3690 TECHNOLOGY 36V, 4A, 1.5MHz Synchronous Step-Down Switching Regulator with 70 A A Quiescent Current DESCRIPTIOn

The $\mathrm{LT}{ }^{\circledR} 3690$ is an adjustable frequency monolithic buck switching regulator that accepts input voltages up to 36 V . A high efficiency $90 \mathrm{~m} \Omega$ switch is included on the device along with the boost diode and the necessary oscillator, control, and logic circuitry. The internal synchronous power switch of $30 \mathrm{~m} \Omega$ increases efficiency and eliminates the need for an external Schottky catch diode. Current mode topology is used for fast transient response and good loop stability. Shutdown reduces input supply current to less than $1 \mu \mathrm{~A}$. The low ripple Burst Mode maintains high efficiency at low output currents while keeping output ripple below 15 mV in typical applications.
The LT3690 features robust operation and is easily configurable. Using a resistor divider on the UVLO pin provides a programmable undervoltage lockout. A power good flag signals when $\mathrm{V}_{\text {OUT }}$ reaches $90 \%$ of the programmed output voltage. Protection circuitry senses the current in the power switches to protect the LT3690 against short-circuit conditions. Frequency foldback and thermal shutdown provide additional protection. The LT3690 is available in a $4 \mathrm{~mm} \times 6 \mathrm{~mm}$ QFN package with exposed pads for low thermal resistance.
$\overline{\boldsymbol{\Sigma T}}$, LT, LTC, LTM, Linear Technology, the Linear logo and Burst Mode are registered trademarks of Linear Technology Corporation. All other trademarks are the property of their respective owners.

## TYPICAL APPLICATION



Efficiency and Power Loss

ABSOLUTE MAXIMUM RATIOGS(Note 1)
EN, UVLO, VIN Voltage (Note 2) ..... 60V
BST Voltage ..... 55 V
BST Voltage Above SW Voltage ..... 30V
BIAS, PG Voltage ..... 30V
FB, RT, SS, SYNC, $V_{C}, V_{\text {CCINT }}$ Voltage ..... 6 V
Operating Junction Temperature Range (Notes 3 and 4) LT3690E

$\qquad$
$-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
LT3690 $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$
Storage Temperature Range $-65^{\circ} \mathrm{C}$ to $150^{\circ} \mathrm{C}$

## PIn CONFIGURATIOn



## ORDER INFORMATION

| LEAD FREE FINISH | TAPE AND REEL | PART MARKING* | PACKAGE DESCRIPTION | TEMPERATURE RANGE |
| :--- | :--- | :--- | :--- | :--- |
| LT3690EUFE\#PBF | LT3690EUFE\#TRPBF | 3690 | 26 -Lead $(4 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |
| LT3690IUFE\#PBF | LT3690IUFE\#TRPBF | 3690 | 26 -Lead $(4 \mathrm{~mm} \times 6 \mathrm{~mm})$ Plastic QFN | $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ |

Consult LTC Marketing for parts specified with wider operating temperature ranges. *The temperature grade is identified by a label on the shipping container. Consult LTC Marketing for information on non-standard lead based finish parts.
For more information on lead free part marking, go to: http://www.linear.com/leadfree/
For more information on tape and reel specifications, go to: http://www.linear.com/tapeandreel/

ELECTRACLCHARACTERSTGS The $\bullet$ denotes the specifications which apply over the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ unless otherwise noted (Notes 3,7 ).

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\text {IN }}$ Fixed Undervoltage Lockout |  | $\bullet$ |  | 3.0 | 3.9 | V |
| $\mathrm{V}_{\text {IN }}$ Overvoltage Lockout OVLO | $\mathrm{V}_{\text {IN }}$ Rising | $\bullet$ | 36 | 38.2 | 40 | V |
| Quiescent Current from V ${ }_{\text {IN }}$ | $V_{\text {EN }}=0.2 \mathrm{~V}$ |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {BIAS }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0.85 \mathrm{~V}$ Not Switching | $\bullet$ |  | 35 | 60 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {BIAS }}=0 \mathrm{~V}, \mathrm{~V}_{\text {FB }}=0.85 \mathrm{~V}$ Not Switching |  |  | 110 | 150 | $\mu \mathrm{A}$ |
| Quiescent Current from BIAS Pin | $V_{\text {EN }}=0.2 \mathrm{~V}$ |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {BIAS }}=3 \mathrm{~V}, \mathrm{~V}_{\mathrm{FB}}=0.85 \mathrm{~V}$ Not Switching | $\bullet$ |  | 70 | 110 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {BIAS }}=0 \mathrm{~V}, \mathrm{~V}_{\text {FB }}=0.85 \mathrm{~V}$ Not Switching |  |  | -3 | -10 | $\mu \mathrm{A}$ |
| $3690 f$ |  |  |  |  |  |  |

ELECTRICAL CHARACTERISTICS The • denotes the specifications which apply over the full operating
temperature range, otherwise specifications are at $\mathrm{T}_{A}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ unless otherwise noted (Notes 3,7 ).

| PARAMETER | CONDITIONS |  | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| Boost Schottky Diode Drop (VBIAS $-\mathrm{V}_{\text {BST }}$ ) | $\mathrm{I}_{\text {BIAS }}=200 \mathrm{~mA}$ |  |  | 820 | 950 | mV |
| BST Voltage (Note 5) ( $\mathrm{V}_{\text {BST }}-\mathrm{V}_{\text {SW }}$ ) | Minimum BOOST Voltage Above SW, $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}$ | $\bullet$ |  | 1.6 | 2.3 | V |
| BST Pin Current | $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}$ |  |  | 70 | 140 | mA |
| BST Pin Leakage | $V_{\text {SW }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BIAS }}=0 \mathrm{~V}$ |  |  | 0.1 | 6 | $\mu \mathrm{A}$ |
| HS Switch Drop ( $\left.\mathrm{V}_{\text {IN }}-\mathrm{V}_{\text {SW }}\right)$ | $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}$ |  |  | 370 | 600 | mV |
| HS Switch Current Limit (Note 6) |  |  | 5.5 | 6.6 | 8 | A |
| HS Switch Leakage Current | $\mathrm{V}_{\text {SW }}=0 \mathrm{~V}$ |  |  | 0.1 | 2 | $\mu \mathrm{A}$ |
| HS Minimum Switch Off-Time |  | $\bullet$ |  |  | 210 | ns |
| LS Switch Off Voltage Drop | $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}$ |  |  | 700 | 850 | mV |
| LS Switch On-Resistance | $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}, \mathrm{~V}_{\text {CIINT }}=5 \mathrm{~V}$ |  |  | 30 | 60 | $\mathrm{m} \Omega$ |
| LS Switch On-Resistance | $\mathrm{I}_{\text {SW }}=4 \mathrm{~A}, \mathrm{~V}_{\text {CCINT }}=4 \mathrm{~V}$ |  |  | 30 | 90 | $\mathrm{m} \Omega$ |
| LS Switch Current Threshold |  |  | 4 | 5 | 6.5 | A |
| LS Switch Leakage Current | $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=12 \mathrm{~V}$ |  |  | 0.1 | 10 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {EN }}=0 \mathrm{~V}, \mathrm{~V}_{\text {SW }}=12 \mathrm{~V}, \mathrm{~V}_{\text {BST }}=12 \mathrm{~V}, \mathrm{~T}_{J}=125^{\circ} \mathrm{C}$ |  |  |  | 95 | $\mu \mathrm{A}$ |
| $\mathrm{V}_{\text {CIINT }}$ Pin Output Voltage | $\mathrm{I}_{\text {vccint }}=0 \mu \mathrm{~A}$ |  | 4.3 | 4.9 | 5.3 | V |
| $V_{\text {CIINT }}$ Pin Output Voltage | $\mathrm{I}_{\text {VCCIINT }}=-10 \mathrm{~mA}$ |  | 4.2 | 4.8 | 5.3 | V |
| EN Input Current | $\mathrm{V}_{\text {EN }}=12 \mathrm{~V}$ |  |  | 8 | 15 | $\mu \mathrm{A}$ |
|  | $\mathrm{V}_{\text {EN }}=2.5 \mathrm{~V}$ |  |  | 2.5 | 6 | $\mu \mathrm{A}$ |
| EN Input Voltage, Enable |  |  | 1.5 |  |  | V |
| EN Input Voltage, Disable |  |  |  |  | 0.4 | V |
| UVLO Threshold Voltage |  |  | 1.1 |  | 1.33 | V |
| UVLO Pin Current | $\mathrm{V}_{\text {UVLO }}=1.33 \mathrm{~V}$ |  |  | -2.0 | -3.8 | $\mu \mathrm{A}$ |
| UVLO Pin Current | $V_{\text {UVL0 }}=1.1 \mathrm{~V}$ |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| UVLO Pin Current Hysteresis | $l_{\text {UVH }}$ - IUVL |  | 1.2 | 2 | 2.8 | $\mu \mathrm{A}$ |
| Pull-Up Current at SS Pin | $V_{S S}=0.8 \mathrm{~V}$ |  | -1.2 | -2 | -2.8 | $\mu \mathrm{A}$ |
| Tracking Offset (VSS - V $\mathrm{FBB}^{\text {) }}$ | $V_{S S}=0.4 \mathrm{~V}$ |  | -4 | 7 | 15 | mV |
| SYNC Input Voltage High |  |  | 0.8 |  |  | V |
| SYNC Input Voltage Low |  |  |  |  | 0.4 | V |
| SYNC Input Resistance to GND |  |  | 150 | 300 | 600 | k $\Omega$ |
| SYNC Input Frequency |  |  | 0.17 |  | 1.5 | MHz |
| Feedback Reference Voltage |  | $\bullet$ | 786 | 800 | 814 | mV |
| FB Pin Bias Current Flows Out of Pin | $V_{\text {FB }}=800 \mathrm{mV}$ | $\bullet$ |  | -8 | -40 | nA |
| FB Voltage Line Regulation | $3.6 \mathrm{~V}<\mathrm{V}_{\text {IN }}<36 \mathrm{~V}$ |  |  | 0.001 | 0.01 | \%/V |
| PG Threshold as Percentage of $\mathrm{V}_{\text {FB }}$ | $V_{\text {FB }}$ Rising |  | 88 | 90 | 92 | \% |
| PG Hysteresis |  |  |  | 12 |  | mV |
| PG Sink Current | $\mathrm{V}_{\mathrm{PG}}=0.3 \mathrm{~V}$ | $\bullet$ | 100 | 500 |  | $\mu \mathrm{A}$ |
| PG Leakage | $V_{P G}=5 \mathrm{~V}$ |  |  | 0.1 | 1 | $\mu \mathrm{A}$ |
| Error Amplifier Transconductance |  |  |  | 400 |  | $\mu \mathrm{A} / \mathrm{V}$ |
| Error Amp Voltage Gain |  |  |  | 60 |  | dB |

ELECTRICAL CHARACTERISTICS The • denotes the speciifications which apply ver the full operating temperature range, otherwise specifications are at $\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{IN}}=12 \mathrm{~V}$ unless otherwise noted (Notes 3,7 ).

| PARAMETER | CONDITIONS | MIN | TYP | MAX | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $V_{\text {C }}$ Source Current |  |  | -50 |  | $\mu \mathrm{A}$ |
| $V_{\text {V }}$ Sink Current |  |  | 50 |  | $\mu \mathrm{A}$ |
| $V_{C}$ Pin to Switch Current Gain Transconductance |  |  | 4.6 |  | AN |
| $\mathrm{V}_{\text {C }}$ Switching Threshold |  |  | 0.7 |  | V |
| $\mathrm{V}_{\text {c }}$ Clamp Voltage |  |  | 2.0 |  | V |
| Programmable Switching Frequency | $\mathrm{R}_{\mathrm{T}}=10 \mathrm{k} \Omega$ | 1.32 | 1.5 | 1.68 | MHz |
|  | $\mathrm{R}_{\mathrm{T}}=24.9 \mathrm{k} \Omega$ | 660 | 750 | 840 | kHz |
|  | $\mathrm{R}_{\mathrm{T}}=180 \mathrm{k} \Omega$ | 122 | 138 | 154 | kHz |

Note 1: Stresses beyond those listed under Absolute Maximum Ratings may cause permanent damage to the device. Exposure to any Absolute Maximum Rating condition for extended periods may affect device reliability and lifetime.
Note 2: Absolute Maximum Voltage at the EN, UVLO and $\mathrm{V}_{\mathrm{IN}}$ pins is 60 V for non-repetitive 1 second transients, and 40 V for continuous operation.
Note 3: The LT3690E is guaranteed to meet performance specifications from $0^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ junction temperature. Specifications over the $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range are assured by design, characterization and correlation with statistical process controls. The LT36901 is guaranteed over the full $-40^{\circ} \mathrm{C}$ to $125^{\circ} \mathrm{C}$ operating junction temperature range.

Note 4: This IC includes overtemperature protection that is intended to protect the device during momentary overload conditions. Junction temperature will exceed the maximum operating junction temperature when overtemperature protection is active. Continuous operation above the specified maximum operating junction temperature may impair device reliability.
Note 5: This is the minimum voltage across the boost capacitor needed to guarantee full saturation of the switch.
Note 6: Current limit guaranteed by design and/or correlation to static test. Slope compensation reduces current limit at higher duty cycles. Current limit reduced when feedback voltage is below the reference voltage.
Note 7: The voltages are referred to GND and currents are assumed positive, when the current flows into the pin. Negative magnitudes are shown as maximum.

TYPICAL PERFORMANCE CHARACTERISTICS $T_{A}=25^{\circ}$, unless dherwisen noed.








TYPICAL PERFORMANCE CHARACTERISTICS $\mathrm{T}_{\mathrm{A}}=25^{\circ}$, unless othemise noted.







Minimum Input Voltage
vs Load Current


Minimum Input Voltage
vs Load Current



TYPICAL PERFORMARCE CHARACTERISTICS $T_{A}=25^{\circ}$, unless onemwise noted.





## LT3690

TYPICAL PERFORMARCE CHARACTERISTICS $T_{A}=25^{\circ}$, unless onemerise noted.


## PIn fUnCTIOnS

SW (Pins 1-4, 23-26, Exposed Pad Pin 27): The SW pin is the emitter output of the internal highside NPN power switch (HS) and the drain output of the internal lowside power N -channel switch (LS). Connect this pin to the inductor and boost capacitor. This pin is driven up to the $\mathrm{V}_{\text {IN }}$ voltage by the HS switch during the on-time of the PWM duty cycle. The inductor current drives the SW pin negative during the off-time. The on-resistance of the LS switch and the internal Schottky diode fixes the negative voltage.
The exposed pad is connected internally with SW pins 1-4, 23-26 and should be soldered to a large copper area to reduce thermal resistance.

SYNC (Pin 5): The SYNC pin is used to synchronize the internal oscillator to an external signal. It is directly logic compatible and can be driven with any signal between $20 \%$ and $80 \%$ duty cycle. The synchronizing range is from 170kHz to 1.5MHz. See the Synchronization section in the Applications Information section for details. When not used for synchronization, the SYNC pin can be tied to ground to select low ripple Burst Mode operation or tied to the output voltage to select standard PWM mode.
RT (Pin 7): Oscillator Resistor Input. Connecting a resistor to ground (Pin 10) from this pin sets the switching frequency.
$V_{C}$ (Pin 8): The $V_{C}$ pin is the output of the internal error amplifier. The voltage on this pin controls the peak switch current. Tie an RC network from this pin to ground to compensate the control loop.
FB (Pin 9): The LT3690 regulates the FB pin to 0.8 V . Connect the feedback resistor divider tap to this pin. The adjacent ground pin (Pin 10) is recommended for the resistor divider.
SS (Pin 11): The SS pin is used to provide a soft-start or tracking function. The internal $2 \mu \mathrm{~A}$ pull-up current Iss in combination with an external capacitor tied to this pin creates a voltage ramp. The output voltage tracks to this voltage. For tracking, tie a resistor divider to this pin from the tracked output. In undervoltage, overvoltage
and thermal shutdown, the SS pin pulls low if the output voltage is below the power good threshold to restart the output voltage with soft-start behavior. Leave this pin disconnected if unused.

UVLO (Pin 12): Tie a resistor divider between $\mathrm{V}_{\mathbb{N}}$, UVLO, and GND to program an undervoltage lockout threshold. The UVLO pin has an accurate 1.25 V threshold. Above the threshold, the part operates normally. Below the threshold, the part drops into a low quiescent current state. See the Undervoltage Lockout section in the Applications Information section for more details.
$\mathrm{V}_{\text {IN }}$ (Pins 13, 14, 15): The $\mathrm{V}_{\text {IN }}$ pin supplies current to the LT3690's internal regulator and to the internal power switch. This pin must be locally bypassed.
EN (Pin 17): The EN input is used to put the LT3690 in shutdown mode. Pull to GND to shut down the LT3690. Tie to 1.5 V or more for normal operation.
PG (Pin 18): The PG pin is the open collector output of an internal comparator. PG remains low until the FB pin is within $10 \%$ of the final regulation voltage. The PG output is valid when $\mathrm{V}_{\text {IN }}$ is above 3.9 V and EN is high.
BIAS (Pin 19): This pin connects to the anode of the internal boost Schottky diode. BIAS also supplies the current to the LT3690's internal regulator. Tie this pin to the lowest available voltage source above 3 V (typically $\mathrm{V}_{\text {OUT }}$ ).
$\mathrm{V}_{\text {CCINT }}$ (Pin 20): $\mathrm{V}_{\text {CCINT }}$ is an output of the internally generated supply voltage for the synchronous power DMOS transistor driver. An external capacitor $\mathrm{C}_{\text {vcc }}$ must be connected between this pin and ground (Pin 21) to buffer the internal supply voltage of the LS switch.
BST (Pin 22): This pin is used to provide, with the external boost capacitor, a drive voltage higher than the input voltage $\mathrm{V}_{\mathrm{IN}}$ to the internal bipolar NPN power switch.
GND (Exposed Pad Pin 28, Pin 6, Pin 10, Pin 16, Pin 21): Ground. The exposed pad is connected internally to GND Pins 6, 10, 16 and 21, and should be soldered to a large copper area to reduce thermal resistance.

## LT3690

BLOCK DIAGRAM


## OPGRATION

The LT3690 is a constant frequency, current mode stepdown regulator. An oscillator, with frequency set by $\mathrm{R}_{\mathrm{T}}$, enables an RS flip-flop, turning on the internal high side (HS) power switch. An amplifier and comparator monitor the current flowing between the $\mathrm{V}_{\mathrm{IN}}$ and SW pins, turning the RS flip-flop and HS switch off when this current reaches a level determined by the voltage at $\mathrm{V}_{\mathrm{C}}$.

While the high side switch is off, the inductor current conducts through the catch diode and the turned on low side (LS) switch until either the next clock pulse of the oscillator starts the next cycle, or the inductor current becomes too low, as indicated by the zero crossing comparator. This prevents the inductor from running reverse current.
An error amplifier measures the output voltage through an external resistor divider tied to the FB pin and servos the $\mathrm{V}_{\mathrm{C}}$ pin. If the error amplifier's output increases, more current is delivered to the output; if it decreases, less current is delivered. An active clamp on the $V_{C}$ pin provides current limit.

The SS node acts as an auxiliary input to the error amplifier. The voltage at FB will servo to the SS voltage until SS goes above 0.8 V . Soft-start is implemented by generating a voltage ramp at the SS pin using an external capacitor $\mathrm{C}_{S S}$ which is charged by an internal constant current. Alternatively, connecting the SS pin to a resistive divider between the voltage to be tracked and ground provides a tracking function.

An internal regulator provides power to the control circuitry. The bias regulator normally draws power from the $\mathrm{V}_{\text {IN }}$ pin, but if the BIAS pin is connected to an external voltage higher than 3 V , bias power will be drawn from the external source (typically the regulated output voltage). This improves efficiency.

The EN pin is used to place the LT3690 in shutdown, disconnecting the output and reducing the input current to less than $1 \mu \mathrm{~A}$. A comparator monitors the voltage at the UVLO input. A external resistive divider connected to $V_{\text {IN }}$ programs the wake up threshold and hysteresis. If unused, connect the input to $\mathrm{V}_{\text {IN }}$ or above 1.5 V .

The HS switch driver operates from either the input or from the BOOST pin. An external capacitor is used to generate a voltage at the BOOST pin that is higher than the input supply. This allows the driver to fully saturate the internal bipolar NPN power switch for efficient operation.
The synchronously driven N-channel transistor (LS switch) in parallel with the catch diode reduces the overall solution size and improves efficiency. Internal overload comparator circuitry monitors the current through the LS switch and delays the generation of new switch pulses if this current is too high (above 5A nominal). This mechanism also protects the part during short-circuit and overload conditions by keeping the current through the inductor under control. A short-circuit protected regulator at $\mathrm{V}_{\text {CCINT }}$ supplies the LS driver. The LS switch only operates at $\mathrm{V}_{\text {CIINT }}$ voltages greater than 3.8 V .

To further optimize efficiency, the LT3690 automatically switches to Burst Mode operation in light load situations. Between bursts, all circuitry associated with controlling the output switch is shut down, reducing the input supply current to $70 \mu \mathrm{~A}$ in a typical application. Pulling the SYNC pin above 0.8 V prevents Burst Mode operation. The positive edge of an external clock signal at the SYNC pin synchronizes the internal oscillator and therefore switching.
The oscillator reduces the LT3690's operating frequency when the voltage at the FB pin is low. This frequency foldback helps to control the output current during start-up and overload conditions.

The LT3690 contains a power good comparator which trips when the FB pin is at $90 \%$ of its regulated value. The PG output is an open-collector transistor that is off when the output is in regulation, allowing an external resistor to pull the PG pin high. Power good is valid when the LT3690 is enabled and $\mathrm{V}_{\text {IN }}$ is above 3.9 V .
The LT3690 has an overvoltage protection feature which disables switching action when $\mathrm{V}_{\text {IN }}$ goes above 38 V (typical) during transients. When switching is disabled, the LT3690 can safely sustain transient input voltages up to 60V.

## APPLICATIONS INFORMATION

## FB Resistor Network

The output voltage is programmed with a resistor divider between the output and the FB pin. Choose the resistor values according to:

$$
\mathrm{R} 1=\mathrm{R} 2\left(\frac{\mathrm{~V}_{\text {OUT }}}{0.8 \mathrm{~V}}-1\right)
$$

Reference designators refer to the Block Diagram. 1\% resistors are recommended to maintain output voltage accuracy.

## Setting the Switching Frequency

The LT3690 uses a constant frequency PWM architecture that can be programmed to switch from 150 kHz to 1.5 MHz by using a resistor tied from the RT pin to ground. Table 1 shows the necessary $R_{\top}$ value for a desired switching frequency.

Table 1. Switching Frequency vs $R_{T}$ Value

| SWITCHING FREQUENCY (MHz) | $\mathbf{R}_{\boldsymbol{T}}$ VALUE $\mathbf{( k \Omega} \mathbf{)}$ |
| :---: | :---: |
| 0.15 | 164 |
| 0.2 | 117 |
| 0.3 | 72.9 |
| 0.4 | 52.2 |
| 0.5 | 40.2 |
| 0.6 | 32.4 |
| 0.7 | 26.8 |
| 0.8 | 22.7 |
| 0.9 | 19.6 |
| 1.0 | 17.0 |
| 1.1 | 15.0 |
| 1.2 | 13.3 |
| 1.3 | 11.8 |
| 1.4 | 10.6 |
| 1.5 | 9.59 |

## Operating Frequency Trade-Offs

Selection of the operating frequency is a trade-off between efficiency, componentsize, minimum dropout voltage, and maximum input voltage. The advantage of high frequency operation is that smaller inductor and capacitor values may be used. The disadvantages are lower efficiency, lower maximum input voltage, and higher dropout voltage. The highest acceptable switching frequency ( $f_{\text {SW(MAX) }}$ ) for a given application can be calculated as follows:

$$
f_{\text {SW(MAX })}=\frac{V_{\text {OUT }}+V_{L S}}{\mathrm{t}_{\text {ON(MIN })} \bullet\left(\mathrm{V}_{\text {IN }}-V_{S W}+V_{L S}\right)}
$$

where $\mathrm{V}_{\text {IN }}$ is the typical input voltage, $\mathrm{V}_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\text {LS }}$ is the LS switch drop ( 0.12 V at maximum load) and $\mathrm{V}_{\text {SW }}$ is the internal switch drop ( 0.37 V at maximum load). This equation shows that slower switching frequency is necessary to accommodate high $\mathrm{V}_{\text {IN }} / \mathrm{V}_{\text {OUT }}$ ratio. Also, as shown in the Input Voltage Range section, Iower frequency allows a lowerdropout voltage. Inputvoltage range depends on the switching frequency because the LT3690 switch has finite minimum on and off times. An internal timer forces the switch to be off for at least $t_{0 F F}$ (MIN) per cycle; this timer has a maximum value of 210 ns over temperature. On the other hand, delays associated with turning off the power switch dictate the minimum on-time $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ before the switch can be turned off; $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ has a maximum value of 210 ns over temperature. The minimum and maximum duty cycles that can be achieved taking minimum on and off times into account are:

$$
\begin{aligned}
& D C_{\text {MIN }}=f_{\text {SW }} \bullet \mathrm{t}_{\mathrm{ON}(\mathrm{MIN})} \\
& D C_{\mathrm{MAX}}=1-f_{\mathrm{SW}} \bullet \mathrm{t}_{0 \mathrm{FF}(\mathrm{MIN})}
\end{aligned}
$$

where $f_{S W}$ is the switching frequency, the $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the minimum switch on-time ( 210 ns ), and the $\mathrm{t}_{0 \mathrm{FF}(\mathrm{MIN})}$ is the minimum switch off-time (210ns). These equations show that duty cycle range increases when switching frequency is decreased.

A good choice of switching frequency should allow adequate input voltage range (see Input Voltage Range section) and keep the inductor and capacitor values small.

## APPLICATIONS INFORMATION

## Input Voltage Range

The minimum input voltage is determined by either the LT3690's minimum operating voltage of 3.9 V ( $\mathrm{V}_{\text {BIAS }}>$ 3 V ) or by its maximum duty cycle (see equation in the Operating Frequency Trade-offs section). The minimum input voltage due to duty cycle limitation is:

$$
V_{I N(M I N)}=\frac{V_{\text {OUT }}+V_{L S}}{1-f_{S W} \bullet \mathrm{t}_{\text {OFF(MIN })}}-V_{L S}+V_{S W}
$$

where $\mathrm{V}_{\text {IN(MIIN })}$ is the minimum input voltage, and $\mathrm{t}_{0 \mathrm{FF}(\mathrm{MIN})}$ is the minimum switch off-time (210ns). Note that higher switching frequency will increase the minimum input voltage. If a lower dropout voltage is desired, alower switching frequency should be used.
The maximum input voltage for LT3690 applications depends on switching frequency, the absolute maximum ratings of the $\mathrm{V}_{\text {IN }}$ and BST pins, and the operating mode. The LT3690 can operate from continuous input voltages up to 36 V . Input voltage transients of up to 60 V are also safely withstood. However, note that while $\mathrm{V}_{\text {IN }}>\mathrm{V}_{\text {OVLO }}$ (typically 38V), the LT3690 will stop switching, allowing the output to fall out of regulation.
For a given application where the switching frequency and the output voltage are already fixed, the maximum input voltage that guarantees optimum output voltage ripple for that application can be found by applying the following expression:

$$
V_{I N(M A X)}=\frac{V_{O U T}+V_{L S}}{f_{S W} \bullet \mathrm{t}_{\text {ON(MIN })}}-V_{L S}+V_{S W}
$$

where $\mathrm{V}_{\operatorname{IN}(\text { MAX })}$ is the maximum operating input voltage, $V_{\text {OUT }}$ is the output voltage, $\mathrm{V}_{\mathrm{LS}}$ is the LS switch drop ( 0.12 V at maximum load), $\mathrm{V}_{S W}$ is the internal switch drop ( 0.37 V at maximum load), $\mathrm{f}_{\mathrm{S}}$ is the switching frequency (set by RT), and $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the minimum switch on-time (210ns). Note that a higher switching frequency will reduce the maximum operating input voltage. Conversely, a lower switching frequency will be necessary to achieve optimum operation at high input voltages.

Special attention must be paid when the output is in startup, short-circuit, or other overload conditions. In these cases, the LT3690 tries to bring the output in regulation by driving current into the output load. During these events, the inductor peak current might easily reach and even exceed the maximum current limit of the LT3690, especially in those cases where the switch already operates at minimum on-time. The circuitry monitoring the current through the LS switch prevents the HS switch from turning on again if the inductor valley current is above $I_{\text {PSDLIM }}$ (5A nominal). In these cases, the inductor peak current is therefore the maximum current limit of the LT3690 plus the additional current overshoot during the turn-off delay due to minimum on-time:

$$
\mathrm{I}_{\mathrm{L}(\text { PEAK })}=8 \mathrm{~A}+\frac{\mathrm{V}_{\text {IN(MAX })}-\mathrm{V}_{\text {OUTOL }}}{\mathrm{L}} \cdot \mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}
$$

where $\mathrm{I}_{\mathrm{L}(\text { PEAK })}$ is the peak inductor current, $\mathrm{V}_{\text {IN(MAX) }}$ is the maximum expected input voltage, $L$ is the inductor value, $\mathrm{t}_{\mathrm{ON}(\mathrm{MIN})}$ is the minimum on-time and $\mathrm{V}_{\text {OUTOL }}$ is the output voltage under the overload condition. The part is robust enough to survive prolonged operation under these conditions as long as the peak inductor current does not exceed 9A. Inductor current saturation and excessive junction temperature may further limit performance.

If the output is in regulation and no short-circuit, startup, or overload events are expected, then input voltage transients of up to $\mathrm{V}_{\text {OVLO }}$ are acceptable regardless of the switching frequency. In this case, the LT3690 may enter pulse-skipping operation where some switching pulses are skipped to maintain output regulation. In this mode, the output voltage ripple and inductor current ripple will be higher than in normal operation.

## APPLICATIONS INFORMATION

Inductor Selection and Maximum Output Current
A good first choice for the inductor value is:

$$
\mathrm{L}=\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{LS}}\right) \cdot \frac{0.67 \mathrm{MHz}}{f_{\mathrm{SW}}}
$$

where $\mathrm{V}_{\mathrm{LS}}$ is the voltage drop of the low side switch $(0.12 \mathrm{~V})$, $f_{S W}$ is in MHz , and L is in $\mu \mathrm{H}$. The inductor's RMS current rating must be greater than the maximum load current and its saturation current should be at least 30\% higher. For highest efficiency, the series resistance (DCR) should be less than $0.03 \Omega$. Table 2 lists several vendors and types that are suitable.

Table 2. Inductor Vendors

| VENDOR | URL | PART SERIES |
| :--- | :--- | :--- |
| Murata | www.murata.com | LQH6P |
| TDK | www.tdk.com | CLF10040T <br>  |
| SLF10165T |  |  |

The optimum inductor for a given application may differ from the one indicated by this simple design guide. A larger value inductor provides a higher maximum load current, and reduces the output voltage ripple. If your load is lower than the maximum load current, then you can relax the value of the inductor and operate with higher ripple current. This allows you to use a physically smaller inductor, or one with a lower DCR, resulting in higher efficiency. Be aware that if the inductance differs from the simple rule above, then the maximum load current will depend on input voltage. In addition, low inductance may result in discontinuous mode operation, which further reduces maximum load current. For details of maximum output current and discontinuous mode operation, see Application Note 44.

Finally, for duty cycles greater than $50 \%\left(\mathrm{~V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}>0.5\right)$, a minimum inductance is required to avoid sub-harmonic oscillations:

$$
\mathrm{L}_{\mathrm{MIN}}=\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{LS}}\right) \cdot \frac{0.42 \mathrm{MHz}}{f_{\text {SW }}}
$$

where $\mathrm{V}_{\mathrm{LS}}$ is the voltage drop of the low side switch $(0.12 \mathrm{~V}$ at maximum load), $f_{\text {Sw }}$ is in MHz , and $\mathrm{L}_{\text {MIN }}$ is in $\mu \mathrm{H}$.
The current in the inductor is a triangle wave with an average value equal to the load current. The peak switch current is equal to the output current plus half the peak-to-peak inductor ripple current. The LT3690 limits its switch current in order to protect itself and the system from overload faults. Therefore, the maximum output current that the LT3690 will deliver depends on the switch current limit, the inductor value, and the input and output voltages.
When the switch is off, the potential across the inductor is the output voltage plus the low side switch drop. This gives the peak-to-peak ripple current in the inductor:

$$
\Delta \mathrm{L}_{\mathrm{L}}=\frac{(1-\mathrm{DC})\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{LS}}\right)}{\left(\mathrm{L} \cdot f_{\mathrm{SW}}\right)}
$$

where $f_{S W}$ is the switching frequency of the LT3690 and L is the value of the inductor. The peak inductor and switch current is:

$$
I_{S W(P K)}=I_{L(P K)}=I_{O U T}+\frac{\Delta I_{L}}{2}
$$

To maintain output regulation, this peak current must be less than the LT3690's switch current limit ILIM. See the Typical Performance graphs for the change in current limit vs duty cycle.

Choosing an inductor value so that the ripple current is small will allow a maximum output current near the switch current limit.

## APPLICATIONS INFORMATION

One approach to choosing the inductor is to start with the simple rule given above, look at the available inductors, and choose one to meet cost or space goals. Then use these equations to check that the LT3690 will be able to deliver the required output current. Note again that these equations assume that the inductor current is continuous. Discontinuous operation occurs when $\mathrm{I}_{\text {OUt }}$ is less than $\Delta_{\mathrm{L}} / 2$.

## Input Capacitor

Bypass the input of the LT3690 circuit with a ceramic capacitor of X7R or X5R type. Y5V types have poor performance over temperature and applied voltage, and should not be used. A $10 \mu \mathrm{~F}$ ceramic capacitor is adequate to bypass the LT3690, and easily handles the ripple current. Note that larger input capacitance is required when a lower switching frequency is used. If the input power source has high impedance, or there is significant inductance due to long wires or cables, additional bulk capacitance may be necessary. This can be provided with a lower performance electrolytic capacitor.

Step-down regulators draw current from the input supply in pulses with very fast rise and fall times. The input capacitor is required to reduce the resulting voltage ripple at the LT3690 and to force this very high frequency switching current into a tight local loop, minimizing EMI. A $10 \mu \mathrm{~F}$ capacitor is capable of this task, but only if it is placed close to the LT3690 (see the PCB Layout section). A second precaution regarding the ceramic input capacitor concerns the maximum input voltage rating of the LT3690. A ceramic input capacitor combined with trace or cable inductance forms a high quality (under damped) tank circuit. If the LT3690 circuit is plugged into a live supply, the input voltage can ring to twice its nominal value, possibly exceeding the LT3690's maximum voltage rating. See Application Note 88 for more details.

## Output Capacitor and Output Ripple

The output capacitor has two essential functions. Along with the inductor, it filters the square wave generated by the LT3690 to produce the DC output. In this role it determines
the output ripple, and low impedance at the switching frequency is important. The second function is to store energy in order to satisfy transient loads and stabilize the LT3690's control loop. Ceramic capacitors have very low equivalent series resistance (ESR) and provide the best ripple performance. A good starting value is:

$$
C_{\text {OUT }}=\frac{150}{V_{\text {OUT }} \cdot f_{\text {SW }}}
$$

where $f_{\text {Sw }}$ is in MHz , and $\mathrm{C}_{\text {Out }}$ is the recommended output capacitance in $\mu \mathrm{F}$. Use X5R or X7R types, which will provide low output ripple and good transient response. Using a high value capacitor on the output can improve transient performance, but a phase lead capacitor across the feedback resistor R1 may be required to get the full benefit (see the Frequency Compensation section).
High performance electrolytic capacitors can be used for the output capacitor. If using an electrolytic capacitor, choose one intended for use in switching regulators, and with a specified ESR of $0.03 \Omega$ or less. Such a capacitor will be larger than a ceramic capacitor and will have a larger capacitance because the capacitor must be large to achieve Iow ESR. Table 3 lists several capacitor vendors.

Table 3. Capacitor Vendors

| VENDOR | PART SERIES | COMMENTS |
| :--- | :--- | :--- |
| Panasonic | Ceramic, Polymer, Tantalum | EEF Series |
| Kemet | Ceramic, Tantalum | T494, T495 |
| Sanyo | Ceramic, Polymer, Tantalum | POSCAP |
| Murata | Ceramic |  |
| AVX | Ceramic, Tantalum | TPS Series |
| Taiyo Yuden | Ceramic |  |

## Ceramic Capacitors

Ceramic capacitors are small, robust and have very low ESR. However, ceramic capacitors can sometimes cause problems when used with the LT3690 due to their piezoelectric nature. When in Burst Mode operation, the LT3690's switching frequency depends on the load current, and at very light loads the LT3690 can excite the ceramic capacitor at audio frequencies, generating audible noise.

## APPLICATIONS INFORMATION

Since the LT3690 operates at a lower current limit during Burst Mode operation, the noise is typically very quiet. If this is unacceptable, use a high performance tantalum or electrolytic capacitor at the output.

## Frequency Compensation

The LT3690 uses current mode control to regulate the output. This simplifies loop compensation. In particular, the LT3690 does not require the ESR of the output capacitor for stability, so you are free to use ceramic capacitors to achieve low output ripple and small circuit size.
Frequency compensation is provided by the components tied to the $V_{C}$ pin, as shown in Figure 1. Generally a capacitor $\left(\mathrm{C}_{\mathrm{C}}\right)$ and a resistor $\left(\mathrm{R}_{\mathrm{C}}\right)$ in series to ground are used. In addition, there may be a lower value capacitor in parallel. This capacitor $\left(\mathrm{C}_{\mathrm{F}}\right)$ is not part of the loop compensation but is used to filter noise at the switching frequency, and is required only if a phase-lead capacitor is used or if the output capacitor has high ESR.
Loop compensation determines the stability and transient performance. The best values for the compensation network depend on the application and, in particular, the type of output capacitor. A practical approach is to start with


Figure 1. Model for Loop Response
one of the circuits in this data sheet that is similar to your application and tune the compensation network to optimize the performance. Stability should then be checked across all operating conditions, including load current, input voltage and temperature. The LT1375 data sheet contains a more thorough discussion of loop compensation and describes how to test the stability using a transient load.

Figure 1 shows an equivalent circuit for the LT3690 control loop. The error amplifier is a transconductance amplifier with finite output impedance. The power section, consisting of the modulator, power switch and inductor, is modeled as a transconductance amplifier generating an output current proportional to the voltage at the $\mathrm{V}_{\mathrm{C}}$ pin. Note that the output capacitor integrates this current, and that the capacitor on the $\mathrm{V}_{\mathrm{C}}$ pin $\left(\mathrm{C}_{\mathrm{C}}\right)$ integrates the error amplifier output current, resulting in two poles in the loop. In most cases, a zero is required and comes either from the output capacitor ESR or from a resistor $R_{C}$ in series with $C_{C}$. This simple model works well as long as the value of the inductor is not too high and the loop crossover frequency is much lower than the switching frequency. A phase lead capacitor (CPL) across the feedback divider may improve the transient response.

$V_{\text {IN }}=12 \mathrm{~V}$, I LOAD STEPPED BETWEEN 0.6A AND 3.5A FRONT PAGE APPLICATION

Figure 2. Transient Load Response

## APPLICATIONS INFORMATION

Low-Ripple Burst Mode and Pulse-Skipping Mode

The LT3690 is capable of operating in either low ripple Burst Mode operation or pulse-skipping mode, which is selected using the SYNC pin. See the Synchronization and Mode section for details.

To enhance efficiency at light loads, the LT3690 can be operated in low ripple Burst Mode operation that keeps the output capacitor charged to the proper voltage while minimizing the input quiescent current. During Burst Mode operation, the LT3690 delivers single cycle bursts of current to the output capacitor followed by sleep periods where the output capacitor is delivers output power to the load. Because the LT3690 delivers power to the output with single, low current pulses, the output ripple stays below 15 mV for a typical application. In addition, $\mathrm{V}_{\text {IN }}$ and BIAS quiescent currents are reduced to $35 \mu$ A and $70 \mu \mathrm{~A}$ (typical), respectively, during the sleep time. As the load current decreases towards a no-load condition, the percentage of time that the LT3690 operates in sleep mode increases and the average input current is greatly reduced, resulting in high efficiency even at very low loads (see Figure 3). At higher output loads (above about 385 mA at $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$ for the front page application) the LT3690 will run at the frequency programmed by the $\mathrm{R}_{\top}$ resistor, and operate in standard PWM mode. The transition between PWM and low ripple Burst Mode operation is seamless, and does not disturb the output voltage.

If low quiescent current is not required, the LT3690 can operate in pulse-skipping mode. The benefit of this mode is that the LT3690 will enter full frequency standard PWM operation at a lower output load current than when in Burst Mode operation. The front page application circuit will switch at full frequency at output loads higher than about 64 mA at $\mathrm{V}_{\text {IN }}=12 \mathrm{~V}$.

## Low Side Switch Considerations

The operation of the internal low side switch is optimized for reliable, high efficiency operation. The low side switch is connected in parallel with a catch diode. When the top side switch turns off, the inductor current pulls the SW pin low, and forward biases the internal catch diode. In order to prevent shoot through currents, the internal low side switch only turns on after detecting the SW pin going low. Once the low side switch turns on, the voltage drop between SW and GND is very small, minimizing power loss and improving efficiency. At the end of the switching cycle, the low side switch turns off, and after a delay, the top side switch can turn on again. The switching sequence is shown in Figure 4.

The overload comparator monitors the current flowing through the low side switch and helps protect the circuit. This comparator delays switching if the low side switch current goes higher than 5A (typical) during a fault condition such as a shorted output with high input voltage.


Figure 4. Switching Sequence of High Side, Catch Diode and Low Side Switch

## APPLICATIONS INFORMATION

The switching will only resume once the low side switch current has fallen below the 5A limit. This way, the comparator regulates the valley current of the inductor to 5A during short-circuit. With properly chosen external components, this will ensure that the part will survive a short-circuit event.

## $V_{\text {CCIIT }}$ Considerations

The linear voltage regulator requires a capacitor of $0.47 \mu \mathrm{~F}$ to deliver the peak current for the gate driver of the low side N -channel transistor. The output voltage is monitored by a comparator. To ensure proper operation, the low side driver only turns on if $\mathrm{V}_{\text {CCINT }}$ is above 3.8 V (typ).

## BST and BIAS Pin Considerations

Capacitor $\mathrm{C}_{\mathrm{BST}}$ and the internal boost Schottky diode (see the Block Diagram) are used to generate boost voltages that are higher than the input voltage. In most cases a $0.68 \mu \mathrm{~F}$ capacitor will work well. Figure 5 shows three ways to arrange the boost circuit. The BST pin must be
more than 2.3 V above the SW pin for best efficiency. For outputs of 3 V and above, the standard circuit (Figure 5a) is best. For outputs between 2.8 V and 3 V , use a $1 \mu \mathrm{~F}$ boost capacitor. A 2.5V output presents a special case because it is marginally adequate to support the boosted drive stage while using the internal boost diode. For reliable BST pin operation with 2.5 V outputs, use a good external Schottky diode (such as the ON Semi MBR0540), and a $1 \mu \mathrm{~F}$ boost capacitor (see Figure 5b). For lower output voltages, the boost diode can be tied to the input (Figure 5c), or to another supply greater than 2.8 V . The circuit in Figure 5a is more efficient because the BST pin current and BIAS pin quiescent current comes from a lower voltage source. However, the full benefit of the BIAS pin is not realized unless it is at least 3 V . Ensure that the maximum voltage ratings of the BST and BIAS pins are not exceeded.

The minimum operating voltage of an LT3690 application is limited by the minimum input voltage ( 3.9 V ) and by the maximum duty cycle as outlined in the InputVoltage Range section. For proper start-up, the minimum input voltage

(5a) $\mathrm{V}_{\text {OUT }}>2.8$

(5b) $2.5 \mathrm{~V}<\mathrm{V}_{\text {OUT }}<2.8 \mathrm{~V}$

(5c) $\mathrm{V}_{\text {OUT }}<2.5 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=27 \mathrm{~V}$

Figure 5. Three Circuits for Generating the Boost Voltage

## APPLICATIONS INFORMATION




Figure 6. The Minimum Input Voltage Depends on Output Voltage, Load Current and Boost Circuit
is also limited by the boost circuit. If the input voltage is ramped slowly, or the LT3690 is turned on with its EN pin when the output is already in regulation, then the boost capacitor may not be fully charged. Because the boost capacitor charges with the energy stored in the inductor, the circuit relies on some minimum load current to get the boost circuit running properly. This minimum load depends on the input and output voltages, and on the arrangement of the boost circuit. The minimum load generally goes to zero once the circuit has started. Figure 6 shows a plot of minimum load to start and to run as a function of input voltage. In many cases the discharged output capacitor will present a load to the switcher, which will allow it to start. The plots show the worst-case situation, where $\mathrm{V}_{\mathrm{IN}}$ is ramping very slowly. For lower start-up voltage, the boost diode can be tied to $\mathrm{V}_{\mathrm{IN}}$; however, this restricts the input range to one-half of the absolute maximum rating of the BST pin. At light loads, the inductor current becomes discontinuous and the effective duty cycle can be very high. This reduces the minimum input voltage to approximately 300 mV above $\mathrm{V}_{\text {OUT }}$. At higher load currents, the inductor current is continuous and the duty cycle is limited by the maximum duty cycle of the LT3690, requiring a higher input voltage to maintain regulation.

## Soft-Start

The SS (soft-start) pin provides a soft-start function. If a capacitor $\mathrm{C}_{S S}$ is tied from the SS pin to ground, then the internal pull-up current will generate a voltage ramp on this
pin. Agood value forthe soft-startcapacitor is $\mathrm{C}_{0 \mathrm{UT}} / 10000$, where $\mathrm{C}_{\text {Out }}$ is the value of the output capacitor.

The soft-startfunction limits peak input current to the circuit during start-up. The output of the LT3690 regulates to the lowest voltage present at either the SS pin or an internal 0.8 V reference. A capacitor from the SS pin to ground is charged by an internal $2 \mu \mathrm{~A}$ current source resulting in a linear output ramp from OV to the regulated outputvoltage. The ramp duration is given by:

$$
t_{\text {RAMP }}=\frac{\mathrm{C}_{S S} \cdot 0.8 \mathrm{~V}}{2 \mu \mathrm{~A}}
$$

At power-up, an internal open-collector output discharges the SS pin. The SS pin can be left floating if the soft-start feature is not used. The internal current sources will charge this pin to $\sim 2 \mathrm{~V}$ as shown in Figure 7.


Figure 7. Soft-Start Ramp

## LT3690

## APPLICATIONS InFORMATION



(8a) Independent Start-Up


(8b) Ratiometric Start-Up

Figure 8. Output Tracking and Sequencing

## APPLICATIONS InFORMATION



(9a) Coincident Start-Up


(9b) Output Sequencing

Figure 9. Output Tracking and Sequencing

## APPLICATIONS INFORMATION

## Output Tracking and Sequencing

Outputtracking and sequencing between voltage regulators can be implemented using the LT3690's SS and PG pins. Figures 8 and 9 show several configurations for output tracking and sequencing of the LT3690 and an additional regulator. Independent soft-start for each channel is shown in Figure 8a. The output ramp time for each output is set by the soft-start capacitor as described in the soft-start section.

Ratiometric tracking is achieved in Figure 8b by connecting SS pins of two regulators together. In this configuration, the SS pin current is set by the sum of the SS pin currents of the two regulators, which must be taken into account when calculating the output rise time.

By connecting a feedback network from OUT1 to the SS pin with the same ratio that set the OUT2 voltage, absolute tracking shown in Figure 9a is implemented. A small OUT2 voltage offset will be present due to the SS pin's $2 \mu \mathrm{~A}$ source current. This offset can be corrected by slightly reducing the value of R2.
Figure 9b illustrates output sequencing. When $V_{0 U T 1}$ is within $10 \%$ of its regulated voltage, PG releases the SS soft-start pin, allowing $\mathrm{V}_{\text {OUT2 }}$ to soft-start.

## Synchronization

To select low-ripple Burst Mode operation, tie the SYNC pin below 0.4 V (this can be ground or a logic output). Synchronize the LT3690 oscillator to an external frequency by connecting a square wave (with positive and negative pulse width > 100ns) to the SYNC pin. The square wave amplitude should have valleys that are below 0.4 V and peaks that are above 1 V (up to 6 V ).
The LT3690 will not enter Burst Mode operation at low output loads while synchronized to an external clock, but instead will skip pulses to maintain regulation.

The LT3690 may be synchronized overa 170kHzto 1.5MHz range. The $\mathrm{R}_{\mathrm{T}}$ resistor should be chosen to set the LT3690 switching frequency 20\% below the lowest synchronization input. For example, if the synchronization signal will be 350 kHz and higher, choose $\mathrm{R}_{\top}$ for 280 kHz . To assure reliable
and safe operation, the LT3690 will synchronize when the output voltage is above $90 \%$ of its regulated voltage. It is therefore necessary to choose a large enough inductor value to supply the required output current at the frequency set by the $\mathrm{R}_{\mathrm{T}}$ resistor (see the Inductor Selection section). It is also important to note that slope compensation is set by the $R_{T}$ value. When the synchronization frequency is much higher than the one set by $R_{T}$, the slope compensation is significantly reduced, which may require a larger inductor value to prevent sub-harmonic oscillation.
For duty cycles greater than $50 \%\left(\mathrm{~V}_{\text {OUT }} / \mathrm{V}_{\text {IN }}>0.5\right)$, a minimum inductance is required to avoid sub-harmonic oscillations:

$$
\mathrm{L}_{\mathrm{MIN}}=\left(\mathrm{V}_{\text {OUT }}+\mathrm{V}_{\mathrm{LS}}\right) \cdot \frac{0.42 \mathrm{MHz}}{f_{\mathrm{SW}}}
$$

where $\mathrm{V}_{\mathrm{LS}}$ is the voltage drop of the low side switch ( 0.12 V at maximum load), $f_{\text {Sw }}$ is in MHz , and $\mathrm{L}_{\text {MIN }}$ is in $\mu \mathrm{H}$. For $f_{S W}$ in the above calculation, use the frequency programmed by $R_{T}$, not the synchronization frequency.

## Undervoltage Lockout

Figure 10 shows how to add undervoltage lockout (UVLO) to the LT3690. Typically, UVLO is used in situations where the input supply is current limited, or has a relatively high source resistance. A switching regulator draws constant power from the source, so source current increases as source voltage drops. This looks like a negative resistance load to the source and can cause the source to current limit or latch low under low source voltage conditions.


Figure 10. Undervoltage Lockout

## APPLICATIONS INFORMATION

The UVLO circuitry prevents the regulator from operating at source voltages where the problems might occur. An internal comparator will force the part into shutdown below the fixed $\mathrm{V}_{\text {IN }}$ UVLO threshold of 3.0V. This feature can be used to prevent excessive discharge of battery-operated systems. If an adjustable UVLO threshold is required, the UVLO pin can be used. The threshold voltage of the UVLO pin comparator is 1.25 V . Current hysteresis is added above the UVLO threshold. This can be used to set voltage hysteresis of the UVLO using the following equations:

$$
\begin{aligned}
& R 3=\frac{V_{H}-V_{L}}{2 \mu A} \\
& R 4=R 3 \cdot \frac{1}{\frac{V_{H}}{1.25 V}-1}
\end{aligned}
$$

Example: switching should not start until the input is above 4.4 V , and is to stop if the input falls below 4 V .

$$
\begin{aligned}
& \mathrm{R} 3=\frac{4.4 \mathrm{~V}-4.0 \mathrm{~V}}{2 \mu \mathrm{~A}}=200 \mathrm{k} \Omega \\
& \mathrm{R} 4=200 \mathrm{k} \Omega \cdot \frac{1}{\frac{4.4 \mathrm{~V}}{1.25 \mathrm{~V}}-1}=79.4 \mathrm{k} \Omega
\end{aligned}
$$

Keep the connection from the resistor to the UVLO pin short and minimize the interplane or surface capacitance


Figure 11. The LT3690 Reduces its Frequency to Below 250kHz to Protect Against Shorted Output with 36V Input
to switching nodes. If high resistor values are used, the UVLO pin should be bypassed with a 1 nF capacitor to prevent coupling problems from the switch node.

## Shorted and Reversed Input Protection

If the inductor is chosen to prevent excessive saturation, the LT3690 will tolerate a shorted output. When operating in short-circuit condition, the LT3690 will reduce its frequency until the valley current is at a typical value of 5A (see Figure 11). There is another situation to consider in systems where the output is held high when the input to the LT3690 is absent. This may occur in battery charging applications or in battery backup systems where a battery or some other supply is diode ORed with the LT3690's output. If the $\mathrm{V}_{\text {IN }}$ pin is allowed to float and the EN pin is held high (either by a logic signal or because it is tied to $\mathrm{V}_{\mathrm{IN}}$ ), then the LT3690's internal circuitry will pull its quiescent current through its SW pin. This is acceptable if the system can tolerate a few mA in this state. If the EN pin is grounded, the SW pin current will drop to essentially zero. However, if the $\mathrm{V}_{\text {IN }}$ pin is grounded while the output is held high, then parasitic diodes inside the LT3690 can pull large currents from the output through the SW pin and the $\mathrm{V}_{\mathrm{IN}}$ pin. Figure 12 shows a circuit that will run only when the input voltage is present and that protects against a shorted or reversed input.


Figure 12. Diode D4 Prevents a Shorted Input from Discharging a Backup Battery Tied to the Output; It Also Protects the Circuit from a Reversed Input. The LT3690 Runs Only When the Input Is Present

## APPLICATIONS InFORMATION

## PCB Layout

For proper operation and minimum EMI, care must be taken during printed circuit board layout. Figure 13 shows the recommended component placement with trace, ground plane and via locations. Note that large, switched currents flow in the LT3690's $V_{\text {IN }}$, SW and GND pins and the input capacitor ( $\mathrm{C}_{\mathrm{IN}}$ ). The loop formed by these components should be as small as possible. These components, along with the inductor and output capacitor, should be placed on the same side of the circuit board, and their connections should be made on that layer. Place a local, unbroken ground plane below these components. The SW and BST nodes should be small as possible. If synchronizing the part externally using the SYNC pin, avoid routing this signal near sensitive nodes, especially $V_{C}$ and $F B$. Finally, keep the FB and $\mathrm{V}_{\mathrm{C}}$ nodes small so that the ground traces will shield them from the SW and BST nodes. The exposed GND pad on the bottom of the package must be soldered to ground so that the pad acts as a heat sink. To keep thermal resistance low, extend the ground plane as much as possible, and add thermal vias under and near the LT3690 to additional ground planes within the circuit board and on the bottom side. In addition, the exposed SW pad on the bottom of the package must be soldered to the PCB to act as a heat sink for the low side switch. Add thermal vias under the SW pad and to the bottom side.


Figure 13. Top Layer PCB Layout and Component Placement in the LT3690 Demonstration Board

## High Temperature Considerations

The PCB must provide heat sinking to keep the LT3690 cool. The GND exposed pad on the bottom of the package must be soldered to a ground plane and the SW exposed pad must be soldered to a SW plane. Tie the ground plane and SW plane to large copper layers below with thermal vias; these layers will spread the heat dissipated by the LT3690. Placing additional vias can reduce thermal resistance further. With these steps, the thermal resistance from die (or junction) to ambient can be reduced to $\theta_{\mathrm{JA}}=40^{\circ} \mathrm{C} / \mathrm{W}$ or less. With 100 LFPM airflow, this resistance can fall by another $25 \%$. Further increases in airflow will lead to lower thermal resistance. Because of the large output current capability of the LT3690, it is possible to dissipate enough heat to raise the junction temperature beyond the absolute maximum of $125^{\circ} \mathrm{C}$. When operating at high ambient temperatures, the maximum load current should be derated as the ambient temperature approaches $125^{\circ} \mathrm{C}$. Power dissipation within the LT3690 can be estimated by calculating the total power loss from an efficiency measurement. The die temperature is calculated by multiplying the LT3690 power dissipation by the thermal resistance from junction-to-ambient. Thermal resistance depends on the layout of the circuit board, but values from $20^{\circ} \mathrm{C} / \mathrm{W}$ to $60^{\circ} \mathrm{C} / \mathrm{W}$ are typical. Die temperature rise was measured on a 4-layer, $6 \mathrm{~cm} \cdot 6 \mathrm{~cm}$ circuit board in still air at a load current of 4 A ( $f_{S W}=600 \mathrm{kHz}$ ). For a 12 V input to 3.3 V output the die temperature elevation above ambient was $43^{\circ} \mathrm{C}$; for 24 V IN to $3.3 \mathrm{~V}_{\text {OUT }}$ the rise was $52^{\circ} \mathrm{C}$; for $12 \mathrm{~V}_{\text {IN }}$ to $5 \mathrm{~V}_{\text {OUT }}$ the rise was $55^{\circ} \mathrm{C}$ and for $24 \mathrm{~V}_{\text {IN }}$ to $5 \mathrm{~V}_{\text {OUT }}$ the rise was $62^{\circ} \mathrm{C}$.

## Other Linear Technology Publications

Application Notes 19, 35 and 44 contain detailed descriptions and design information for buck regulators and other switching regulators. The LT1376 data sheet has a more extensive discussion of output ripple, loop compensation and stability testing. Design Note 318 shows how to generate a bipolar output supply using a buck regulator.

## TYPICAL APPLICATIONS


(FIXED FREQUENCY AT $\mathrm{V}_{\mathrm{IN}}<21 \mathrm{~V}$ )

## LT3690

## TYPICAL APPLICATIONS



## PACKAGG DESCRIPTION

UFE Package
26-Lead Plastic OFN ( $4 \mathrm{~mm} \times 6 \mathrm{~mm}$ )
(Reference LTC DWG \# 05-08-1770 Rev A)


RECOMMENDED SOLDER PAD PITCH AND DIMENSIONS APPLY SOLDER MASK TO AREAS THAT ARE NOT SOLDERED


NOTE:

1. DRAWING IS NOT A JEDEC PACKAGE OUTLINE
2. DRAWING NOT TO SCALE
3. ALL DIMENSIONS ARE IN MILLIMETERS
4. DIMENSIONS OF EXPOSED PAD ON BOTTOM OF PACKAGE DO NOT INCLUDE MOLD FLASH. MOLD FLASH, IF PRESENT, SHALL NOT EXCEED 0.20 mm ON ANY SIDE
5. EXPOSED PAD SHALL BE SOLDER PLATED
6. SHADED AREA IS ONLY A REFERENCE FOR PIN 1 LOCATION ON THE TOP AND BOTTOM OF PACKAGE

## TYPICAL APPLICATION

### 3.3V Step-Down Converter



## RELATED PARTS

| PART NUMBER | DESCRIPTION | COMMENTS |
| :---: | :---: | :---: |
| LT3680 | 36V, 3.5A, 2.4MHz High Efficiency MicroPower Step-Down DC/DC Converter | $\mathrm{V}_{\text {IN(MIIN })}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=36 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=75 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3972 | Transients to 60V, 3.5A, 2.4MHz High Efficiency Step-Down DC/DC Converter | $\mathrm{V}_{\text {IN(MIIN })}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=33 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=75 \mu \mathrm{~A}$, $I_{\text {SD }}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3971 | 38V, 1.2A (Iout), 2MHz, High Efficiency Step-Down DC/DC Converter with Only $2.8 \mu \mathrm{~A}$ of Quiescent Current | $\mathrm{V}_{\text {IN(MIN })}=4.3 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX }}=38 \mathrm{~V}, \mathrm{~V}_{\text {OUT }}$ (MIN) $=1.19 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.8 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3991 | 55V, 1.2A (Iout), 2MHz, High Efficiency Step-Down DC/DC Converter with Only $2.8 \mu \mathrm{~A}$ of Quiescent Current | $\mathrm{V}_{\operatorname{IN}(\operatorname{MIN})}=4.3 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\operatorname{MAX})}=38 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=1.19 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.8 \mu \mathrm{~A}$, IsD $<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3480 | 36 V with Transient Protection to $60 \mathrm{~V}, 2 \mathrm{~A}$ (Iout), 2.4 MHz , High Efficiency Step-Down DC/DC Converter with Burst Mode Operation | $\mathrm{V}_{\operatorname{IN}(\operatorname{MIN})}=3.6 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\operatorname{MAX})}=38 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.78 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=70 \mu \mathrm{~A}$, $I_{\text {SD }}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3685 | 36 V with Transient Protection to 60V, 2 A (Iout), 2.4 MHz , High Efficiency Step-Down DC/DC Converter | $\mathrm{V}_{\text {IN(MIN) }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=38 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.78 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=70 \mu \mathrm{~A}$, $I_{\text {SD }}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 and MSOP-10E Packages |
| LT3500 | 36V, 40V ${ }_{\text {MAX }}$, 2A, 2.5MHz High Efficiency Step-Down DC/DC Converter and LDO Controller | $\mathrm{V}_{\text {IN(MIN) }}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX })}=36 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN) }}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=2.5 \mathrm{~mA}$, $\mathrm{I}_{\mathrm{SD}}<10 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-10 Package |
| LT3507 | 36 V 2.5MHz, Triple $\left(2.4 \mathrm{~A}+1.5 \mathrm{~A}+1.5 \mathrm{~A}\left(\mathrm{I}_{\text {OUT }}\right)\right)$ with LDO Controller High Efficiency Step-Down DC/DC Converter | $\begin{aligned} & V_{I N(M I N)}=4.0 \mathrm{~V}, \mathrm{~V}_{\operatorname{IN}(\mathrm{MAX})}=36 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=7 \mathrm{~mA}, \\ & \mathrm{I}_{\mathrm{SD}}=1 \mu \mathrm{~A}, 5 \mathrm{~mm} \times 7 \mathrm{~mm} \text { QFN-38 Package } \end{aligned}$ |
| LT3682 | $36 \mathrm{~V}, 60 \mathrm{~V}_{\text {MAX }}, 1 \mathrm{~A}, 2.2 \mathrm{MHz}$ High Efficiency Micropower Step-Down DC/DC Converter | $\mathrm{V}_{\text {IN(MIIN })}=3.6 \mathrm{~V}, \mathrm{~V}_{\text {IN(MAX) }}=36 \mathrm{~V}, \mathrm{~V}_{\text {OUT(MIIN })}=0.8 \mathrm{~V}, \mathrm{I}_{\mathrm{Q}}=75 \mu \mathrm{~A}$, $\mathrm{I}_{\mathrm{SD}}<1 \mu \mathrm{~A}, 3 \mathrm{~mm} \times 3 \mathrm{~mm}$ DFN-12 Package |

