





#### FEATURES

- 15, 25, 45 ns Read Access and R/W Cycle Time
- Unlimited Read/Write Endurance
- Automatic Non-volatile STORE on Power Loss
- Non-Volatile STORE Under Hardware or Software Control
- Automatic RECALL to SRAM on Power Up
- Unlimited RECALL Cycles
- 200K STORE Endurance
- 20-Year Non-volatile Data Retention
- Single 3.0V +20%, -10% Operation
- Commercial, Industrial Temperatures
- 44-pin or 54-pin 400-mil TSOPII Packages (RoHS-Compliant)
- 48-ball Fine Pitch Ball Grid Array (FBGA)

#### **BLOCK DIAGRAM**

#### DESCRIPTION

The Simtek STK14EC16 is a 4MB fast static RAM with a non-volatile Quantum Trap storage element included with each memory cell.

The SRAM provides the fast access & cycle times, ease of use and unlimited read & write endurance of a normal SRAM.

Data transfers automatically to the non-volatile storage cells when power loss is detected (the STORE operation). On power up, data is automatically restored to the SRAM (the RECALL operation). Both STORE and RECALL operations are also available under software control.

The Simtek nvSRAM is the highest performance, most reliable non-volatile memory available.



1

This is a product in development that has fixed target specifications that are subject to change pending characterization results.

#### SIMTEK Confidential & Proprietary

Document Control #ML0061 Rev 1.1 Jan, 2008

### **Truth Table for SRAM Operations**

| Operating Mode       | E | HSB | w | G | LB | UB | DQ0-DQ7            | DQ8-DQ15           |
|----------------------|---|-----|---|---|----|----|--------------------|--------------------|
| Standby/not selected | Н | н   | х | Х | Х  | Х  | High-Z             | High-Z             |
| Internal Read        | L | Н   | н | Н | Х  | х  | High-Z             | High-Z             |
| internal Read        | L | Н   | х | Х | Н  | н  | High-Z             | High-Z             |
| Lower Byte Read      | L | Н   | н | L | L  | н  | Data Outputs Low-Z | High-Z             |
| Upper Byte Read      | L | Н   | н | L | Н  | L  | High-Z             | Data Outputs Low-Z |
| Word Read            | L | Н   | н | L | L  | L  | Data Outputs Low-Z | Data Outputs Low-Z |
| Lower Byte Write     | L | Н   | L | Х | L  | н  | Data Inputs High-Z | High-Z             |
| Upper Byte Write     | L | Н   | L | Х | Н  | L  | High-Z             | Data Inputs High-Z |
| Word Write           | L | Н   | L | Х | L  | L  | Data Inputs High-Z | Data Inputs High-Z |



| A <sub>0</sub>                                                 | 1                             | 44                  | A17                                    |                                                                                                           | 54 □ <del>HSB</del>                                                                       | 1         | 2                                            | 3                                                 | 4                                                           | 5                       | 6  | 1 |
|----------------------------------------------------------------|-------------------------------|---------------------|----------------------------------------|-----------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------|-----------|----------------------------------------------|---------------------------------------------------|-------------------------------------------------------------|-------------------------|----|---|
| A₁ □<br>A₂ □                                                   | 2<br>3                        | 43<br>42            | □ A <sub>16</sub><br>□ A <sub>15</sub> | $\begin{array}{c c} NC & \square & 2 \\ A_0 & \square & 3 \\ A_1 & \square & 4 \end{array}$               | 53 □ NC<br>52 □ A <sub>17</sub><br>51 □ A <sub>16</sub>                                   |           | (G)                                          | (A <sub>0</sub> )                                 | $(A_1)$                                                     | $(A_2)$                 | NC | A |
| A₃ □<br>A₄ □                                                   | 4<br>5                        | 41<br>40            |                                        | A₂ □ 5<br>A₃ □ 6                                                                                          | 50 🗆 A <sub>15</sub><br>49 🗋 G                                                            |           | UB                                           | A <sub>3</sub>                                    | $\overline{A_4}$                                            | Ē                       |    | В |
| Ē□<br>DQ₀□                                                     | 6<br>7                        | 39<br>38            |                                        | A₄ □ 7<br>〒□ 8<br>DQ₀ □ 9                                                                                 | 48 □ UB<br>47 □ LB<br>46 □ DQ <sub>15</sub>                                               | $\geq$    |                                              | $\left(\begin{array}{c} A_{5} \end{array}\right)$ | $\begin{pmatrix} A_6 \end{pmatrix}$                         |                         |    | С |
|                                                                | 8<br>9<br>()                  | 37<br>36<br>70P) 35 |                                        | $\begin{array}{c c} DQ_1 & \square & 10 \\ DQ_2 & \square & 11 \\ DQ_3 & \square & 12 \end{array} $ (TOP) | 45 DQ <sub>14</sub><br>44 DQ <sub>13</sub><br>43 DQ <sub>12</sub>                         | $\geq$    | DQ <sub>11</sub> ) (<br>DQ <sub>12</sub> ) ( | (A <sub>17</sub> )<br>V <sub>CAP</sub>            | $\left(\begin{array}{c} A_{7} \\ A_{16} \end{array}\right)$ |                         |    | D |
| DQ <sub>3</sub> []<br>V <sub>CC</sub> []<br>V <sub>SS</sub> [] | 10 <sup>(1)</sup><br>11<br>12 | 35<br>34<br>33      | □ V <sub>ss</sub>                      | $V_{CC} \square 13$ $V_{SS} \square 14$ $DQ_4 \square 15$                                                 | 42 □ V <sub>ss</sub><br>41 □ V <sub>cc</sub>                                              | $\leq$    |                                              | (A <sub>14</sub> )                                | (A <sub>15</sub> )                                          |                         |    | F |
|                                                                | 12<br>13<br>14                | 33<br>32<br>31      |                                        | DQ₅ ☐ 16<br>DQ <sub>6</sub> ☐ 17                                                                          | 40 DQ <sub>11</sub><br>39 DQ <sub>10</sub><br>38 DQ <sub>9</sub>                          | $\square$ |                                              | A <sub>12</sub>                                   | (A <sub>13</sub> )                                          | $\overline{\mathbb{W}}$ |    | G |
| DQ <sub>6</sub><br>DQ <sub>7</sub>                             | 15<br>16                      | 30<br>29            |                                        | ₩ □ 19<br>As □ 20                                                                                         | 37 DQ <sub>8</sub><br>36 V <sub>CAP</sub><br>35 A <sub>14</sub>                           |           | (A <sub>8</sub> )(                           | (A <sub>9</sub> )<br>(TC                          | (A <sub>10</sub> )<br>DP)                                   | (A <sub>11</sub> )      |    | н |
|                                                                | 17<br>18                      | 28<br>27            | □ A <sub>14</sub>                      | $\begin{array}{c c} A_6 & \square & 21 \\ A_7 & \square & 22 \\ A_8 & \square & 23 \end{array}$           | $\begin{array}{c c} 34 \Box & A_{13} \\ 33 \Box & A_{12} \\ 32 \Box & A_{11} \end{array}$ |           | 48-                                          | Ball                                              | FBG                                                         | Α                       |    |   |
| A <sub>6</sub>                                                 | 19<br>20<br>21                | 26<br>25<br>24      | □ A <sub>12</sub>                      | A₀ □ 24<br>NC □ 25<br>NC □ 26                                                                             | 31 □ A <sub>10</sub><br>30 □ NC<br>29 □ NC                                                |           |                                              |                                                   |                                                             |                         |    |   |
| А <sub>9</sub> Ц                                               | 21                            | 24                  |                                        |                                                                                                           | 28 NC                                                                                     |           |                                              |                                                   |                                                             |                         |    |   |

44-Pin TSOP-II

54-Pin TSOP-II

(See full mechanical drawings on pages 18 - 20)

### **PIN DESCRIPTIONS**

| Pin Name                          | I/O          | Description                                                                                                                                                                                                                                                                                  |
|-----------------------------------|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| A <sub>17</sub> -A <sub>0</sub>   | Input        | Address: The 18 address inputs select one of 262,144 words in the nvSRAM array                                                                                                                                                                                                               |
| DQ <sub>15</sub> -DQ <sub>0</sub> | I/O          | Data: Bi-directional 16-bit data bus for accessing the nvSRAM                                                                                                                                                                                                                                |
| Ē                                 | Input        | Chip Enable: The active low E input selects the device                                                                                                                                                                                                                                       |
| LB                                | Input        | Byte Write Select Input: Controls DQ7-DQ0 (unselected byte will not write or read).                                                                                                                                                                                                          |
| UB                                | Input        | Byte Write Select Input: Controls DQ15-DQ8 (unselected byte will not write or read).                                                                                                                                                                                                         |
| W                                 | Input        | Write Enable: The active low W enables data on the DQ pins to be written to the address location latched by the falling edge of E                                                                                                                                                            |
| G                                 | Input        | Output Enable: The active low G input enables the data output buffers during read cycles. De-asserting G high causes the DQ pins to tri-state.                                                                                                                                               |
| V <sub>CC</sub>                   | Power Supply | Power: 3.0V +20%, -10%                                                                                                                                                                                                                                                                       |
| HSB                               | I/O          | Hardware Store Busy: When low this output indicates a Store is in progress (also low during power up while busy). When pulled low external to the chip, it will initiate a nonvolatile STORE operation. A weak pull up resistor keeps this pin high if not connected. (Connection Optional). |
| V <sub>CAP</sub>                  | Power Supply | Autostore Capacitor: Supplies power to the nvSRAM during a power loss to store data from SRAM to nonvolatile storage ele-<br>ments.                                                                                                                                                          |
| V <sub>SS</sub>                   | Power Supply | Ground                                                                                                                                                                                                                                                                                       |
| NC                                | No Connect   | This pin is not connected to the die. (Do not connect in design; reserved for future use)                                                                                                                                                                                                    |



### **ABSOLUTE MAXIMUM RATINGS**<sup>a</sup>

| Voltage on Input Relative to Ground0.5V to 4.1V                            |
|----------------------------------------------------------------------------|
| Voltage on Input Relative to $V_{SS}$ 0.5V to ( $V_{CC}$ + 0.5V)           |
| Voltage on $DQ_{0-7}$ or $\overline{HSB}$ 0.5V to (V <sub>CC</sub> + 0.5V) |
| Temperature under Bias                                                     |
| Junction Temperature55°C to 140°C                                          |
| Storage Temperature65°C to 150°C                                           |
| Power Dissipation 1W                                                       |
| DC Output Current (1 output at a time, 1s duration) 15mA                   |

#### TF (TSOP-II 44) PACKAGE THERMAL CHARACTERISTICS

 $\theta_{jc}$  tbd;  $\theta_{ja}$  tbd [0fpm], tbd [200fpm], tbd C/W [500fpm].

UF (TSOP-II 54) PACKAGE THERMAL CHARACTERISTICS

 $\theta_{jc}$  tbd;  $\theta_{ja}$  tbd [0fpm], tbd [200fpm], tbd C/W [500fpm].

**BF (FBGA48) PACKAGE THERMAL CHARACTERISTICS** 

 $\theta_{jc}$  tbd C/W;  $\theta_{ja}$  tbd [0fpm], tbd [200fpm], tbd C/W [500fpm].

### DC CHARACTERISTICS

Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

### $(V_{CC} = 2.7V-3.6V)$

| CVMDOL            | DADAMETED                                                                         | COMM                 | ERCIAL         | INDU          | STRIAL                |                | NOTES                                                                                                                                                                                                                                                    |
|-------------------|-----------------------------------------------------------------------------------|----------------------|----------------|---------------|-----------------------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| SYMBOL            | PARAMETER                                                                         | MIN                  | MAX            | MIN           | MAX                   | UNITS          | NOTES                                                                                                                                                                                                                                                    |
| I <sub>CC1</sub>  | Average V <sub>CC</sub> Current                                                   |                      | 70<br>65<br>50 |               | 75<br>70<br>52        | mA<br>mA<br>mA | $t_{AVAV} = 15$ ns<br>$t_{AVAV} = 25$ ns<br>$t_{AVAV} = 45$ ns<br>Dependent on output loading and cycle<br>rate. Values obtained without output<br>loads.                                                                                                |
| I <sub>CC2</sub>  | Average V <sub>CC</sub> Current during STORE                                      |                      | 6              |               | 6                     | mA             | All Inputs Don't Care, V <sub>CC</sub> = max<br>Average current for duration of STORE<br>cycle (t <sub>STORE</sub> )                                                                                                                                     |
| I <sub>CC3</sub>  | Average V <sub>CC</sub> Current at t <sub>AVAV</sub> = 200ns<br>3V, 25°C, Typical |                      | 26             |               | 26                    | mA             | $\overline{W} \ge (V_{CC} - 0.2V)$<br>All Other Inputs Cycling at CMOS Levels<br>Dependent on output loading and cycle<br>rate. Values obtained without output<br>loads.                                                                                 |
| I <sub>CC4</sub>  | Average V <sub>CAP</sub> Current during Auto Store<br>Cycle                       |                      | 6              |               | 6                     | mA             | All Inputs Don't Care<br>Average current for duration of STORE<br>cycle (t <sub>STORE</sub> )                                                                                                                                                            |
| I <sub>SB</sub>   | V <sub>CC</sub> Standby Current<br>(Standby, Stable CMOS Levels)                  |                      | 3              |               | 3                     | mA             | $\label{eq:constant} \begin{split} \overline{E} \geq (V_{CC} \text{ -0.2V}) \\ & \text{All Others } V_{IN} \leq 0.2V \text{ or } \geq (V_{CC} \text{ -0.2V}) \\ & \text{Standby current level after nonvolatile} \\ & \text{cycle complete} \end{split}$ |
| I <sub>ILK</sub>  | Input Leakage Current                                                             |                      | ±1             |               | ±1                    | μΑ             | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                                                                                                                          |
| I <sub>OLK</sub>  | Off-State Output Leakage Current                                                  |                      | ±1             |               | ±1                    | μA             | $\begin{array}{l} V_{CC} = max \\ V_{IN} = V_{SS} \text{ to } V_{CC}, \ \overline{E} \text{ or } \overline{G} \geq V_{IH} \end{array}$                                                                                                                   |
| V <sub>IH</sub>   | Input Logic "1" Voltage                                                           | 2.0                  | $V_{CC} + 0.5$ | 2.0           | V <sub>CC</sub> + 0.5 | V              | All Inputs                                                                                                                                                                                                                                               |
| V <sub>IL</sub>   | Input Logic "0" Voltage                                                           | V <sub>SS</sub> –0.5 | 0.8            | $V_{SS}$ –0.5 | 0.8                   | V              | All Inputs                                                                                                                                                                                                                                               |
| V <sub>OH</sub>   | Output Logic "1" Voltage                                                          | 2.4                  |                | 2.4           |                       | V              | I <sub>OUT</sub> =-2mA (except HSB)                                                                                                                                                                                                                      |
| V <sub>OL</sub>   | Output Logic "0" Voltage                                                          |                      | 0.4            |               | 0.4                   | V              | I <sub>OUT</sub> = 4mA                                                                                                                                                                                                                                   |
| T <sub>A</sub>    | Operating Temperature                                                             | 0                    | 70             | -40           | 85                    | °C             |                                                                                                                                                                                                                                                          |
| V <sub>CC</sub>   | Operating Voltage                                                                 | 2.7                  | 3.6            | 2.7           | 3.6                   | V              | 3.3V nominal                                                                                                                                                                                                                                             |
| V <sub>CAP</sub>  | Storage Capacitance                                                               | 61                   | 134            | 61            | 180                   | μF             | Between $V_{CAP}$ pin and $V_{SS},$ 5V rated (Nom. 68 $\mu F$ to 150 $\mu F$ +20%, - 10%)                                                                                                                                                                |
| NV <sub>C</sub>   | Nonvolatile STORE operations                                                      | 200                  |                | 200           |                       | к              |                                                                                                                                                                                                                                                          |
| DATA <sub>R</sub> | Data Retention                                                                    | 20                   |                | 20            |                       | Years          | @ 55 deg C                                                                                                                                                                                                                                               |

Note: The HSB pin has  $I_{OUT}$ =-10 uA for V<sub>OH</sub> of 2.4 V. This parameter is characterized but not tested.

#### Document Control #ML0061 Rev 1.1 Jan, 2008



### **Preliminary**

### AC TEST CONDITIONS

| Input Pulse Levels 0V to 3V              |
|------------------------------------------|
| Input Rise and Fall Times                |
| Input and Output Timing Reference Levels |
| Output Load                              |

## $\textbf{CAPACITANCE}^{b} \qquad (T_{A}=25^{\circ}C,\,f=1.0MHz)$

| SYMBOL           | PARAMETER          | MAX | UNITS | CONDITIONS           |
|------------------|--------------------|-----|-------|----------------------|
| C <sub>IN</sub>  | Input Capacitance  | 7   | pF    | $\Delta V = 0$ to 3V |
| C <sub>OUT</sub> | Output Capacitance | 7   | pF    | $\Delta V = 0$ to 3V |

Note b: These parameters are guaranteed but not tested.







Figure 2: AC Output Loading for Tristate Specs ( $t_{HZ}$ ,  $t_{LZ}$ ,  $t_{WLQZ}$ ,  $t_{WHQZ}$ ,  $t_{GLQX}$ ,  $t_{GHQZ}$ )

5 Simtek Confidential



**STK14EC16** 

### SRAM READ CYCLES #1 & #2

| NO  |                     | SYMBOLS               |                  | DADAMETED                                            | STK14 | EC16-15 | STK14 | EC16-25 | STK14 | EC16-45 |       |
|-----|---------------------|-----------------------|------------------|------------------------------------------------------|-------|---------|-------|---------|-------|---------|-------|
| NO. | #1                  | #2                    | Alt.             | PARAMETER                                            | MIN   | MAX     | MIN   | MAX     | MIN   | MAX     | UNITS |
| 1   |                     | t <sub>ELQV</sub>     | t <sub>ACS</sub> | Chip Enable Access Time                              |       | 15      |       | 25      |       | 45      | ns    |
| 2   | t <sub>AVAV</sub> c | t <sub>ELEH</sub> c   | t <sub>RC</sub>  | Read Cycle Time                                      | 15    |         | 25    |         | 45    |         | ns    |
| 3   | t <sub>AVQV</sub> d | t <sub>AVQV</sub> d   | t <sub>AA</sub>  | Address Access Time                                  |       | 15      |       | 25      |       | 45      | ns    |
| 4   |                     | t <sub>GLQV</sub>     | t <sub>OE</sub>  | Output Enable to Data Valid                          |       | 10      |       | 12      |       | 20      | ns    |
| 5   |                     | t <sub>BLQV</sub>     |                  | Byte Enable to Data Valid                            |       | 10      |       | 12      |       | 20      | ns    |
| 6   | t <sub>AXQX</sub> d | t <sub>AXQX</sub> d   | t <sub>OH</sub>  | Output Hold after Address Change                     | 3     |         | 3     |         | 3     |         | ns    |
| 7   |                     | t <sub>ELQX</sub>     | t <sub>LZ</sub>  | Address Change or Chip Enable to<br>Output Active    | 3     |         | 3     |         | 3     |         | ns    |
| 8   |                     | t <sub>EHQZ</sub> e   | t <sub>HZ</sub>  | Address Change or Chip Disable to<br>Output Inactive |       | 7       |       | 10      |       | 15      | ns    |
| 9   |                     | t <sub>BLQX</sub>     |                  | Byte Enable to Output Active                         |       | 7       |       | 10      |       | 15      | ns    |
| 10  |                     | t <sub>GLQX</sub>     | t <sub>OLZ</sub> | Output Enable to Output Active                       | 0     |         | 0     |         | 0     |         | ns    |
| 11  |                     | t <sub>GHQZ</sub> e   | t <sub>OHZ</sub> | Output Disable to Output Inactive                    |       | 7       |       | 10      |       | 15      | ns    |
| 12  |                     | t <sub>BHQZ</sub> e   |                  | Byte Enable to Output Inactive                       |       | 7       |       | 10      |       | 15      | ns    |
| 13  |                     | t <sub>ELICCH</sub> b | t <sub>PA</sub>  | Chip Enable to Power Active                          | 0     |         | 0     |         | 0     |         | ns    |
| 14  |                     | t <sub>EHICCL</sub> b | t <sub>PS</sub>  | Chip Disable to Power Standby                        |       | 15      |       | 25      |       | 45      | ns    |

Note c:  $\overline{W}$  must be high during SRAM READ cycles.

Note d: Device is continuously selected with E and G both low, LB and UB select bytes read.

Note e: Measured  $\pm$  200mV from steady state output voltage.

Note f: HSB must remain high during READ and WRITE cycles.

### SRAM READ CYCLE #1: Address Controlled<sup>c,d,f</sup>



## **SRAM READ CYCLE #2:** $\overline{E}$ and $\overline{G}$ Controlled<sup>c,f</sup>



#### Document Control #ML0061 Rev 1.1 Jan, 2008



### SRAM WRITE CYCLES #1, #2, and #3

|     |                        | SYMBO             | LS                |                 |                                  | STK14 | EC16-15 | STK14E | C16-25 | STK14 | EC16-45 |       |
|-----|------------------------|-------------------|-------------------|-----------------|----------------------------------|-------|---------|--------|--------|-------|---------|-------|
| NO. | #1                     | #2                | #3                | Alt.            | PARAMETER                        | MIN   | MAX     | MIN    | MAX    | MIN   | MAX     | UNITS |
| 15  | t <sub>AVAV</sub>      | t <sub>AVAV</sub> | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time                 | 15    |         | 25     |        | 45    |         | ns    |
| 16  | t <sub>WLWH</sub>      | t <sub>WLEH</sub> | t <sub>WLBH</sub> | t <sub>WP</sub> | Write Pulse Width                | 10    |         | 20     |        | 30    |         | ns    |
| 17  | t <sub>ELWH</sub>      | t <sub>ELEH</sub> | t <sub>ELBH</sub> | t <sub>CW</sub> | Chip Enable to End of Write      | 15    |         | 20     |        | 30    |         | ns    |
| 18  | t <sub>BLWH</sub>      | t <sub>BLEH</sub> | t <sub>BLBH</sub> |                 | Byte Enable to End of Write      | 15    |         | 20     |        | 30    |         | ns    |
| 19  | t <sub>DVWH</sub>      | t <sub>DVEH</sub> | t <sub>DVBH</sub> | t <sub>DW</sub> | Data Set-up to End of Write      | 5     |         | 10     |        | 15    |         | ns    |
| 20  | t <sub>WHDX</sub>      | t <sub>EHDX</sub> | t <sub>BHDX</sub> | t <sub>DH</sub> | Data Hold after End of Write     | 0     |         | 0      |        | 0     |         | ns    |
| 21  | t <sub>AVWH</sub>      | t <sub>AVEH</sub> | t <sub>AVBH</sub> | t <sub>AW</sub> | Address Set-up to End of Write   | 10    |         | 20     |        | 30    |         | ns    |
| 22  | t <sub>AVWL</sub>      | t <sub>AVEL</sub> | t <sub>AVBL</sub> | t <sub>AS</sub> | Address Set-up to Start of Write | 0     |         | 0      |        | 0     |         | ns    |
| 23  | t <sub>WHAX</sub>      | t <sub>EHAX</sub> | t <sub>BHAX</sub> | t <sub>WR</sub> | Address Hold after End of Write  | 0     |         | 0      |        | 0     |         | ns    |
| 24  | t <sub>WLQZ</sub> e, g |                   |                   | t <sub>WZ</sub> | Write Enable to Output Disable   |       | 7       |        | 10     |       | 15      | ns    |
| 25  | t <sub>WHQX</sub>      |                   |                   | t <sub>OW</sub> | Output Active after End of Write | 3     |         | 3      |        | 3     |         | ns    |

Note g: If  $\overline{W}$  is low when  $\overline{E}$  goes low, the outputs remain in the high-impedance state.

Note h:  $\overline{E}$  or  $\overline{W}$  must be  $\ge V_{IH}$  during address transitions.

### SRAM WRITE CYCLE #1: W Controlled<sup>g,h</sup>



### SRAM WRITE CYCLE #2: E Controlled<sup>g,h</sup>



#### Document Control #ML0061 Rev 1.1 Jan, 2008



# <u>STK14EC16</u>

### SRAM WRITE CYCLE #3: LB, UB Controlled<sup>g,h</sup>



### AutoStore™/POWER-UP RECALL

| NO. | SYM                  | BOLS              | PARAMETER                 | STK1 | 4EC16 | UNITS | NOTES |
|-----|----------------------|-------------------|---------------------------|------|-------|-------|-------|
|     | Standard             | Alternate         | FARAINE I ER              | MIN  | MAX   |       |       |
| 26  | t <sub>HRECALL</sub> |                   | Power-up RECALL Duration  |      | 20    | ms    | i     |
| 27  | t <sub>STORE</sub>   | t <sub>HLHZ</sub> | STORE Cycle Duration      |      | 12.5  | ms    | j     |
| 28  | V <sub>SWITCH</sub>  |                   | Low Voltage Trigger Level |      | 2.65  | V     |       |
| 29  | V <sub>CCRISE</sub>  |                   | V <sub>CC</sub> Rise Time | 150  |       | μS    |       |

Note i:  $t_{HRECALL}$  starts from the time V<sub>CC</sub> rises above V<sub>SWITCH</sub>

Note j: If an SRAM WRITE has not taken place since the last nonvolatile cycle, no STORE will take place

### AutoStore™/POWER-UP RECALL



Note: Read and Write cycles will be ignored during STORE, RECALL and while  $V_{\text{CC}}$  is below  $V_{\text{SWITCH}}$ 

### Document Control #ML0061 Rev 1.1 Jan, 2008



### SOFTWARE-CONTROLLED STORE/RECALL CYCLEkl

|     | Symbols             |                     |                 |                                    |     | STK14EC16-15 |     | C16-25 | STK14E | C16-45 |       | NOTES |
|-----|---------------------|---------------------|-----------------|------------------------------------|-----|--------------|-----|--------|--------|--------|-------|-------|
| NO. | E Cont <sup>k</sup> | G Cont <sup>k</sup> | Alternate       | PARAMETER                          | MIN | MAX          | MIN | MAX    | MIN    | MAX    | UNITS | NOTES |
| 30  | t <sub>AVAV</sub>   | t <sub>AVAV</sub>   | t <sub>RC</sub> | STORE/RECALL Initiation Cycle Time | 15  |              | 25  |        | 45     |        | ns    |       |
| 31  | t <sub>AVEL</sub>   | t <sub>AVGL</sub>   | t <sub>AS</sub> | Address Set-up Time                | 0   |              | 0   |        | 0      |        | ns    |       |
| 32  | t <sub>ELEH</sub>   | t <sub>GLGH</sub>   | t <sub>CW</sub> | Clock Pulse Width                  | 12  |              | 20  |        | 30     |        | ns    |       |
| 33  | t <sub>EHAX</sub>   | t <sub>GHAX</sub>   |                 | Address Hold Time                  | 1   |              | 1   |        | 1      |        | ns    | Ι     |
| 34  | t <sub>RECALL</sub> | t <sub>RECALL</sub> |                 | RECALL Duration                    |     | 150          |     | 150    |        | 150    | μS    |       |

Note k: The software sequence is clocked on the falling edge of E controlled READs or G controlled READs

Note I: The six consecutive addresses must be read in the order listed in the Software STORE/RECALL Mode Selection Table. W must be high during all six consecutive E or G controlled cycles.

### SOFTWARE STORE/RECALL CYCLE: E CONTROLLED



### SOFTWARE STORE/RECALL CYCLE: G CONTROLLED



Document Control #ML0061 Rev 1.1 Jan, 2008



# <u>STK14EC16</u>

### HARDWARE STORE CYCLE

|    | SYM                | BOLS              | PARAMETER                       | STK14 | 4EC16 | UNITS | NOTES |
|----|--------------------|-------------------|---------------------------------|-------|-------|-------|-------|
|    | Standard           | Alternate         |                                 | MIN   | MAX   |       | NOTES |
| 35 | t <sub>DELAY</sub> | t <sub>HLQZ</sub> | Hardware STORE to SRAM Disabled | 1     | 70    | μS    | m     |
| 36 | t <sub>HLHX</sub>  |                   | Hardware STORE Pulse Width      | 15    |       | ns    |       |

Note m: On a hardware STORE initiation, SRAM operation continues to be enabled for time <sup>t</sup>DELAY to allow read/write cycles to complete

### HARDWARE STORE CYCLE



### **Soft Sequence Commands**

| NO. | SYMBOLS         | PARAMETER                     | STK14EC16 |     | UNITS | NOTES |
|-----|-----------------|-------------------------------|-----------|-----|-------|-------|
|     | Standard        |                               | MIN       | MAX |       |       |
| 37  | t <sub>SS</sub> | Soft Sequence Processing Time |           | 70  | μS    | n,o   |

Note n: This is the amount of time that it takes to take action on a soft sequence command. Vcc power must remain high to effectively register command.

Note o: Commands like Store and Recall lock out I/O until operation is complete which further increases this time. See specific command.





### **Preliminary**

#### **MODE SELECTION**

| Ē | W | G, UB, LB | A <sub>17</sub> -A <sub>0</sub>                                | Mode                                                                                | I/O                                                                                                   | Power            | Notes |
|---|---|-----------|----------------------------------------------------------------|-------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------|------------------|-------|
| Н | Х | Х         | Х                                                              | Not Selected                                                                        | Output High Z                                                                                         | Standby          |       |
| L | Н | L         | Х                                                              | Read SRAM                                                                           | Output Data                                                                                           | Active           |       |
| L | L | Х         | Х                                                              | Write SRAM                                                                          | Input Data                                                                                            | Active           |       |
| L | Н | L         | 0x04E38<br>0x0B1C7<br>0x083E0<br>0x07C1F<br>0x0703F<br>0x08B45 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Disable  | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data | Active           | p,q,r |
| L | Н | L         | 0x04E38<br>0x0B1C7<br>0x083E0<br>0x07C1F<br>0x0703F<br>0x04B46 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>AutoStore Enable   | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data | Active           | p,q,r |
| L | н | L         | 0x04E38<br>0x0B1C7<br>0x083E0<br>0x07C1F<br>0x0703F            | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM                       | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data                | Active           | p,q,r |
|   |   |           | 0x08FC0                                                        | Nonvolatile Store                                                                   | Output High Z                                                                                         | I <sub>CC2</sub> |       |
| L | н | L         | 0x04E38<br>0x0B1C7<br>0x083E0<br>0x07C1F<br>0x0703F<br>0x04C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile Recall | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z              | Active           | p,q,r |

Note p: The six consecutive addresses must be in the order listed. W must be high during all six consecutive cycles to enable a nonvolatile cycle.

Note q: While there are 18 addresses on the STK14EC16, only the lower 16 are used to control software modes

Note r: I/O state depends on the state of G, UB, and LB. The I/O table shown assumes G, UB, and LB low.



## **nvSRAM OPERATION**

#### nvSRAM

The STK14EC16 nvSRAM is made up of two functional components paired in the same physical cell. These are the SRAM memory cell and a nonvolatile QuantumTrap cell. The SRAM memory cell operates like a standard fast static RAM. Data in the SRAM can be transferred to the nonvolatile cell (the STORE operation), or from the nonvolatile cell to SRAM (the RECALL operation). This unique architecture allows all cells to be stored and recalled in parallel. During the STORE and RECALL operations SRAM READ and WRITE operations are inhibited. The STK14EC16 supports unlimited read and writes like a typical SRAM. In addition, it provides unlimited RECALL operations from the nonvolatile cells and up to 200K STORE operations.

#### SRAM READ

The STK14EC16 performs a READ cycle whenever E and G are low while W and HSB are high. The address specified on pins A<sub>0-17</sub> determine which of the 262,144 data words will be accessed. Byte enables (UB, LB) determine which bytes are enabled to the output. When the READ is initiated by an address transition, the outputs will be valid after a delay of tAVOV (READ cycle #1). If the READ is initiated by E and G, the outputs will be valid at t<sub>ELQV</sub> or at t<sub>GLQV</sub>, whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the tAVOV access time without the need for transitions on any control input pins, and will remain valid until another address change or until  $\overline{E}$  or  $\overline{G}$  is brought high, or  $\overline{W}$  and  $\overline{HSB}$  is brought low.

#### **SRAM WRITE**

A WRITE cycle is performed whenever  $\overline{E}$  and  $\overline{W}$  are low and HSB is high. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{E}$  or  $\overline{W}$  goes high at the end of the cycle. The data on the common I/O pins DQ0-15 will be written into memory if it is valid t<sub>DVWH</sub> before the end of a  $\overline{W}$  controlled WRITE or t<sub>DVEH</sub> before the end of an  $\overline{E}$  controlled WRITE. The Byte Enable inputs (UB, LB) determine which bytes are written. It is recommended that  $\overline{G}$  be kept high during the entire WRITE cycle to avoid data bus contention on common I/O lines. If  $\overline{G}$  is left low, internal circuitry will turn off the output buffers  $t_{WLQZ}$  after  $\overline{W}$  goes low.

#### AutoStore OPERATION

The STK14EC16 stores data to nvSRAM using one of three storage operations. These three operations are Hardware Store (activated by HSB), Software Store (activated by an address sequence), and AutoStore (on power down).

AutoStore operation is a unique feature of Simtek Quantum Trap technology that is enabled by default on the STK14EC16.

During normal operation, the device will draw current from  $V_{CC}$  to charge a capacitor connected to the  $V_{CAP}$  pin. This stored charge will be used by the chip to perform a single STORE operation. If the voltage on the  $V_{CC}$  pin drops below  $V_{SWITCH}$ , the part will automatically disconnect the  $V_{CAP}$  pin from  $V_{CC}$ . A STORE operation will be initiated with power provided by the  $V_{CAP}$  capacitor.

Figure 3 shows the proper connection of the storage capacitor ( $V_{CAP}$ ) for automatic store operation. Refer to the DC CHARACTERISTICS table for the size of the capacitor. The voltage on the  $V_{CAP}$  pin is driven to 3.6V by a regulator on the chip. A pull up should be placed on W to hold it inactive during power up. This pull-up is only effective if the W signal



Figure 3. AutoStore Mode



is tri-state during power up. Many MPU's will tri-state their controls on power up. This should be verified when using the pullup. When the nvSRAM comes out <u>on</u> power-on-recall, the MPU must be active or the  $\overline{W}$  held inactive until the MPU comes out of reset.

To reduce unneeded nonvolatile stores, AutoStore and Hardware Store operations will be ignored unless at least one WRITE operation has taken place since the most recent STORE or RECALL cycle. Software initiated STORE cycles are performed regardless of whether a WRITE operation has taken place. The HSB signal can be monitored by the system to detect an AutoStore cycle is in progress.

### HARDWARE STORE (HSB) OPERATION

The STK14EC16 provides the HSB pin for controlling and acknowledging the STORE operations. The HSB pin can be used to request a hardware STORE cycle. When the HSB pin is driven low, the STK14EC8 will conditionally initiate a STORE operation after  $t_{DELAY}$ . An actual STORE cycle will only begin if a WRITE to the SRAM took place since the last STORE or RECALL cycle. The HSB pin has a very resistive pullup and is internally driven low to indicate a busy condition while the STORE (initiated by any means) is in progress. This pin should be externally pulled up if it is used to drive other inputs.

SRAM READ and WRITE operations that are in progress when HSB is driven low by any means are given time to complete before the STORE operation is initiated. After HSB goes low, the STK14EC16 will continue to allow SRAM operations for  $t_{DELAY}$ . During  $t_{DELAY}$ , multiple SRAM READ operations may take place. If a WRITE is in progress when HSB is pulled low, it will be allowed a time,  $t_{DELAY}$ , to complete. However, any SRAM WRITE cycles requested after HSB goes low will be inhibited until HSB returns high.

If  $\overline{\text{HSB}}$  is not used, it should be left unconnected.

### HARDWARE RECALL (POWER-UP)

During power up or after any low-power condition ( $V_{CC}$ < $V_{SWITCH}$ ), an internal RECALL request will be latched. When  $V_{CC}$  once again exceeds the sense voltage of  $V_{SWITCH}$ , a RECALL cycle will automatically be initiated and will take t<sub>HRECALL</sub> to complete.

### SOFTWARE STORE

Data can be transferred from the SRAM to the nonvolatile memory by a software address sequence. The STK14EC16 software STORE cycle is initiated by executing sequential  $\vec{E}$  controlled or  $\vec{G}$  controlled READ cycles from six specific address locations in exact order. During the STORE cycle, previous data is erased and then the new data is programmed into the nonvolatile elements. Once a STORE cycle is initiated, further memory inputs and outputs are disabled until the cycle is completed.

To initiate the software STORE cycle, the following READ sequence must be performed:

| 1 Read Address | 0x4E38 | Valid READ           |
|----------------|--------|----------------------|
| 2 Read Address | 0xB1C7 | Valid READ           |
| 3 Read Address | 0x83E0 | Valid READ           |
| 4 Read Address | 0x7C1F | Valid READ           |
| 5 Read Address | 0x703F | Valid READ           |
| 6 Read Address | 0x8FC0 | Initiate STORE Cycle |

Once the sixth address in the sequence has been entered, the STORE cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence and that  $\overline{G}$ , UB, and LB are active. After the t<sub>STORE</sub> cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.

### SOFTWARE RECALL

Data can be transferred from the nonvolatile memory to the SRAM by a software address sequence. A software RECALL cycle is initiated with a sequence of READ operations in a manner similar to the software STORE initiation. To initiate the RECALL cycle, the following sequence of  $\overline{E}$  controlled or  $\overline{G}$ controlled READ operations must be performed:

| 1 Read Address | 0x4E38 | Valid READ            |
|----------------|--------|-----------------------|
| 2 Read Address | 0xB1C7 | Valid READ            |
| 3 Read Address | 0x83E0 | Valid READ            |
| 4 Read Address | 0x7C1F | Valid READ            |
| 5 Read Address | 0x703F | Valid READ            |
| 6 Read Address | 0x4C63 | Initiate RECALL Cycle |

Internally, RECALL is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells.



# <u>STK14EC16</u>

After the  $t_{RECALL}$  cycle time, the SRAM will once again be ready for READ or WRITE operations. The RECALL operation in no way alters the data in the nonvolatile storage elements.Care must be taken so the controlling falling edge is glitch and ring free so as not to double clock the read address.

### DATA PROTECTION

The STK14EC16 protects data from corruption during low-voltage conditions by inhibiting all externally initiated STORE and WRITE operations. The low-voltage condition is detected when  $V_{CC}$ <V<sub>SWITCH</sub>.

If the STK14EC16 is in a WRITE mode (both  $\overline{E}$  and  $\overline{W}$  low) at power-up, after a RECALL, or after a STORE, the WRITE will be inhibited until a negative transition on  $\overline{E}$  or  $\overline{W}$  is detected. This protects against inadvertent writes during power up or brown out conditions.

### NOISE CONSIDERATIONS

The STK14EC16 is a high-speed memory and so must have a high-frequency bypass capacitor of 0.1  $\mu$ F connected between both V<sub>CC</sub> pins and V<sub>SS</sub> ground plane with no plane break to chip V<sub>SS</sub>. Use leads and traces that are as short as possible. As with all high-speed CMOS ICs, careful routing of power, ground, and signals will reduce circuit noise.

### **BEST PRACTICES**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

 The non-volatile cells in this nvSRAM product are delivered from Simtek with 0x00 written in all cells. Incoming inspection routines at customer or contract manufacturer's sites will sometimes reprogram these values. Final NV patterns are typically complex 4-byte pattern of 46 E6 49 53 hex or more random bytes. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, etc. should always program a unique NV pattern (i.e., repeating 4-byte pattern of 46 E6 49 53 hex) as part of the final system manufacturing test to ensure these system routines work consistently.

- Power up boot firmware routines should rewrite the nvSRAM into the desired state (autostore enabled, etc.). While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, etc.).
- The autostore enabled/disabled feature will reset to "autostore enabled" on every power down event captured by the nvSRAM. The application firmware should disable autostore on each reset sequence that this behavior is desired.
- The V<sub>cap</sub> value specified in this datasheet includes a minimum and a maximum value size. Best practice is to meet this requirement and not exceed the max V<sub>cap</sub> value because the nvSRAM internal algorithm calculates V<sub>cap</sub> charge time based on this max Vcap value. Customers that want to use a larger V<sub>cap</sub> value to make sure there is extra store charge and store time should discuss their V<sub>cap</sub> size selection with Simtek to understand any impact on the V<sub>cap</sub> voltage level at the end of a t<sub>RECALL</sub> period.

### LOW AVERAGE ACTIVE POWER

CMOS technology provides the STK14EC16 with the benefit of power supply current that scales with cycle time. Less current will be drawn as the memory cycle time becomes longer than 50 ns. Figure 4 shows the relationship between  $I_{CC}$  and READ/ WRITE cycle time. Worst-case current consumption is shown for commercial temperature range,  $V_{CC}$ =3.6V, and chip enable at maximum frequency. Only standby current is drawn when the chip is disabled. The overall average current drawn by the STK14EC16 depends on the following items:

- 1 The duty cycle of chip enable
- 2 The overall cycle rate for operations
- 3 The ratio of READs to WRITEs
- 4 The operating temperature
- 5 The V<sub>CC</sub> Level
- 6 I/O Loading







Figure 4 - Current vs Cycle Time

#### **PREVENTING AUTOSTORE**

The AutoStore function can be disabled by initiating an *AutoStore Disable* sequence. A sequence of READ operations is performed in a manner similar to the software STORE initiation. To initiate the *AutoStore Disable* sequence, the following sequence of  $\overline{E}$  controlled or  $\overline{G}$  controlled READ operations must be performed:

| 1 Read Address | 0x4E38 | Valid READ        |
|----------------|--------|-------------------|
| 2 Read Address | 0xB1C7 | Valid READ        |
| 3 Read Address | 0x83E0 | Valid READ        |
| 4 Read Address | 0x7C1F | Valid READ        |
| 5 Read Address | 0x703F | Valid READ        |
| 6 Read Address | 0x8B45 | AutoStore Disable |

The AutoStore can be re-enabled by initiating an *AutoStore Enable* sequence. A sequence of READ operations is performed in a manner similar to the software RECALL initiation. To initiate the *AutoStore Enable* sequence, the following sequence of  $\overline{E}$  controlled or  $\overline{G}$  controlled READ operations must be performed:

| 1 Read Address | 0x4E38 | Valid READ       |
|----------------|--------|------------------|
| 2 Read Address | 0xB1C7 | Valid READ       |
| 3 Read Address | 0x83E0 | Valid READ       |
| 4 Read Address | 0x7C1F | Valid READ       |
| 5 Read Address | 0x703F | Valid READ       |
| 6 Read Address | 0x4B46 | AutoStore Enable |

If the AutoStore function is disabled or re-enabled, a manual STORE operation (Hardware or Software) needs to be issued to save the AutoStore state through subsequent power down cycles. The part comes from the factory with AutoStore enabled, but best design practice is to set the enable or disable state during each power-up sequence and not depend on this factory default condition. Simtek recommends users configure the part completely for the specific application.



#### **ORDERING INFORMATION**



Downloaded from Elcodis.com electronic components distributor



#### **Preliminary**

#### **Ordering Codes**

#### Part Number 2TK14EC16-TF15 STK14EC16-TF15TR STK14EC16-TF25 STK14EC16-TF25TR STK14EC16-TF45 STK14EC16-TF45TR STK14EC16-UF15 STK14EC16-UF15TR STK14EC16-UF25 STK14EC16-UF25TR STK14EC16-UF45 STK14EC16-UF45TR STK14EC16-BF15 STK14EC16-BF15TR STK14EC16-BF25 STK14EC16-BF25TR STK14EC16-BF45 STK14EC16-BF45TR STK14EC16-TF15I STK14EC16-TF15ITR STK14EC16-TF25I STK14EC16-TF25ITR STK14EC16-TF45I STK14EC16-TF45ITR STK14EC16-UF15I STK14EC16-UF15ITR STK14EC16-UF25I STK14EC16-UF25ITR STK14EC16-UF45I STK14EC16-UF45ITR STK14EC16-BF15I STK14EC16-BF15ITR STK14EC16-BF25I STK14EC16-BF25ITR STK14EC16-BF45I STK14EC16-BF45ITR

#### Description

3V 4M-16b AutoStore nvSRAM TSOP44-400 3V 4M-16b AutoStore nvSRAM TSOP54-400 3V 4M-16b AutoStore nvSRAM FBGA48 3V 4M-16b AutoStore nvSRAM TSOP44-400 3V 4M-16b AutoStore nvSRAM TSOP54-400 3V 4M-16b AutoStore nvSRAM FBGA48 3V 4M-16b AutoStore nvSRAM FBGA48

#### **Access Times**

15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time 15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time 15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time 15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time 15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time 15 ns access time 15 ns access time 25 ns access time 25 ns access time 45 ns access time 45 ns access time

#### Temperature

Commercial Industrial Industrial

Document Control #ML0061 Rev 1.1 Jan, 2008



## PACKAGE DIAGRAMS

#### 54-Pin TSOPII



Document Control #ML0061 Rev 1.1 Jan, 2008



### Preliminary

# STK14EC16

### 44-Pin TSOPII



Document Control #ML0061 Rev 1.1 Jan, 2008



# STK14EC16

#### 48-Ball FBGA



Document Control #ML0061 Rev 1.1 Jan, 2008



### **Document Revision History**

| Rev | Date         | Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|-----|--------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1.0 | April 2007   | <ul> <li>Moved to Preliminary from Advance Information</li> <li>made clear that nominal supply is 3.3V, not 3.0V (range 2.7V to 3.6V)</li> <li>modified language on pin description of HSB and NC.</li> <li>changed ISB from 1mA to 2mA.</li> <li>changed lcc3 from 8mA to 26mA</li> <li>clarified description language of Figure 3</li> <li>clarified description language of Software Recall</li> <li>clarified description language of Preventing Autostore</li> <li>corrected typo on Industrial temp range: -45 to -40</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| 1.1 | January 2008 | <ul> <li>Made the following changes to the document <ul> <li>page 1: revised block diagram</li> </ul> </li> <li>page 3: added new 48 FBGA information, bock diagram, and package diagram; added pin descriptions for pins E, LB, UB, and W.</li> <li>page 4: added thermal characteristics. In the DC Characteristics table, revised values for I<sub>CC2</sub>, I<sub>CC4</sub>, I<sub>SB</sub>, V<sub>IH</sub>, and V<sub>CAP</sub>;and changed Industrial Max Value of V<sub>CAP</sub> to 180 and revised V<sub>CAP</sub> notes. Added "(except HSB)" to notes for Output Logic "1" Voltage.</li> <li>page 6: in SRAM Read Cycles #1 &amp; #2 table, revised description for t<sub>ELQX</sub> and t<sub>EHQZ</sub> and changed Symbol #2 to <sup>*</sup><sub>ELEH</sub> for Read Cycle Time; updated SRAM Read Cycle #2 timing diagramand changed tilt to add G controlled.</li> <li>page 7: in SRAM Write Cycles, added symbol #3.</li> <li>page 8: added new SRAM Write Cycle #3. In AutoStore/Power-Up Recall table, changed max value for #27 (t<sub>STORE</sub>) to 12.5. Revised AutoStore/Power-Up Recall section.</li> <li>page 9: in Software-Controlled Store/Recall Cycle table, revised values for t<sub>RECALL</sub>; revised the notes below the Software-Controlled Store/Recall Cycle diagram.</li> <li>page 11: in Mode Selection table, changed column to A<sub>17</sub>-A<sub>0</sub>. In the values in this column, added a zero after each instance of "0x"; changed AutoStore Enable value to 0x04B46.</li> <li>page 12: in Auto-Store Operation, deleted line about V<sub>CAP</sub> pin being driven to 5V by a charge pump internal to the chip. Also, Added Stefan's revised text (italics show revision): "Refer to the DC CHARACTERISTICS table for the size of the capacitor."</li> <li>page 13: under Hardware Store (HSB) Operation, revised first paragraph to read "The HSB pin has a very resistive pullup"</li> <li>page 16: in Ordering Information, Lead Finish, replaced "Sn (Matte Tin) RoHS Compliant" with "Nickel/Palladium/Gold (Ni/PA/A)." Also, added "B = Plastic 48-pin FBGA (Fine Pitch Ball Grid Array)" to Finish.</li> <li>page 17: in Ordering Codes, added ordering information for 48 FBGA and added access times colum</li></ul> |

