STK11C88



32Kx8 SoftStore nvSRAM

#### **FEATURES**

- 25, 45 ns Read Access & R/W Cycle Time
- Unlimited Read/Write Endurance
- Pin Compatible with Industry Standard SRAMs
- Software-initiated STORE and RECALL
- Automatic RECALL to SRAM on Power Up
- Unlimited RECALL Cycles
- 1 Million Store Cycles
- 100-Year Non-volatile Data Retention
- Single 5.0V ±10% Power Supply
- Commercial and Industrial Temperatures
- 28-pin 300-mil and 330-mil SOIC Packages (RoHS-Compliant)

#### DESCRIPTION

The Simtek STK11C88 is a 256Kb fast static RAM with a non-volatile Quantum Trap storage element included with each memory cell.

The SRAM provides the fast access & cycle times, ease of use and unlimited read & write endurance of a normal SRAM.

Data transfers under software control to the non-volatile storage cell (the *STORE* operation). On power up, data is automatically restored to the SRAM (the *RECALL* operation). RECALL operations are also available under software control.

The Simtek nvSRAM is the first monolithic nonvolatile memory to offer unlimited writes and reads. It is the highest performance, most reliable nonvolatile memory available.

### **BLOCK DIAGRAM**



This product conforms to specifications per the terms of Simtek standard warranty. The product has completed Simtek internal qualification testing and has reached production status.

## **PIN CONFIGURATIONS**

|                   |    | $\bigcirc$ |                      |   |
|-------------------|----|------------|----------------------|---|
| A <sub>14</sub> □ | 1  |            | 28 🗖 V <sub>CC</sub> |   |
| A <sub>12</sub> □ | 2  |            | 27 🗖 👿               |   |
| A7 🗆              | 3  |            | 26 🗖 A <sub>13</sub> |   |
| $A_6 \square$     | 4  |            | 25 🗖 A <sub>8</sub>  |   |
| A <sub>5</sub> _  | 5  |            | 24 🗖 🗛               |   |
| A <sub>4</sub> _  | 6  |            | 23 🗖 A <sub>11</sub> |   |
| A <sub>3</sub> _  | 7  | (TOP)      | 22 🗖 🕝               |   |
| A <sub>2</sub> [  | 8  |            | 21 🗖 A <sub>10</sub> |   |
| A₁ [              | 9  |            | 20 🗖 🖻               |   |
| A₀ □              | 10 |            | 19 🗖 DQ <del>,</del> | 7 |
| DQ₀□              | 11 |            | 18 🗖 DQ.             | 6 |
| DQ₁□              | 12 |            | 17 🗖 DQ:             | 5 |
| DQ <sub>2</sub>   | 13 |            | 16 🗖 DQ.             | 4 |
| V <sub>ss</sub> _ | 14 |            | 15 🗖 DQ              | 3 |
|                   |    |            |                      |   |

- 28 Pin 300 mil SOIC
- 28 Pin 330 mil SOIC

### **PIN DESCRIPTIONS**

| Pin Name                        | I/O          | Description                                                                                                                                                              |  |  |  |
|---------------------------------|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| A <sub>14</sub> -A <sub>0</sub> | Input        | Address: The 15 address inputs select one of 32,768 bytes in the nvSRAM array                                                                                            |  |  |  |
| DQ7-DQ0                         | I/O          | Data: Bi-directional 8-bit data bus for accessing the nvSRAM                                                                                                             |  |  |  |
| Ē                               | Input        | Chip Enable: The active low $\overline{E}$ input selects the device                                                                                                      |  |  |  |
| W                               | Input        | Write Enable: The active low $\overline{W}$ enables data on the DQ pins to be written to the address location latched by the falling edge of $\overline{E}$              |  |  |  |
| G                               | Input        | Output Enable: The active low $\overline{G}$ input enables the data output buffers during read cycles. De-asserting $\overline{G}$ high caused the DQ pins to tri-state. |  |  |  |
| V <sub>CC</sub>                 | Power Supply | Power: 5.0V, <u>+</u> 10%                                                                                                                                                |  |  |  |
| V <sub>SS</sub>                 | Power Supply | Ground                                                                                                                                                                   |  |  |  |

Downloaded from  $\underline{\text{Elcodis.com}}$  electronic components distributor



## **ABSOLUTE MAXIMUM RATINGS**<sup>a</sup>

| Voltage on Input Relative to Ground0.5V to 7.0V                                |  |
|--------------------------------------------------------------------------------|--|
| Voltage on Input Relative to V <sub>SS</sub> –0.6V to (V <sub>CC</sub> + 0.5V) |  |
| Voltage on $DQ_{0-7}$                                                          |  |
| Temperature under Bias –55°C to 125°C                                          |  |
| Storage Temperature65°C to 150°C                                               |  |
| Power Dissipation                                                              |  |
| DC Output Current (1 output at a time, 1s duration)15mA                        |  |

# **DC CHARACTERISTICS**

Note a: Stresses greater than those listed under "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress rating only, and functional operation of the device at conditions above those indicated in the operational sections of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect reliability.

## (V<sub>CC</sub> = 5.0V $\pm$ 10%)

| SYMBOL                        | PARAMETER                                                                         | СОММ                 | ERCIAL               | INDUS                | TRIAL                |          | NOTES                                                                                                                                                               |
|-------------------------------|-----------------------------------------------------------------------------------|----------------------|----------------------|----------------------|----------------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| STINBUL                       | PARAMETER                                                                         | MIN                  | MAX                  | MIN                  | MAX                  | UNITS    | NOTES                                                                                                                                                               |
| I <sub>CC1</sub> b            | Average V <sub>CC</sub> Current                                                   |                      | 97<br>70             |                      | 100<br>70            | mA<br>mA | $t_{AVAV} = 25$ ns<br>$t_{AVAV} = 45$ ns                                                                                                                            |
| I <sub>CC2</sub> c            | Average V <sub>CC</sub> Current during STORE                                      |                      | 3                    |                      | 3                    | mA       | All Inputs Don't Care, V <sub>CC</sub> = max                                                                                                                        |
| I <sub>CC3</sub> b            | Average V <sub>CC</sub> Current at t <sub>AVAV</sub> = 200ns<br>5V, 25°C, Typical |                      | 10                   |                      | 10                   | mA       | $\overline{W} \ge (V_{CC} - 0.2V)$<br>All Others Cycling, CMOS Levels                                                                                               |
| I <sub>SB1</sub> <sup>d</sup> | Average V <sub>CC</sub> Current<br>(Standby, Cycling TTL Input Levels)            |                      | 30<br>22             |                      | 31<br>23             | mA<br>mA | $ \begin{array}{l} t_{AVAV} = 25ns, \ \overline{E} \geq V_{IH} \\ t_{AVAV} = 45ns, \ \overline{E} \geq V_{IH} \end{array} \end{array} $                             |
| $I_{SB2}^{d}$                 | V <sub>CC</sub> Standby Current<br>(Standby, Stable CMOS Input Levels)            |                      | 750                  |                      | 750                  | μΑ       | $\label{eq:constraint} \begin{split} \overline{E} &\geq (V_{CC}\text{-} 0.2V) \\ \text{All Others } V_{IN} &\leq 0.2V \text{ or } \geq (V_{CC} - 0.2V) \end{split}$ |
| I <sub>ILK</sub>              | Input Leakage Current                                                             |                      | ±1                   |                      | ±1                   | μA       | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$                                                                                                                     |
| I <sub>OLK</sub>              | Off-State Output Leakage Current                                                  |                      | ±5                   |                      | ±5                   | μA       | $V_{CC} = max$<br>$V_{IN} = V_{SS}$ to $V_{CC}$ , $\overline{E}$ or $\overline{G} \ge V_{IH}$                                                                       |
| V <sub>IH</sub>               | Input Logic "1" Voltage                                                           | 2.2                  | V <sub>CC</sub> + .5 | 2.2                  | V <sub>CC</sub> + .5 | V        | All Inputs                                                                                                                                                          |
| V <sub>IL</sub>               | Input Logic "0" Voltage                                                           | V <sub>SS</sub> – .5 | 0.8                  | V <sub>SS</sub> – .5 | 0.8                  | V        | All Inputs                                                                                                                                                          |
| V <sub>OH</sub>               | Output Logic "1" Voltage                                                          | 2.4                  |                      | 2.4                  |                      | V        | I <sub>OUT</sub> =-4mA                                                                                                                                              |
| V <sub>OL</sub>               | Output Logic "0" Voltage                                                          |                      | 0.4                  |                      | 0.4                  | V        | I <sub>OUT</sub> = 8mA                                                                                                                                              |
| T <sub>A</sub>                | Operating Temperature                                                             | 0                    | 70                   | -40                  | 85                   | °C       |                                                                                                                                                                     |
| V <sub>CAP</sub>              | Storage Capacitance                                                               | 61                   | 220                  | 61                   | 220                  | μF       | 5 Volt rated, 68 µF+20%, -10% Nom.                                                                                                                                  |

Note b:  $I_{CC_1}$  and  $I_{CC_3}$  are dependent on output loading and cycle rate. The specified values are obtained with outputs unloaded. Note c:  $I_{CC_2}$  is the average current required for the duration of the *STORE* cycle ( $t_{STORE}$ ). Note d:  $E \ge V_{IH}$  will not produce standby current levels until any nonvolatile cycle in progress has timed out.

## AC TEST CONDITIONS

| I | nput Pulse Levels 0V to 3V                   |
|---|----------------------------------------------|
|   | nput Rise and Fall Times ≤ 5ns               |
| I | nput and Output Timing Reference Levels 1.5V |
| C | Dutput Load                                  |

# **CAPACITANCE**<sup>e</sup> ( $T_A = 25^{\circ}C, f = 1.0MHz$ )

| SYMBOL           | PARAMETER                           | MAX | UNITS | CONDITIONS           |
|------------------|-------------------------------------|-----|-------|----------------------|
| C <sub>IN</sub>  | Input Capacitance                   | 5   | pF    | $\Delta V = 0$ to 3V |
| C <sub>OUT</sub> | C <sub>OUT</sub> Output Capacitance |     | pF    | $\Delta V = 0$ to 3V |

Note e: These parameters are guaranteed but not tested.



Figure 1: AC Output Loading



## SRAM READ CYCLES #1 & #2

 $(V_{CC} = 5.0V \pm 10\%)$ 

|     | SYMBOLS                      |                  | PARAMETER                                         |     | STK11C88-25 |     | STK11C88-45 |       |
|-----|------------------------------|------------------|---------------------------------------------------|-----|-------------|-----|-------------|-------|
| NO. | #1, #2                       | Alt.             | PARAMETER                                         | MIN | MAX         | MIN | MAX         | UNITS |
| 1   | t <sub>ELQV</sub>            | t <sub>ACS</sub> | Chip Enable Access Time                           |     | 25          |     | 45          | ns    |
| 2   | $t_{AVAV}^{f}, t_{ELEH}^{f}$ | t <sub>RC</sub>  | Read Cycle Time                                   | 25  |             | 45  |             | ns    |
| 3   | t <sub>AVQV</sub> g          | t <sub>AA</sub>  | Address Access Time                               |     | 25          |     | 45          | ns    |
| 4   | t <sub>GLQV</sub>            | t <sub>OE</sub>  | Output Enable to Data Valid                       |     | 10          |     | 20          | ns    |
| 5   | t <sub>AXQX</sub> g          | t <sub>OH</sub>  | Output Hold after Address Change                  |     |             | 5   |             | ns    |
| 6   | t <sub>ELQX</sub>            | t <sub>LZ</sub>  | Address Change or Chip Enable to Output Active    | 5   |             | 5   |             | ns    |
| 7   | t <sub>EHQZ</sub> h          | t <sub>HZ</sub>  | Address Change or Chip Disable to Output Inactive |     | 10          |     | 15          | ns    |
| 8   | t <sub>GLQX</sub>            | t <sub>OLZ</sub> | Output Enable to Output Active                    | 0   |             | 0   |             | ns    |
| 9   | t <sub>GHQZ</sub> h          | t <sub>OHZ</sub> | Output Disable to Output Inactive                 |     | 10          |     | 15          | ns    |
| 10  | t <sub>ELICCH</sub> e        | t <sub>PA</sub>  | Chip Enable to Power Active                       |     |             | 0   |             | ns    |
| 11  | t <sub>EHICCL</sub> d, e     | t <sub>PS</sub>  | Chip Disable to Power Standby                     |     | 25          |     | 45          | ns    |

## SRAM READ CYCLE #1: Address Controlled<sup>f, g</sup>



# SRAM READ CYCLE #2: E and G Controlled<sup>f</sup>





## SRAM WRITE CYCLES #1 & #2 (V<sub>CC</sub> = 5.0V <u>+</u> 10%)

|     | SYMBOLS                |                   |                 |                                  |     | STK11C88-25 |     | STK11C88-45 |       |
|-----|------------------------|-------------------|-----------------|----------------------------------|-----|-------------|-----|-------------|-------|
| NO. | #1                     | #2                | Alt.            | PARAMETER                        | MIN | MAX         | MIN | MAX         | UNITS |
| 12  | t <sub>AVAV</sub>      | t <sub>AVAV</sub> | t <sub>WC</sub> | Write Cycle Time                 | 25  |             | 45  |             | ns    |
| 13  | t <sub>WLWH</sub>      | t <sub>WLEH</sub> | t <sub>WP</sub> | Write Pulse Width                | 20  |             | 30  |             | ns    |
| 14  | t <sub>ELWH</sub>      | t <sub>ELEH</sub> | t <sub>CW</sub> | Chip Enable to End of Write      | 20  |             | 30  |             | ns    |
| 15  | t <sub>DVWH</sub>      | t <sub>DVEH</sub> | t <sub>DW</sub> | Data Set-up to End of Write      | 10  |             | 15  |             | ns    |
| 16  | t <sub>WHDX</sub>      | t <sub>EHDX</sub> | t <sub>DH</sub> | Data Hold after End of Write     | 0   |             | 0   |             | ns    |
| 17  | t <sub>AVWH</sub>      | t <sub>AVEH</sub> | t <sub>AW</sub> | Address Set-up to End of Write   | 20  |             | 30  |             | ns    |
| 18  | t <sub>AVWL</sub>      | t <sub>AVEL</sub> | t <sub>AS</sub> | Address Set-up to Start of Write | 0   |             | 0   |             | ns    |
| 19  | t <sub>WHAX</sub>      | t <sub>EHAX</sub> | t <sub>WR</sub> | Address Hold after End of Write  | 0   |             | 0   |             | ns    |
| 20  | t <sub>WLQZ</sub> h, i |                   | t <sub>WZ</sub> | Write Enable to Output Disable   |     | 10          |     | 15          | ns    |
| 21  | t <sub>WHQX</sub>      |                   | t <sub>OW</sub> | Output Active after End of Write | 5   |             | 5   |             | ns    |

Note i: If  $\overline{W}$  is low when  $\overline{E}$  goes low, the outputs remain in the high-impedance state. Note j:  $\overline{E}$  or  $\overline{W}$  must be  $\ge V_{\text{IH}}$  during address transitions.

## SRAM WRITE CYCLE #1: W Controlled<sup>j</sup>





# <u>STK11C88</u>

# SRAM WRITE CYCLE #2: E Controlled<sup>j</sup>



## AutoStore™ INHIBIT/POWER-UP RECALL

## (V<sub>CC</sub> = 5.0V <u>+</u> 10%)

| NO. | SYMBOLS              | PARAMETER                 | STK1 | 1C88 |    | NOTES |
|-----|----------------------|---------------------------|------|------|----|-------|
| NO. | Standard             |                           |      | MAX  |    | NOTES |
| 22  | t <sub>RESTORE</sub> | Power-up RECALL Duration  |      | 550  | μS | k     |
| 23  | t <sub>STORE</sub>   | STORE Cycle Duration      |      | 10   | ms | g     |
| 24  | V <sub>SWITCH</sub>  | Low Voltage Trigger Level | 4.0  | 4.5  | V  |       |
| 25  | V <sub>RESET</sub>   | Low Voltage Reset Level   |      | 3.6  | V  |       |

Note k:  $t_{RESTORE}$  starts from the time  $V_{CC}$  rises above  $V_{SWITCH}$ .

Downloaded from Elcodis.com electronic components distributor



EK





## SOFTWARE STORE/RECALL MODE SELECTION

| Ē | w | A <sub>13</sub> - A <sub>0</sub> (hex)       | MODE                                                                                       | I/O                                                                                      | NOTES |
|---|---|----------------------------------------------|--------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------|-------|
| L | н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0FC0 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile <i>STORE</i>  | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | l, m  |
| L | н | 0E38<br>31C7<br>03E0<br>3C1F<br>303F<br>0C63 | Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Read SRAM<br>Nonvolatile <i>RECALL</i> | Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output Data<br>Output High Z | l, m  |

Note I: The six consecutive addresses must be in the order listed. W must be high during all six consecutive E controlled cycles to enable a nonvolatile cycle.

Note m: While there are 15 addresses on the STK11C88, only the lower 14 are used to control software modes.

#### SOFTWARE STORE/RECALL CYCLE<sup>n, o</sup>

#### $(V_{CC} = 5.0V \pm 10\%)$

|     |                                  |                                    | STK11 | C88-25 | STK11 |     |       |
|-----|----------------------------------|------------------------------------|-------|--------|-------|-----|-------|
| NO. | SYMBOLS                          | PARAMETER                          | MIN   | MAX    | MIN   | MAX | UNITS |
| 26  | t <sub>AVAV</sub>                | STORE/RECALL Initiation Cycle Time | 25    |        | 45    |     | ns    |
| 27  | t <sub>AVEL</sub> n              | Address Set-up Time                | 0     |        | 0     |     | ns    |
| 28  | t <sub>ELEH</sub> n              | Clock Pulse Width                  | 20    |        | 30    |     | ns    |
| 29  | t <sub>ELAX</sub> n              | Address Hold Time                  | 20    |        | 20    |     | ns    |
| 30  | t <sub>RECALL</sub> <sup>n</sup> | RECALL Duration                    |       | 20     |       | 20  | μS    |

Note n: The software sequence is clocked on the falling edge of  $\overline{E}$  controlled READs without involving  $\overline{G}$  (double clocking will abort the sequence). See application note: MA0002 http://www.simtek.com/attachments/AppNote02.pdf.

Note o: The six consecutive addresses must be in the order listed in the Software STORE/RECALL Mode Selection Table: (0E38, 31C7, 03E0, 3C1F, 303F, 0FC0) for a STORE cycle or (0E38, 31C7, 03E0, 3C1F, 303F, 0C63) for a RECALL cycle. W must be high during all six consecutive cycles.

## SOFTWARE STORE/RECALL CYCLE: E Controlled<sup>o</sup>





# nvSRAM OPERATION

The STK11C88 is a versatile memory chip that provides several modes of operation. The STK11C88 operates like a standard 32K x 8 SRAM. A 32K x 8 array of non-volatile storage elements shadow the SRAM. SRAM data can be copied to non-volatile memory or non-volatile data can be recalled to the SRAM.

### NOISE CONSIDERATIONS

Note that the STK11C88 is a high-speed memory and so must have a high-frequency bypass capacitor of approximately  $0.1\mu$ F connected between V<sub>cc</sub> and V<sub>ss</sub>, using leads and traces that are as short as possible. As with all high-speed CMOS ICs, normal careful routing of power, ground and signals will help prevent noise problems.

#### SRAM READ

The STK11C88 performs a READ cycle whenever  $\overline{E}$  and  $\overline{G}$  are low and  $\overline{W}$  is high. The address specified on pins A<sub>0-14</sub> determines which of the 32,768 data bytes will be accessed. When the READ is initiated by an address transition, the outputs will be valid after a delay of  $t_{AVQV}$  (READ cycle #1). If the READ is initiated by  $\overline{E}$  or  $\overline{G}$ , the outputs will be valid at  $t_{ELQV}$  or at  $t_{GLQV}$ , whichever is later (READ cycle #2). The data outputs will repeatedly respond to address changes within the  $t_{AVQV}$  access time without the need for transitions on any control input pins, and will remain valid until another address change or until  $\overline{E}$  or  $\overline{G}$  is brought high.

#### **SRAM WRITE**

A WRITE cycle is performed whenever  $\overline{E}$  and  $\overline{W}$  are low. The address inputs must be stable prior to entering the WRITE cycle and must remain stable until either  $\overline{E}$  or  $\overline{W}$  goes high at the end of the cycle. The data on the common I/O pins DQ<sub>0-7</sub> will be written into the memory if it is valid t<sub>DVWH</sub> before the end of a  $\overline{W}$  controlled WRITE or t<sub>DVEH</sub> before the end of an  $\overline{E}$  controlled WRITE.

It is recommended that  $\overline{G}$  be kept high during the entire WRITE cycle to avoid data bus contention on the common I/O lines. If  $\overline{G}$  is left low, internal circuitry will turn off the output buffers  $t_{WLQZ}$  after  $\overline{W}$  goes low.

#### SOFTWARE NONVOLATILE STORE

The STK11C88 software *STORE* cycle is initiated by executing sequential READ cycles from six specific address locations. During the *STORE* cycle an erase of the previous nonvolatile data is first performed, followed by a program of the nonvolatile elements. The program operation copies the SRAM data into nonvolatile memory. Once a *STORE* cycle is initiated, further input and output are disabled until the cycle is completed.

Because a sequence of READs from specific addresses is used for *STORE* initiation, it is important that no other READ or WRITE accesses intervene in the sequence or the sequence will be aborted and no *STORE* or *RECALL* will take place.

To initiate the software *STORE* cycle, the following READ sequence must be performed:

| 1. | Read address | 0E38 (hex) | Valid READ           |
|----|--------------|------------|----------------------|
| 2. | Read address | 31C7 (hex) | Valid READ           |
| 3. | Read address | 03E0 (hex) | Valid READ           |
| 4. | Read address | 3C1F (hex) | Valid READ           |
| 5. | Read address | 303F (hex) | Valid READ           |
| 6. | Read address | 0FC0 (hex) | Initiate STORE cycle |

The software sequence must be clocked with  $\overline{E}$  controlled READs.

Once the sixth address in the sequence has been entered, the *STORE* cycle will commence and the chip will be disabled. It is important that READ cycles and not WRITE cycles be used in the sequence, although it is not necessary that  $\overline{G}$  be low for the sequence to be valid. After the  $t_{\text{STORE}}$  cycle time has been fulfilled, the SRAM will again be activated for READ and WRITE operation.

#### SOFTWARE NONVOLATILE RECALL

A software *RECALL* cycle is initiated with a sequence of READ operations in a manner similar to the software *STORE* initiation. To initiate the *RECALL* cycle, the following sequence of READ operations must be performed:

| 1. | Read address | 0E38 (hex) | Valid READ            |
|----|--------------|------------|-----------------------|
| 2. | Read address | 31C7 (hex) | Valid READ            |
| 3. | Read address | 03E0 (hex) | Valid READ            |
| 4. | Read address | 3C1F (hex) | Valid READ            |
| 5. | Read address | 303F (hex) | Valid READ            |
| 6. | Read address | 0C63 (hex) | Initiate RECALL cycle |



# <u>STK11C88</u>

Internally, *RECALL* is a two-step procedure. First, the SRAM data is cleared, and second, the nonvolatile information is transferred into the SRAM cells. After the  $t_{RECALL}$  cycle time the SRAM will once again be ready for READ and WRITE operations. The *RECALL* operation in no way alters the data in the Nonvolatile Elements. The nonvolatile data can be recalled an unlimited number of times.

## POWER-UP RECALL

During power up, or after any low-power condition ( $V_{CC} < V_{RESET}$ ), an internal *RECALL* request will be latched. When  $V_{CC}$  once again exceeds the sense voltage of  $V_{SWITCH}$ , a *RECALL* cycle will automatically be initiated and will take  $t_{RESTORE}$  to complete.

If the STK11C88 is in a WRITE state at the end of power-up *RECALL*, the SRAM data will be corrupted. To help avoid this situation, a 10K Ohm resistor should be connected either between  $\overline{W}$  and system  $V_{cc}$  or between  $\overline{E}$  and system  $V_{cc}$ .

## HARDWARE PROTECT

The STK11C88 offers hardware protection against inadvertent *STORE* operation during low-voltage conditions. When  $V_{CC} < V_{SWITCH}$ , all software *STORE* operations are inhibited.

## LOW AVERAGE ACTIVE POWER

The STK11C88 draws significantly less current when it is cycled at times longer than 50ns. Figure 2 shows the relationship between  $I_{cc}$  and READ cycle time. Worst-case current consumption is shown for both CMOS and TTL input levels (commercial temperature range,  $V_{cc} = 5.5V$ , 100% duty cycle on chip enable). Figure 3 shows the same relationship for WRITE cycles. If the chip enable duty cycle is less than 100%, only standby current is drawn when the chip is disabled. The overall average current drawn by the STK11C88 depends on the following items: 1) CMOS vs. TTL input levels; 2) the duty cycle of chip enable; 3) the overall cycle rate for accesses; 4) the ratio of READs to WRITEs; 5) the operating temperature; 6) the  $V_{cc}$  level; and 7) I/O loading.



Figure 3: I<sub>CC</sub> (max) Writes



Figure 2: I<sub>CC</sub> (max) Reads

### **BEST PRACTICES**

nvSRAM products have been used effectively for over 15 years. While ease-of-use is one of the product's main system values, experience gained working with hundreds of applications has resulted in the following suggestions as best practices:

 The non-volatile cells in an nvSRAM are programmed on the test floor during final test and quality assurance. Incoming inspection routines at customer or contract manufacturer's sites will sometimes reprogram these values. Final NV patterns are typically repeating patterns of AA, 55, 00, FF, A5, or 5A. End product's firmware should not assume an NV array is in a set programmed state. Routines that check memory content values to determine first time system configuration, cold or warm boot status, etc. should always program a unique NV pattern (e.g., complex 4-byte pattern of 46 E6 49 53 hex or more random bytes) as part of the final system manufacturing test to ensure these system routines work consistently.

• Power up boot firmware routines should rewrite the nvSRAM into the desired state. While the nvSRAM is shipped in a preset state, best practice is to again rewrite the nvSRAM into the desired state as a safeguard against events that might flip the bit inadvertently (program bugs, incoming inspection routines, etc.).



### **ORDERING INFORMATION**



## **Ordering Codes**

| Part Number      | Description                         | Access Times      | Temperature |
|------------------|-------------------------------------|-------------------|-------------|
| STK11C88-SF25    | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 25 ns access time | Commercial  |
| STK11C88-SF45    | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 45 ns access time | Commercial  |
| STK11C88-NF25    | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 25 ns access time | Commercial  |
| STK11C88-NF45    | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 45 ns access time | Commercial  |
| STK11C88-SF25TR  | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 25 ns access time | Commercial  |
| STK11C88-SF45TR  | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 45 ns access time | Commercial  |
| STK11C88-NF25TR  | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 25 ns access time | Commercial  |
| STK11C88-NF45TR  | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 45 ns access time | Commercial  |
| STK11C88-SF25I   | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 25 ns access time | Industrial  |
| STK11C88-SF45I   | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 45 ns access time | Industrial  |
| STK11C88-NF25I   | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 25 ns access time | Industrial  |
| STK11C88-NF45I   | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 45 ns access time | Industrial  |
| STK11C88-SF25ITR | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 25 ns access time | Industrial  |
| STK11C88-SF45ITR | 5V 32Kx8 SoftStore nvSRAM SOP28-330 | 45 ns access time | Industrial  |
| STK11C88-NF25ITR | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 25 ns access time | Industrial  |
| STK11C88-NF45ITR | 5V 32Kx8 SoftStore nvSRAM SOP28-300 | 45 ns access time | Industrial  |





# **Package Drawings**

28 - Pin 300 mil SOIC





### 28 - Pin 330 mil SOIC





SMTEH

Document Control #ML0012 Rev 2.0 Jan, 2008

# <u>STK11C88</u>

#### **Document Revision History**

| Revision | Date           | Summary                                                                                                                                                                                                                                                                                                                                                                        |
|----------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 0.0      | December 2002  | Removed 20 nsec device                                                                                                                                                                                                                                                                                                                                                         |
| 0.1      | September 2003 | Added lead free lead finish                                                                                                                                                                                                                                                                                                                                                    |
| 0.2      | March 2006     | Removed 35ns device, Removed Leaded Lead Finish, Removed DIP packages.                                                                                                                                                                                                                                                                                                         |
| 0.3      | February 2007  | Add fast power-down slew rate information<br>Add Tape & Reel Ordering Options<br>Add Product Ordering Code Listing<br>Add Package Outline Drawings<br>Reformat Entire Document                                                                                                                                                                                                 |
| 0.4      | July 2007      | extend definition of t <sub>HZ</sub> (#7)<br>update fig. SRAM READ CYCLE #2, SRAM WRITE CYCLE #1, Note I and Note n to clarify<br>product usage                                                                                                                                                                                                                                |
| 2.0      | January 2008   | <ul> <li>Page 4: in SRAM Read Cycles #1 &amp; #2 table, revised description for t<sub>EHQZ</sub> and changed Symbol #2 to t<sub>ELEH</sub> for Read Cycle Time; updated SRAM Read Cycle #2 timing diagram and changed title to add G controlled.</li> <li>Page 11: added best practices section.</li> <li>Page 13: added access times column to the Ordering Codes.</li> </ul> |

SIMTEK STK11C88 Datasheet, January 2008

Copyright 2008, Simtek Corporation. All rights reserved.

This datasheet may only be printed for the expressed use of Simtek Customers. No part of the datasheet may be reproduced in any other form or means without the express written permission from Simtek Corporation. The information contained in this publication is believed to be accurate, but changes may be made without notice. Simtek does not assume responsibility for, or grant or imply any warranty, including MER-CHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE regarding this information, the product or its use. Nothing herein constitutes a license, grant or transfer of any rights to any Simtek patent, copyright, trademark, or other proprietary right.



