

## 8 Mbit (1Mb x8 or 512Kb x16) Low Voltage UV EPROM and OTP EPROM

- LOW VOLTAGE READ OPERATION: 3V to 3.6V
- FAST ACCESS TIME: 100ns
- BYTE-WIDE or WORD-WIDE CONFIGURABLE
- 8 Mbit MASK ROM REPLACEMENT
- LOW POWER CONSUMPTION
  - Active Current 30mA at 8MHz
  - Standby Current 20µA
- PROGRAMMING VOLTAGE: 12.5V ± 0.25V
- PROGRAMMING TIME: 100µs/byte (typical)
- ELECTRONIC SIGNATURE
  - Manufacturer Code: 0020h
  - Device Code: 00B2h

#### DESCRIPTION

The M27V800 is a low voltage 8 Mbit EPROM offered in the two ranges UV (ultra violet erase) and OTP (one time programmable). It is ideally suited for microprocessor systems requiring large data or program storage. It is organised as either 1 Mbit words of 8 bit or 512 Kbit words of 16 bit. The pinout is compatible with a 8 Mbit Mask ROM.

| A0-A18              | Address Inputs              |
|---------------------|-----------------------------|
| Q0-Q7               | Data Outputs                |
| Q8-Q14              | Data Outputs                |
| Q15A–1              | Data Output / Address Input |
| Ē                   | Chip Enable                 |
| G                   | Output Enable               |
| BYTEV <sub>PP</sub> | Byte Mode / Program Supply  |
| V <sub>CC</sub>     | Supply Voltage              |
| V <sub>SS</sub>     | Ground                      |

#### Table 1. Signal Names

September 1998



#### Figure 1. Logic Diagram







Warning: NC = Not Connected.

Warning: NC = Not Connected.

| Table 2. | Absolute | Maximum | Ratings | (1) |
|----------|----------|---------|---------|-----|
|----------|----------|---------|---------|-----|

| Symbol                         | Parameter                                    | Value      | Unit |
|--------------------------------|----------------------------------------------|------------|------|
| TA                             | Ambient Operating Temperature <sup>(3)</sup> | -40 to 125 | °C   |
| T <sub>BIAS</sub>              | Temperature Under Bias                       | -50 to 125 | °C   |
| TSTG                           | Storage Temperature                          | -65 to 150 | °C   |
| V <sub>IO</sub> <sup>(2)</sup> | Input or Output Voltage (except A9)          | -2 to 7    | V    |
| V <sub>CC</sub>                | Supply Voltage                               | -2 to 7    | V    |
| V <sub>A9</sub> <sup>(2)</sup> | A9 Voltage                                   | -2 to 13.5 | V    |
| V <sub>PP</sub>                | Program Supply Voltage                       | –2 to 14   | V    |

Note: 1. Except for the rating "Operating Temperature Range", stresses above those listed in the Table "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only and operation of the device at these or any other conditions above those indicated in the Operating sections of this specification is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

2. Minimum DC voltage on Input or Output is -0.5V with possible undershoot to -2.0V for a period less than 20ns. Maximum DC voltage on Output is V<sub>CC</sub> +0.5V with possible overshoot to V<sub>CC</sub> +2V for a period less than 20ns.

3. Depends on range.

| Mode                 | Ē               | G               | BYTEVPP         | A9  | Q0-Q7    | Q8-Q14   | Q15A–1          |
|----------------------|-----------------|-----------------|-----------------|-----|----------|----------|-----------------|
| Read Word-wide       | VIL             | VIL             | VIH             | Х   | Data Out | Data Out | Data Out        |
| Read Byte-wide Upper | VIL             | V <sub>IL</sub> | VIL             | Х   | Data Out | Hi-Z     | VIH             |
| Read Byte-wide Lower | V <sub>IL</sub> | V <sub>IL</sub> | V <sub>IL</sub> | Х   | Data Out | Hi-Z     | V <sub>IL</sub> |
| Output Disable       | VIL             | VIH             | Х               | Х   | Hi-Z     | Hi-Z     | Hi-Z            |
| Program              | VIL Pulse       | VIH             | V <sub>PP</sub> | Х   | Data In  | Data In  | Data In         |
| Verify               | VIH             | VIL             | V <sub>PP</sub> | Х   | Data Out | Data Out | Data Out        |
| Program Inhibit      | V <sub>IH</sub> | VIH             | V <sub>PP</sub> | Х   | Hi-Z     | Hi-Z     | Hi-Z            |
| Standby              | VIH             | Х               | Х               | Х   | Hi-Z     | Hi-Z     | Hi-Z            |
| Electronic Signature | VIL             | VIL             | VIH             | VID | Codes    | Codes    | Code            |

#### Table 3. Operating Modes

Note:  $X = V_{IH}$  or  $V_{IL}$ ,  $V_{ID} = 12V \pm 0.5V$ .

#### **Table 4. Electronic Signature**

| Identifier          | A0              | Q7 | Q6 | Q5 | Q4 | Q3 | Q2 | Q1 | Q0 | Hex Data |
|---------------------|-----------------|----|----|----|----|----|----|----|----|----------|
| Manufacturer's Code | VIL             | 0  | 0  | 1  | 0  | 0  | 0  | 0  | 0  | 20h      |
| Device Code         | V <sub>IH</sub> | 1  | 0  | 1  | 1  | 0  | 0  | 1  | 0  | B2h      |

Note: Outputs Q8-Q15 are set to '0'.

The M27V800 operates in the read mode with a supply voltage as low as 3V. The decrease in operating power allows either a reduction of the size of the battery or an increase in the time between battery recharges.

The FDIP42W (window ceramic frit-seal package) has a transparent lid which allows the user to expose the chip to ultraviolet light to erase the bit pattern. A new pattern can then be written rapidly to the device by following the programming procedure.

For applications where the content is programmed only one time and erasure is not required, the M27V800 is offered in PDIP42, SO44 and PLCC44 package.

#### **DEVICE OPERATION**

The operating modes of the M27V800 are listed in the Operating Modes Table. A single power supply is required in the read mode. All inputs are TTL compatible except for  $V_{PP}$  and 12V on A9 for the Electronic Signature.

#### Read Mode

The M27V800 has two organisations, Word-wide and Byte-wide. The organisation is selected by the signal level on the BYTEV<sub>PP</sub> pin. When BYTEV<sub>PP</sub> is at V<sub>IH</sub> the Word-wide organisation is selected and the Q15A–1 pin is used for Q15 Data Output. When the BYTEV<sub>PP</sub> pin is at V<sub>IL</sub> the Byte-wide organisation is selected and the Q15A–1 pin is used for the Address Input A–1. When the memory is logically regarded as 16 bit wide, but read in the Byte-wide organisation, then with A–1 at V<sub>IL</sub> the lower 8 bits of the 16 bit data are selected and with A–1 at V<sub>IH</sub> the upper 8 bits of the 16 bit data are selected.

The M27V800 has two control functions, both of which must be logically active in order to obtain data at the outputs. In addition the Word-wide or Byte-wide organisation must be selected.

Chip Enable ( $\overline{E}$ ) is the power control and should be used for device selection. Output Enable ( $\overline{G}$ ) is the output control and should be used to gate data to the output pins independent of device selection. Assuming that the addresses are stable, the address access time ( $t_{AVQV}$ ) is equal to the delay from  $\overline{E}$  to output ( $t_{ELQV}$ ). Data is available at the output after a delay of  $t_{GLQV}$  from the falling edge of  $\overline{G}$ , assuming that  $\overline{E}$  has been low and the addresses have been stable for at least  $t_{AVQV}$ - $t_{GLQV}$ .



| Table 5. AC Measurement Conditions    |            |              |  |  |  |  |  |
|---------------------------------------|------------|--------------|--|--|--|--|--|
|                                       | High Speed | Standard     |  |  |  |  |  |
| Input Rise and Fall Times             | ≤ 10ns     | ≤20ns        |  |  |  |  |  |
| Input Pulse Voltages                  | 0 to 3V    | 0.4V to 2.4V |  |  |  |  |  |
| Input and Output Timing Ref. Voltages | 1.5V       | 0.8V and 2V  |  |  |  |  |  |







| Table 6. Capacitance <sup>(1)</sup> | $(T_A = 25 \ ^{\circ}C, f = 1 \ MHz)$ |
|-------------------------------------|---------------------------------------|
|-------------------------------------|---------------------------------------|

| Symbol           | Parameter                                       | Parameter Test Condition |  | Max | Unit |
|------------------|-------------------------------------------------|--------------------------|--|-----|------|
|                  | Input Capacitance (except BYTEV <sub>PP</sub> ) | $V_{IN} = 0V$            |  | 10  | pF   |
| C <sub>IN</sub>  | Input Capacitance (BYTEVPP)                     | $V_{IN} = 0V$            |  | 120 | pF   |
| C <sub>OUT</sub> | Output Capacitance                              | V <sub>OUT</sub> = 0V    |  | 12  | pF   |

Note: Sampled only, not 100% tested.

#### Standby Mode

The M27V800 has a standby mode which reduces the supply current from 20mA to 20 $\mu$ A with low voltage operation V<sub>CC</sub>  $\leq$  3.6V, see Read Mode DC Characteristics table for details.The M27V800 is placed in the standby mode by applying a CMOS high signal to the E input. When in the standby mode, the outputs are in a high impedance state, independent of the G input.

#### **Two Line Output Control**

Because EPROMs are usually used in larger memory arrays, this product features a 2 line control function which accommodates the use of multiple memory connection. The two line control function allows:

- a. the lowest possible memory power dissipation,
- b. complete assurance that output bus contention will not occur.

4/16

 Table 7. Read Mode DC Characteristics <sup>(1)</sup>

 $(T_A = 0 \text{ to } 70 \ ^{\circ}\text{C}; V_{CC} = 3.3\text{V} \pm 10\%; V_{PP} = V_{CC})$ 

| Symbol             | Parameter                     | Test Condition                                                                                                           | Min  | Max                 | Unit |
|--------------------|-------------------------------|--------------------------------------------------------------------------------------------------------------------------|------|---------------------|------|
| ILI                | Input Leakage Current         | $0V \le V_{IN} \le V_{CC}$                                                                                               |      | ±1                  | μΑ   |
| I <sub>LO</sub>    | Output Leakage Current        | $0V \le V_{OUT} \le V_{CC}$                                                                                              |      | ±10                 | μΑ   |
| 1                  | Supply Current                | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}, \ I_{OUT} = 0 \text{mA},$ $f = 8 \text{MHz}, \ V_{CC} \le 3.6 \text{V}$ |      | 30                  | mA   |
| I <sub>CC</sub> Su | Supply Current                | $\overline{E} = V_{IL}, \ \overline{G} = V_{IL}, \ I_{OUT} = 0 \text{mA},$ $f = 5 \text{MHz}, \ V_{CC} \le 3.6 \text{V}$ |      | 20                  | mA   |
| I <sub>CC1</sub>   | Supply Current (Standby) TTL  | E = V <sub>IH</sub>                                                                                                      |      | 1                   | mA   |
| ICC2               | Supply Current (Standby) CMOS | $\overline{E}$ > V <sub>CC</sub> – 0.2V, V <sub>CC</sub> $\leq$ 3.6V                                                     |      | 20                  | μΑ   |
| IPP                | Program Current               | Vpp = Vcc                                                                                                                |      | 10                  | μΑ   |
| VIL                | Input Low Voltage             |                                                                                                                          | -0.3 | 0.8                 | V    |
| VIH <sup>(2)</sup> | Input High Voltage            |                                                                                                                          | 2    | V <sub>CC</sub> + 1 | V    |
| V <sub>OL</sub>    | Output Low Voltage            | I <sub>OL</sub> = 2.1mA                                                                                                  |      | 0.4                 | V    |
| V <sub>OH</sub>    | Output High Voltage TTL       | I <sub>OH</sub> = -400μA                                                                                                 | 2.4  |                     | V    |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>. 2. Maximum DC voltage on Output is  $V_{CC}$  +0.5V.

For the most efficient use of these two control lines,  $\overline{E}$  should be decoded and used as the primary device selecting function, while  $\overline{G}$  should be made a common connection to all devices in the array and connected to the READ line from the system control bus. This ensures that all deselected memory devices are in their low power standby mode and that the output pins are only active when data is required from a particular memory device.

#### System Considerations

The power switching characteristics of Advanced CMOS EPROMs require carefull decoupling of the supplies to the devices. The supply current ICC has three segments of importance to the system designer: the standby current, the active current and the transient peaks that are produced by the falling and rising edges of  $\overline{E}$ .

The magnitude of the transient current peaks is dependant on the capacititive and inductive loading of the device outputs. The associated transient voltage peaks can be supressed by complying with the two line output control and by properly selected decoupling capacitors. It is recommended that a 0.1µF ceramic capacitor is used on every device between V<sub>CC</sub> and V<sub>SS</sub>. This should be a high frequency type of low inherent inductance and should be placed as close as possible to the device. In addition, a  $4.7\mu F$  electrolytic capacitor should be used between V<sub>CC</sub> and V<sub>SS</sub> for every eight devices. This capacitor should be mounted near the power supply connection point. The purpose of this capacitor is to overcome the voltage drop caused by the inductive effects of PCB traces.

# Table 8. Read Mode AC Characteristics <sup>(1)</sup> (T<sub>A</sub> = 0 to 70 °C; V<sub>CC</sub> = $3.3V \pm 10\%$ ; V<sub>PP</sub> = V<sub>CC</sub>)

|                                  |                  |                                            |                                                 |      |     | M27  | V800 |      |     |      |
|----------------------------------|------------------|--------------------------------------------|-------------------------------------------------|------|-----|------|------|------|-----|------|
| Symbol                           | Alt              | Parameter                                  | Test Condition                                  | -100 |     | -120 |      | -150 |     | Unit |
|                                  |                  |                                            |                                                 | Min  | Max | Min  | Мах  | Min  | Max |      |
| tavqv                            | t <sub>ACC</sub> | Address Valid to<br>Output Valid           | $\overline{E} = V_{IL}, \overline{G} = V_{IL}$  |      | 100 |      | 120  |      | 150 | ns   |
| t <sub>BHQV</sub>                | t <sub>ST</sub>  | BYTE High to Output<br>Valid               | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ |      | 100 |      | 120  |      | 150 | ns   |
| t <sub>ELQV</sub>                | t <sub>CE</sub>  | Chip Enable Low to<br>Output Valid         | $\overline{G} = V_{IL}$                         |      | 100 |      | 120  |      | 150 | ns   |
| t <sub>GLQV</sub>                | t <sub>OE</sub>  | Output Enable Low to<br>Output Valid       | $\overline{E} = V_{IL}$                         |      | 50  |      | 60   |      | 70  | ns   |
| t <sub>BLQZ</sub> <sup>(2)</sup> | tstd             | BYTE Low to Output<br>Hi-Z                 | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ |      | 45  |      | 50   |      | 60  | ns   |
| t <sub>EHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Chip Enable High to<br>Output Hi-Z         | $\overline{G} = V_{IL}$                         | 0    | 45  | 0    | 50   | 0    | 60  | ns   |
| t <sub>GHQZ</sub> <sup>(2)</sup> | t <sub>DF</sub>  | Output Enable High to<br>Output Hi-Z       | $\overline{E} = V_{IL}$                         | 0    | 45  | 0    | 50   | 0    | 60  | ns   |
| t <sub>AXQX</sub>                | t <sub>ОН</sub>  | Address Transition to<br>Output Transition | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ | 5    |     | 5    |      | 5    |     | ns   |
| t <sub>BLQX</sub>                | tон              | BYTE Low to Output<br>Transition           | $\overline{E} = V_{IL},  \overline{G} = V_{IL}$ | 5    |     | 5    |      | 5    |     | ns   |

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub> 2. Sampled only, not 100% tested.





57

Figure 6. Byte-Wide Read Mode AC Waveforms





## Figure 7. BYTE Transition AC Waveforms



Note: Chip Enable ( $\overline{E}$ ) and Output Enable ( $\overline{G}$ ) = V<sub>IL</sub>.

| -77 |  |
|-----|--|

#### Table 9. Programming Mode DC Characteristics <sup>(1)</sup>

| $(T \land =$ | 25 °C: Vo | c = 6.25V | ± 0.25V: Vpp :       | $= 12.5V \pm 0.25V$ ) |
|--------------|-----------|-----------|----------------------|-----------------------|
| ( I A -      | 20 0, 00  |           | <u>- 0.20</u> v, vrr | $-12.00 \pm 0.200$    |

| Symbol          | Parameter               | Test Condition            | Min  | Max                   | Unit |
|-----------------|-------------------------|---------------------------|------|-----------------------|------|
| ILI             | Input Leakage Current   | $0 \le V_{IN} \le V_{CC}$ |      | ±1                    | μA   |
| ICC             | Supply Current          |                           |      | 50                    | mA   |
| I <sub>PP</sub> | Program Current         | $\overline{E} = V_{IL}$   |      | 50                    | mA   |
| VIL             | Input Low Voltage       |                           | -0.3 | 0.8                   | V    |
| VIH             | Input High Voltage      |                           | 2.4  | V <sub>CC</sub> + 0.5 | V    |
| V <sub>OL</sub> | Output Low Voltage      | I <sub>OL</sub> = 2.1mA   |      | 0.4                   | V    |
| V <sub>OH</sub> | Output High Voltage TTL | I <sub>OH</sub> = -2.5mA  | 3.5  |                       | V    |
| V <sub>ID</sub> | A9 Voltage              |                           | 11.5 | 12.5                  | V    |

Note: 1.  $V_{CC}$  must be applied simultaneously with or before  $V_{PP}$  and removed simultaneously or after  $V_{PP}$ .

### Table 10. Programming Mode AC Characteristics <sup>(1)</sup>

| Symbol             | Alt              | Parameter                                   | Test Condition | Min | Max | Unit |
|--------------------|------------------|---------------------------------------------|----------------|-----|-----|------|
| tavel              | t <sub>AS</sub>  | Address Valid to Chip Enable Low            |                | 2   |     | μs   |
| t <sub>QVEL</sub>  | t <sub>DS</sub>  | Input Valid to Chip Enable Low              |                | 2   |     | μs   |
| t <sub>VPHAV</sub> | t <sub>VPS</sub> | V <sub>PP</sub> High to Address Valid       |                | 2   |     | μs   |
| tvchav             | t <sub>VCS</sub> | V <sub>CC</sub> High to Address Valid       |                | 2   |     | μs   |
| t <sub>ELEH</sub>  | t <sub>PW</sub>  | Chip Enable Program Pulse Width             |                | 45  | 55  | μs   |
| t <sub>EHQX</sub>  | tDH              | Chip Enable High to Input Transition        |                | 2   |     | μs   |
| t <sub>QXGL</sub>  | toes             | Input Transition to Output Enable Low       |                | 2   |     | μs   |
| tGLQV              | tOE              | Output Enable Low to Output Valid           |                |     | 120 | ns   |
| tghqz (2)          | tDFP             | Output Enable High to Output Hi-Z           |                | 0   | 130 | ns   |
| t <sub>GHAX</sub>  | t <sub>AH</sub>  | Output Enable High to Address<br>Transition |                | 0   |     | ns   |

 $T_A = 25 \text{ °C}; V_{CC} = 6.25 \text{V} \pm 0.25 \text{V}; V_{PP} = 12.5 \text{V} \pm 0.25 \text{V})$ 

Note: 1. V<sub>CC</sub> must be applied simultaneously with or before V<sub>PP</sub> and removed simultaneously or after V<sub>PP</sub>.

2. Sampled only, not 100% tested.

#### Programming

The M27V800 has been designed to be fully compatible with the M27C800 and has the same electronic signature. As a result the M27V800 can be programmed as the M27C800 on the same programming equipments applying 12.75V on V<sub>PP</sub> and 6.25V on V<sub>CC</sub> by the use of the same PRES-TO III algorithm. When delivered (and after each erasure for UV EPROM), all bits of the M27V800 are in the '1' state. Data is introduced by selectively programming '0's into the desired bit locations. Although only '0's will be programmed, both '1's and '0's can be present in the data word. The only way to change a '0' to a '1' is by die exposition to ultraviolet light (UV EPROM). The M27V800 is in the programming mode when V<sub>PP</sub> input is at 12.5V,  $\overline{G}$  is at V<sub>IH</sub> and  $\overline{E}$  is pulsed to V<sub>IL</sub>. The data to be programmed is applied to 16 bits in parallel to the data output pins. The levels required for the address and data inputs are TTL. V<sub>CC</sub> is specified to be 6.25V ± 0.25V.

8/16



Figure 8. Programming and Verify Modes AC Waveforms

Figure 9. Programming Flowchart



57

#### PRESTO III Programming Algorithm

The PRESTO III Programming Algorithm allows the whole array to be programed with a guaranteed margin in a typical time of 26 seconds. Programming with PRESTO III consists of applying a sequence of 50 $\mu$ s program pulses to each word until a correct verify occurs (see Figure 9). During programing and verify operation a MARGIN MODE circuit is automatically activated to guarantee that each cell is programed with enough margin. No overprogram pulse is applied since the verify in MARGIN MODE at V<sub>CC</sub> much higher than 3.6V provides the neccessary margin to each programmed cell.

#### **Program Inhibit**

Programming of multiple M27V800s in parallel with different data is also easily accomplished. Except for  $\overline{E}$ , all like inputs including  $\overline{G}$  of the parallel M27V800 may be common. A TTL low level pulse applied to a M27V800's  $\overline{E}$  input and V<sub>PP</sub> at 12.5V, will program that M27V800. A high level  $\overline{E}$  input inhibits the other M27V800s from being programmed.

#### **Program Verify**

A verify (read) should be performed on the programmed bits to determine that they were correctly programmed. The verify is accomplished with  $\overline{E}$  at V<sub>IH</sub> and  $\overline{G}$  at V<sub>IL</sub>, V<sub>PP</sub> at 12.5V and V<sub>CC</sub> at 6.25V.

#### **On-Board Programming**

The M27V800 can be directly programmed in the application circuit. See the relevant Application Note AN620.

#### **Electronic Signature**

The Electronic Signature (ES) mode allows the reading out of a binary code from an EPROM that will identify its manufacturer and type. This mode is intended for use by programming equipment to automatically match the device to be programmed with its corresponding programming algorithm. The ES mode is functional in the 25°C ± 5°C ambient temperature range that is required when programming the M27V800. To activate the ES mode, the programming equipment must force 11.5V to 12.5V on address line A9 of the M27V800, with V<sub>PP</sub>=V<sub>CC</sub>=5V. Two identifier bytes may then be sequenced from the device outputs by toggling address line A0 from VIL to VIH. All other address lines must be held at VIL during Electronic Signature mode.

Byte 0 (A0=V<sub>IL</sub>) represents the manufacturer code and byte 1 (A0=V<sub>IH</sub>) the device identifier code. For the STMicroelectronics M27V800, these two identifier bytes are given in Table 4 and can be readout on outputs Q0 to Q7. Note that the M27V800 and M27C800 have the same identifier bytes.

#### ERASURE OPERATION (applies to UV EPROM)

The erasure characteristics of the M27V800 is such that erasure begins when the cells are exposed to light with wavelengths shorter than approximately 4000 Å. It should be noted that sunlight and some type of fluorescent lamps have wavelengths in the 3000-4000 Å range. Research shows that constant exposure to room level fluorescent lighting could erase a typical M27V800 in about 3 years, while it would take approximately 1 week to cause erasure when exposed to direct sunlight. If the M27V800 is to be exposed to these types of lighting conditions for extended periods of time, it is suggested that opaque labels be put over the M27V800 window to prevent unintentional erasure. The recommended erasure procedure for M27V800 is exposure to short wave ultraviolet light which has a wavelength of 2537 Å. The integrated dose (i.e. UV intensity x exposure time) for erasure should be a minimum of 30 W-sec/cm<sup>2</sup>. The erasure time with this dosage is approximately 30 to 410 minutes using an ultraviolet lamp with 12000  $\mu$ W/cm<sup>2</sup> power rating. The M27V800 should be placed within 2.5cm (1 inch) of the lamp tubes during the erasure. Some lamps have a filter on their tubes which should be removed before erasure.



#### Table 11. Ordering Information Scheme

| Example:                  | M27V800 | -100 X | Μ | 1 | TR |
|---------------------------|---------|--------|---|---|----|
| Device Type               |         |        |   |   |    |
| Speed                     |         |        |   |   |    |
| -100 = 100 ns             |         | _      |   |   |    |
| -120 = 120 ns             |         |        |   |   |    |
| -150 = 150 ns             |         |        |   |   |    |
|                           |         |        |   |   |    |
| V <sub>CC</sub> Tolerance |         |        |   |   |    |
| blank = ± 10%             |         |        |   |   |    |
| $X = \pm 5\%$             |         |        |   |   |    |
|                           |         |        |   |   |    |
| Package                   |         |        |   |   |    |
| F = FDIP42W               |         |        |   |   |    |
| B = PDIP42                |         |        |   |   |    |
| K = PLCC44                |         |        |   |   |    |
| M = SO44                  |         |        |   |   |    |
|                           |         |        |   |   |    |
| Temperature Range         |         |        |   |   |    |
| 1 = -0 to 70 °C           |         |        |   |   |    |
| Option                    |         |        |   |   |    |

TR = Tape & Reel Packing

For a list of available options (Speed, Package, etc...) or for further information on any aspect of this device, please contact the ST Sales Office nearest to you.



| Symb | mm    |       |       | inches |       |       |
|------|-------|-------|-------|--------|-------|-------|
| Symb | Тур   | Min   | Max   | Тур    | Min   | Max   |
| А    |       |       | 5.72  |        |       | 0.225 |
| A1   |       | 0.51  | 1.40  |        | 0.020 | 0.055 |
| A2   |       | 3.91  | 4.57  |        | 0.154 | 0.180 |
| A3   |       | 3.89  | 4.50  |        | 0.153 | 0.177 |
| В    |       | 0.41  | 0.56  |        | 0.016 | 0.022 |
| B1   | 1.45  | -     | -     | 0.057  | -     | -     |
| С    |       | 0.23  | 0.30  |        | 0.009 | 0.012 |
| D    |       | 54.41 | 54.86 |        | 2.142 | 2.160 |
| D2   | 50.80 | -     | -     | 2.000  | -     | -     |
| E    | 15.24 | -     | -     | 0.600  | -     | -     |
| E1   |       | 14.50 | 14.90 |        | 0.571 | 0.587 |
| е    | 2.54  | -     | -     | 0.100  | -     | -     |
| eA   | 14.99 | -     | -     | 0.590  | -     | -     |
| eB   |       | 16.18 | 18.03 |        | 0.637 | 0.710 |
| L    |       | 3.18  |       |        | 0.125 |       |
| S    |       | 1.52  | 2.49  |        | 0.060 | 0.098 |
| K    | 9.40  | -     | -     | 0.370  | -     | -     |
| K1   | 11.43 | -     | -     | 0.450  | -     | -     |
| α    |       | 4°    | 11°   |        | 4°    | 11°   |
| N    |       | 42    | •     | 42     |       |       |

Figure 10. FDIP42W - 42 pin Ceramic Frit-seal DIP, with window, Package Outline



Drawing is not to scale.



| Symb | mm    |       |       | inches |       |       |  |
|------|-------|-------|-------|--------|-------|-------|--|
|      | Тур   | Min   | Max   | Тур    | Min   | Max   |  |
| A    |       | -     | 5.08  |        | -     | 0.200 |  |
| A1   |       | 0.25  | -     |        | 0.010 | -     |  |
| A2   |       | 3.56  | 4.06  |        | 0.140 | 0.160 |  |
| В    |       | 0.38  | 0.53  |        | 0.015 | 0.021 |  |
| B1   |       | 1.27  | 1.65  |        | 0.050 | 0.065 |  |
| С    |       | 0.20  | 0.36  |        | 0.008 | 0.014 |  |
| D    |       | 52.20 | 52.71 |        | 2.055 | 2.075 |  |
| D2   | 50.80 | -     | -     | 2.000  | -     | -     |  |
| E    | 15.24 | -     | -     | 0.600  | -     | -     |  |
| E1   |       | 13.59 | 13.84 |        | 0.535 | 0.545 |  |
| e1   | 2.54  | -     | -     | 0.100  | -     | -     |  |
| eA   | 14.99 | -     | -     | 0.590  | -     | -     |  |
| eB   |       | 15.24 | 17.78 |        | 0.600 | 0.700 |  |
| L    |       | 3.18  | 3.43  |        | 0.125 | 0.135 |  |
| S    |       | 0.86  | 1.37  |        | 0.034 | 0.054 |  |
| α    |       | 0°    | 10°   |        | 0°    | 10°   |  |
| N    |       | 42    |       | 42     |       |       |  |

| Table 13. PDIP42 - 42 pin Plastic DIP | , 600 mils width, Package Mechanical Data |
|---------------------------------------|-------------------------------------------|
|---------------------------------------|-------------------------------------------|

Figure 11. PDIP42 - 42 pin Plastic DIP, 600 mils width, Package Outline





| Cumh | mm   |       |       | inches |       |       |  |
|------|------|-------|-------|--------|-------|-------|--|
| Symb | Тур  | Min   | Max   | Тур    | Min   | Max   |  |
| A    |      | 4.20  | 4.70  |        | 0.165 | 0.185 |  |
| A1   |      | 2.29  | 3.04  |        | 0.090 | 0.120 |  |
| A2   |      | -     | 0.51  |        | -     | 0.020 |  |
| В    |      | 0.33  | 0.53  |        | 0.013 | 0.021 |  |
| B1   |      | 0.66  | 0.81  |        | 0.026 | 0.032 |  |
| D    |      | 17.40 | 17.65 |        | 0.685 | 0.695 |  |
| D1   |      | 16.51 | 16.66 |        | 0.650 | 0.656 |  |
| D2   |      | 14.99 | 16.00 |        | 0.590 | 0.630 |  |
| E    |      | 17.40 | 17.65 |        | 0.685 | 0.695 |  |
| E1   |      | 16.51 | 16.66 |        | 0.650 | 0.656 |  |
| E2   |      | 14.99 | 16.00 |        | 0.590 | 0.630 |  |
| е    | 1.27 | -     | -     | 0.050  | -     | -     |  |
| F    |      | 0.00  | 0.25  |        | 0.000 | 0.010 |  |
| R    | 0.89 | -     | -     | 0.035  | -     | -     |  |
| N    |      | 44    |       | 44     |       |       |  |
| CP   |      |       | 0.10  |        |       | 0.004 |  |

#### Figure 12. PLCC44 - 44 lead Plastic Leaded Chip Carrier, square, Package Outline



57

| Symb | mm   |       |       | inches |       |       |
|------|------|-------|-------|--------|-------|-------|
|      | Тур  | Min   | Мах   | Тур    | Min   | Мах   |
| A    |      | 2.42  | 2.62  |        | 0.095 | 0.103 |
| A1   |      | 0.22  | 0.23  |        | 0.009 | 0.010 |
| A2   |      | 2.25  | 2.35  |        | 0.089 | 0.093 |
| В    |      |       | 0.50  |        |       | 0.020 |
| С    |      | 0.10  | 0.25  |        | 0.004 | 0.010 |
| D    |      | 28.10 | 28.30 |        | 1.106 | 1.114 |
| E    |      | 13.20 | 13.40 |        | 0.520 | 0.528 |
| е    | 1.27 | -     | -     | 0.050  | -     | -     |
| н    |      | 15.90 | 16.10 |        | 0.626 | 0.634 |
| L    | 0.80 | -     | -     | 0.031  | -     | -     |
| α    | 3°   | _     | -     | 3°     | -     | -     |
| N    |      | 44    |       | 44     |       |       |
| СР   |      |       | 0.10  |        |       | 0.004 |

Table 15. SO44 - 44 lead Plastic Small Outline, 525 mils body width, Package Mechanical Data

Figure 13. SO44 - 44 lead Plastic Small Outline, 525 mils body width, Package Outline





Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics products are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is registered trademark of STMicroelectronics (® 1998 STMicroelectronics - All Rights Reserved

All other names are the property of their respective owners.

STMicroelectronics GROUP OF COMPANIES Australia - Brazil - Canada - China - France - Germany - Italy - Japan - Korea - Malaysia - Malta - Mexico - Morocco - The Netherlands -Singapore - Spain - Sweden - Switzerland - Taiwan - Thailand - United Kingdom - U.S.A.

http://www.st.com

16/16