# M95320 M95320-W M95320-R M95320-S M95640 M95640-W M95640-R M95640-S

32Kbit and 64Kbit Serial SPI Bus EEPROMs With High Speed Clock

# FEATURES SUMMARY

- Compatible with SPI Bus Serial Interface (Positive Clock SPI Modes)
- Single Supply Voltage:

- 4.5 to 5.5V for M95320 and M95640
- 2.5 to 5.5V for M95320-W and M95320-W
- 1.8 to 5.5V for M95320-R and M95640-R
- 1.65 to 5.5V for M95320-S and M95640-S
- 20MHz, 10MHz, 5MHz or 2MHz clock rates
- 5ms or 10ms Write Time
- Status Register
- Hardware Protection of the Status Register
- BYTE and PAGE WRITE (up to 32 Bytes)
- Self-Timed Programming Cycle
- Adjustable Size Read-Only EEPROM Area
- Enhanced ESD Protection
- More than 100000 or 1 million Erase/Write Cycles (depending on ordering options)
- More than 40-Year Data Retention

# Table 1. Product List

| Reference | Part Number |  |  |
|-----------|-------------|--|--|
|           | M95320      |  |  |
| M95320    | M95320-W    |  |  |
| M95520    | M95320-R    |  |  |
|           | M95320-S    |  |  |
|           | M95640      |  |  |
| M95640    | M95640-W    |  |  |
| WI95640   | M95640-R    |  |  |
|           | M95640-S    |  |  |



# TABLE OF CONTENTS

| FEATURES SUMMARY1                                                                                                                                                                                                                                   |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Table 1. Product List       1         Figure 1. Packages       1                                                                                                                                                                                    |
| SUMMARY DESCRIPTION                                                                                                                                                                                                                                 |
| Table 2.How to Identify Previous, Current and New Products by the Process Identification Letter 5Figure 2.Logic Diagram5Figure 3.8 Pin Package Connections.5Table 3.Signal Names5                                                                   |
| SIGNAL DESCRIPTION                                                                                                                                                                                                                                  |
| Serial Data Output (Q)       6         Serial Data Input (D)       6         Serial Clock (C)       6         Chip Select (S)       6         Hold (HOLD)       6         Write Protect (W)       6                                                 |
| CONNECTING TO THE SPI BUS                                                                                                                                                                                                                           |
| Figure 4. Bus Master and Memory Devices on the SPI Bus.    7      SPI Modes    8      Figure 5. SPI Modes Supported    8                                                                                                                            |
| OPERATING FEATURES                                                                                                                                                                                                                                  |
| Power-Up                                                                                                                                                                                                                                            |
| 9Power On Reset: VCC Lock-Out Write Protect.9Power-down9Active Power and Standby Power Modes9Hold Condition9Figure 6. Hold Condition Activation.10Status Register10WIP bit.10WEL bit10BP1, BP0 bits10SRWD bit.10Table 4. Status Register Format1010 |
| Data Protection and Protocol Control       10         Table 5. Write-Protected Block Size       11                                                                                                                                                  |
| MEMORY ORGANIZATION                                                                                                                                                                                                                                 |

**A7/** 

| Figure 7. Block Diagram                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 12                                      |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------|
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 13                                      |
| Table 6. Instruction Set                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                         |
| Write Enable (WREN)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                                         |
| Figure 8. Write Enable (WREN) Sequence.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         |
| Write Disable (WRDI)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                         |
| Figure 9. Write Disable (WRDI) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         |
| Read Status Register (RDSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |
| WIP bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         |
| WEL bit                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                         |
| BP1, BP0 bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |
| SRWD bit.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |
| Figure 10.Read Status Register (RDSR) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Write Status Register (WRSR)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                         |
| Table 7.     Protection Modes.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Table 8. Address Range Bits                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |                                         |
| Figure 11.Write Status Register (WRSR) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |
| Read from Memory Array (READ)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |
| Figure 12.Read from Memory Array (READ) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                         |
| Write to Memory Array (WRITE)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                         |
| Figure 13.Byte Write (WRITE) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |
| Figure 14.Page Write (WRITE) Sequence                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |                                         |
| POWER-UP AND DELIVERY STATE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | 21                                      |
| POWER-UP AND DELIVERY STATE Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21                                      |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 21                                      |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21<br>21                                |
| Power-up State INITIAL DELIVERY STATE MAXIMUM RATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 21<br>21<br>21                          |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 21<br>21<br>21                          |
| Power-up State INITIAL DELIVERY STATE MAXIMUM RATING.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                         |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.         DC AND AC PARAMETERS.         Table 10. Operating Conditions (M95320 and M95640)         Table 11. Operating Conditions (M95320-W and M95640-W)                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |                                         |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.         DC AND AC PARAMETERS.         Table 10. Operating Conditions (M95320 and M95640)         Table 11. Operating Conditions (M95320-W and M95640-W)         Table 12. Operating Conditions (M95320-R and M95640-R)                                                                                                                                                                                                                                                                                                                                                                                                         |                                         |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.         DC AND AC PARAMETERS.         Table 10. Operating Conditions (M95320 and M95640)         Table 11. Operating Conditions (M95320-W and M95640-W)         Table 12. Operating Conditions (M95320-R and M95640-R)         Table 13. Operating Conditions (M95320-S and M95640-S)                                                                                                                                                                                                                                                                                                                                          |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                                         |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.         DC AND AC PARAMETERS.         Table 10. Operating Conditions (M95320 and M95640)         Table 11. Operating Conditions (M95320-W and M95640-W)         Table 12. Operating Conditions (M95320-R and M95640-R)         Table 13. Operating Conditions (M95320-S and M95640-S)         Table 14. AC Measurement Conditions.         Figure 15.AC Measurement I/O Waveform         Table 15. Capacitance.         Table 16. DC Characteristics (M95320 and M95640, Device Grade 6)                                                                                                                                       | <b>21 21 21 22 22 23 23 23 23 23 23</b> |
| Power-up State                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | <b>21 21 21 22 22 23 23 23 23 23 23</b> |
| Power-up State         INITIAL DELIVERY STATE.         MAXIMUM RATING.         Table 9. Absolute Maximum Ratings.         DC AND AC PARAMETERS.         Table 10. Operating Conditions (M95320 and M95640)         Table 11. Operating Conditions (M95320-W and M95640-W)         Table 12. Operating Conditions (M95320-R and M95640-R)         Table 13. Operating Conditions (M95320-S and M95640-S)         Table 14. AC Measurement Conditions.         Figure 15.AC Measurement I/O Waveform         Table 15. Capacitance.         Table 16. DC Characteristics (M95320 and M95640, Device Grade 6)         Table 17. DC Characteristics (M95320 and M95640, Device Grade 6)         Table 18. DC Characteristics (M95320-W and M95640-W) | <b>21 21 21 22 22 23 23 23 23 23 23</b> |

# M95640, M95320

|    | Table 22. AC Characteristics (M95320 and M95640, Device Grade 6).                                 | . 28 |
|----|---------------------------------------------------------------------------------------------------|------|
|    | Table 23. AC Characteristics (M95320 and M95640, Device Grade 3).                                 | . 29 |
|    | Table 24. AC Characteristics (M95320-W and M95640-W, Device Grade 6)                              | . 30 |
|    | Table 25. AC Characteristics (M95320-W and M95640-W, Device Grade 3)                              | . 31 |
|    | Table 26. AC Characteristics (M95320-R and M95640-R)                                              | . 32 |
|    | Table 27. AC Characteristics (M95320-S and M95640-S, Device Grade 3)                              | . 33 |
|    | Figure 16.Serial Input Timing                                                                     | . 34 |
|    | Figure 17.Hold Timing                                                                             | . 34 |
|    | Figure 18.Output Timing                                                                           | . 35 |
| PA |                                                                                                   | . 36 |
|    | Figure 19.PDIP8 – 8 pin Plastic DIP, 0.25mm lead frame, Package Outline                           | . 36 |
|    | Table 28. PDIP8 – 8 pin Plastic DIP, 0.25mm lead frame, Package Mechanical Data                   | . 36 |
|    | Figure 20.SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Outline         | . 37 |
|    | Table 29. SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical I 37 | Data |
|    | Figure 21.TSSOP8 – 8 lead Thin Shrink Small Outline, Package Outline                              | . 38 |
|    | Table 30. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Mechanical Data                      | . 38 |
|    | Figure 22.MLP8 - 8-lead Ultra thin Fine pitch Dual Flat No Lead, Package Outline                  | . 39 |
|    | Table 31. MLP8 - 8-lead Ultra thin Fine pitch Dual Flat No Lead, Package Mechanical Data          | . 39 |
| PA | ART NUMBERING                                                                                     | . 40 |
|    | Table 32. Ordering Information Scheme                                                             | . 40 |
| RE |                                                                                                   | . 41 |
|    | Table 33. Document Revision History                                                               | . 41 |
|    |                                                                                                   |      |

\_\_\_\_\_

**A7/** 

# SUMMARY DESCRIPTION

These electrically erasable programmable memory (EEPROM) devices are accessed by a high speed SPI-compatible bus.

The M95320, M95320-W, M95320-R and M95320-S are 32Kbit devices organized as 4096 x 8 bits. The M95640, M95640-W, M95640-R and M95640-S are 64Kbit devices organized as 8192 x 8 bits.

The device is accessed by a simple serial interface that is SPI-compatible. The bus signals are C, D and Q, as shown in Table 3. and Figure 2..

The device is selected when Chip Select  $\overline{(S)}$  is taken Low. Communications with the device can be interrupted using Hold (HOLD).

The devices are available in three different versions identified by a specific marking (see Table 2.).

| Table 2. How to Identify Previous | , Current and New Products by | the Process Identification Letter |
|-----------------------------------|-------------------------------|-----------------------------------|
|-----------------------------------|-------------------------------|-----------------------------------|

| Devices Root Part Numbers                            | Markings on<br>Previous<br>Products <sup>1</sup> | Markings on<br>Current<br>Products <sup>1</sup> | Markings on<br>New<br>Products <sup>1</sup> |
|------------------------------------------------------|--------------------------------------------------|-------------------------------------------------|---------------------------------------------|
| M95320, M95640, M95320-W, M95640-W<br>Device Grade 6 | xxxxS                                            | xxxxV                                           | xxxxP                                       |
| M95320, M95640, M95320-W, M95640-W Device Grade 3    | xxxxS                                            | xxxxB                                           | xxxxP                                       |
| M95320-R, M95640-R                                   | -                                                | -                                               | xxxxP                                       |
| M95320-S, M95640-S                                   | -                                                | -                                               | xxxxP                                       |

Note: 1. For further information, please ask your ST Sales Office for Process Change Notices.

#### Figure 2. Logic Diagram



#### Figure 3. 8 Pin Package Connections



Note: 1. See PACKAGE MECHANICAL section for package dimensions and how to identify pin-1.
 2. NC, Not Connected.

#### **Table 3. Signal Names**

| С               | Serial Clock       |  |
|-----------------|--------------------|--|
| D               | Serial data Input  |  |
| Q               | Serial data Output |  |
| S               | Chip Select        |  |
| W               | Write Protect      |  |
| HOLD            | Hold               |  |
| V <sub>CC</sub> | Supply Voltage     |  |
| V <sub>SS</sub> | Ground             |  |

### SIGNAL DESCRIPTION

During all operations,  $V_{CC}$  must be held stable and within the specified valid range:  $V_{CC}$ (min) to  $V_{CC}$ (max).

All of the input and output signals must be held High or Low (according to voltages of  $V_{IH}$ ,  $V_{OH}$ ,  $V_{IL}$ or  $V_{OL}$ , as specified in Table 16. to Table 20.). These signals are described next.

**Serial Data Output (Q).** This output signal is used to transfer data serially out of the device. Data is shifted out on the falling edge of Serial Clock (C).

**Serial Data Input (D).** This input signal is used to transfer data serially into the device. It receives instructions, addresses, and the data to be written. Values are latched on the rising edge of Serial Clock (C).

**Serial Clock (C).** This input signal provides the timing of the serial interface. Instructions, addresses, or data present at Serial Data Input (D) are latched on the rising edge of Serial Clock (C). Data on Serial Data Output (Q) changes after the falling edge of Serial Clock (C).

Chip Select (S). When this input signal is High, the device is deselected and Serial Data Output

(Q) is at high impedance. Unless an internal Write cycle is in progress, the device will be in the Standby Power mode. Driving Chip Select ( $\overline{S}$ ) Low selects the device, placing it in the Active Power mode.

After Power-up, a falling edge on Chip Select (S) is required prior to the start of any instruction.

**Hold (HOLD).** The Hold (HOLD) signal is used to pause any serial communications with the device without deselecting the device.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To start the Hold condition, the device must be selected, with Chip Select (S) driven Low.

Write Protect (W). The main purpose of this input signal is to freeze the size of the area of memory that is protected against Write instructions (as specified by the values in the BP1 and BP0 bits of the Status Register).

This pin must be driven either High or Low, and must be stable during all write operations.

# CONNECTING TO THE SPI BUS

These devices are fully compatible with the SPI protocol.

All instructions, addresses and input data bytes are shifted in to the device, most significant bit first. The Serial Data Input (D) is sampled on the first rising edge of the Serial Clock (C) after Chip Select (S) goes Low.

All output data bytes are shifted out of the device, most significant bit first. The Serial Data Output

(Q) is latched on the first falling edge of the Serial Clock (C) after the instruction (such as the Read from Memory Array and Read Status Register instructions) have been clocked into the device.

Figure 4. shows three devices, connected to an MCU, on a SPI bus. Only one device is selected at a time, so only one device drives the Serial Data Output (Q) line at a time, all the others being high impedance.





Note: The Write Protect (W) and Hold (HOLD) signals should be driven, High or Low as appropriate.



### SPI Modes

These devices can be driven by a microcontroller with its SPI peripheral running in either of the two following modes:

- CPOL=0, CPHA=0
- CPOL=1, CPHA=1

For these two modes, input data is latched in on the rising edge of Serial Clock (C), and output data

Figure 5. SPI Modes Supported

is available from the falling edge of Serial Clock (C).

The difference between the two modes, as shown in Figure 5., is the clock polarity when the bus master is in Stand-by mode and not transferring data:

- C remains at 0 for (CPOL=0, CPHA=0)
- C remains at 1 for (CPOL=1, CPHA=1)



### **OPERATING FEATURES**

#### Power-Up

When the power supply is turned on,  $V_{CC}$  rises from  $V_{SS}$  to  $V_{CC}.$ 

During this time, the Chip Select (S) must be allowed to follow the  $V_{CC}$  voltage. It must not be allowed to float, but should be connected to  $V_{CC}$  via a suitable pull-up resistor.

As a built in safety feature, Chip Select  $(\overline{S})$  is edge sensitive as well as level sensitive. After Powerup, the device does not become selected until a falling edge has first been detected on Chip Select  $(\overline{S})$ . This ensures that Chip Select  $(\overline{S})$  must have been High, prior to going Low to start the first operation.

#### Power On Reset: V<sub>CC</sub> Lock-Out Write Protect

In order to prevent inadvertent Write operations during Power-up, each device include a Power On Reset (POR) circuit. At Power-up, the device will not respond to any instruction until  $V_{CC}$  has reached the Power On Reset threshold voltage. This threshold is lower than the  $V_{CC}$  min operating voltage defined in Tables 10, 11, 12 and 13.

Similarly, as soon as  $V_{CC}$  drops from the normal operating voltage, below the Power On Reset threshold voltage, the device stops responding to any instruction sent to it.

Prior to selecting and issuing instructions to the memory, a valid stable  $V_{CC}$  voltage must be applied. This voltage must remain stable and valid until the end of the transmission of the instruction and, for a Write instruction, until the completion o the internal write cycle ( $t_W$ ).

#### Power-down

At Power-down, the device must be deselected. Chip Select (S) should be allowed to follow the voltage applied on  $V_{CC}$ .

#### Active Power and Standby Power Modes

When Chip Select (S) is Low, the device is selected, and in the Active Power mode. The device consumes  $I_{CC}$ , as specified in Table 16. to Table 20..

When Chip Select (S) is High, the device is deselected. If an Erase/Write cycle is not currently in progress, the device then goes in to the Standby Power mode, and the device consumption drops to  $I_{CC1}$ .

### **Hold Condition**

The Hold ( $\overline{HOLD}$ ) signal is used to pause any serial communications with the device without resetting the clocking sequence.

During the Hold condition, the Serial Data Output (Q) is high impedance, and Serial Data Input (D) and Serial Clock (C) are Don't Care.

To enter the Hold condition, the device must be selected, with Chip Select (S) Low.

Normally, the device is kept selected, for the whole duration of the Hold condition. Deselecting the device while it is in the Hold condition, has the effect of resetting the state of the device, and this mechanism can be used if it is required to reset any processes that had been in progress.

The Hold condition starts when the Hold (HOLD) signal is driven Low at the same time as Serial Clock (C) already being Low (as shown in Figure 6.).

The Hold condition ends when the Hold  $(\overline{HOLD})$  signal is driven High at the same time as Serial Clock (C) already being Low.

Figure 6. also shows what happens if the rising and falling edges are not timed to coincide with Serial Clock (C) being Low.

### M95640, M95320

#### **Figure 6. Hold Condition Activation**



#### **Status Register**

Figure 7. shows the position of the Status Register in the control logic of the device. The Status Register contains a number of status and control bits that can be read or set (as appropriate) by specific instructions.

**WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle.

**WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch.

**BP1, BP0 bits.** The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions.

**SRWD bit.** The Status Register Write Disable (SRWD) bit is <u>op</u>erated in conjunction with the Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W) signal allow the device to be put in the Hardware Protected mode. In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits.



#### **Table 4. Status Register Format**

#### 10/42

### **Data Protection and Protocol Control**

Non-volatile memory devices can be used in environments that are particularly noisy, and within applications that could experience problems if memory bytes are corrupted. Consequently, the device features the following data protection mechanisms:

- Write and Write Status Register instructions are checked that they consist of a number of clock pulses that is a multiple of eight, before they are accepted for execution.
- All instructions that modify data must be preceded by a Write Enable (WREN) instruction to set the Write Enable Latch (WEL) bit. This bit is returned to its reset state by the following events:
  - Power-up
  - Write Disable (WRDI) instruction completion
  - Write Status Register (WRSR) instruction completion
  - Write (WRITE) instruction completion
- The Block Protect (BP1, BP0) bits allow part of the memory to be configured as read-only. This is the Software Protected Mode (SPM).
- The Write Protect (W) signal allows the Block Protect (BP1, BP0) bits to be protected. This is the Hardware Protected Mode (HPM).

For any instruction to be accepted, and executed, Chip Select (S) must be driven High after the rising edge of Serial Clock (C) for the last bit of the instruction, and before the next rising edge of Serial Clock (C).

Two points need to be noted in the previous sentence:

- The 'last bit of the instruction' can be the eighth bit of the instruction code, or the eighth bit of a data byte, depending on the instruction (except for Read Status Register (RDSR) and Read (READ) instructions).
- The 'next rising edge of Serial Clock (C)' might (or might not) be the next bus transaction for some other device on the SPI bus.

| Status Register Bits |     |                 | Array Addresses Protected               |                                         |
|----------------------|-----|-----------------|-----------------------------------------|-----------------------------------------|
| BP1                  | BP0 | Protected Block | M95640, M95640-W,<br>M95640-R, M95640-S | M95320, M95320-W,<br>M95320-R, M95320-S |
| 0                    | 0   | none            | none                                    | none                                    |
| 0                    | 1   | Upper quarter   | 1800h - 1FFFh                           | 0C00h - 0FFFh                           |
| 1                    | 0   | Upper half      | 1000h - 1FFFh                           | 0800h - 0FFFh                           |
| 1                    | 1   | Whole memory    | 0000h - 1FFFh                           | 0000h - 0FFFh                           |

Table 5. Write-Protected Block Size



# **MEMORY ORGANIZATION**

The memory is organized as shown in Figure 7..

# Figure 7. Block Diagram



12/42

# INSTRUCTIONS

Each instruction starts with a single-byte code, as summarized in Table 6..

If an invalid instruction is sent (one not contained in Table 6.), the device automatically deselects it-self.

# Table 6. Instruction Set

| Instruc<br>tion | Description            | Instruction<br>Format |
|-----------------|------------------------|-----------------------|
| WREN            | Write Enable           | 0000 0110             |
| WRDI            | Write Disable          | 0000 0100             |
| RDSR            | Read Status Register   | 0000 0101             |
| WRSR            | Write Status Register  | 0000 0001             |
| READ            | Read from Memory Array | 0000 0011             |
| WRITE           | Write to Memory Array  | 0000 0010             |



#### Write Enable (WREN)

The Write Enable Latch (WEL) bit must be set prior to each WRITE and WRSR instruction. The only way to do this is to send a Write Enable instruction to the device. As shown in Figure 8., to send this instruction to the device, Chip Select (S) is driven Low, and the bits of the instruction byte are shifted in, on Serial Data Input (D). The device then enters a wait state. It waits for a the device to be deselected, by Chip Select (S) being driven High.



#### Figure 8. Write Enable (WREN) Sequence

### Write Disable (WRDI)

One way of resetting the Write Enable Latch (WEL) bit is to send a Write Disable instruction to the device.

As shown in Figure 9., to send this instruction to the device, Chip Select (S) is driven Low, and the bits of the instruction byte are shifted in, on Serial Data Input (D).

The device then enters a wait state. It waits for a the device to be deselected, by Chip Select (S) being driven High.

The Write Enable Latch (WEL) bit, in fact, becomes reset by any of the following events:

**/** 

- Power-up
- WRDI instruction execution
- WRSR instruction completion
- WRITE instruction completion.



#### 14/42

#### Read Status Register (RDSR)

The Read Status Register (RDSR) instruction allows the Status Register to be read. The Status Register may be read at any time, even while a Write or Write Status Register cycle is in progress. When one of these cycles is in progress, it is recommended to check the Write In Progress (WIP) bit before sending a new instruction to the device. It is also possible to read the Status Register continuously, as shown in Figure 10..

The status and control bits of the Status Register are as follows:

**WIP bit.** The Write In Progress (WIP) bit indicates whether the memory is busy with a Write or Write Status Register cycle. When set to 1, such a cycle is in progress, when reset to 0 no such cycle is in progress.

**WEL bit.** The Write Enable Latch (WEL) bit indicates the status of the internal Write Enable Latch. When set to 1 the internal Write Enable Latch is set, when set to 0 the internal Write Enable Latch is reset and no Write or Write Status Register instruction is accepted. **BP1, BP0 bits.** The Block Protect (BP1, BP0) bits are non-volatile. They define the size of the area to be software protected against Write instructions. These bits are written with the Write Status Register (WRSR) instruction. When one or both of the Block Protect (BP1, BP0) bits is set to 1, the relevant memory area (as defined in Table 4.) becomes protected against Write (WRITE) instructions. The Block Protect (BP1, BP0) bits can be written provided that the Hardware Protected mode has not been set.

**SRWD bit.** The Status Register Write Disable (SRWD) bit is <u>op</u>erated in conjunction with the Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W) signal allow the device to be put in the Hardware Protected mode (when the Status Register Write <u>Disable</u> (SRWD) bit is set to 1, and Write Protect (W) is driven Low). In this mode, the non-volatile bits of the Status Register (SRWD, BP1, BP0) become read-only bits and the Write Status Register (WRSR) instruction is no longer accepted for execution.





#### Write Status Register (WRSR)

The Write Status Register (WRSR) instruction allows new values to be written to the Status Register. Before it can be accepted, a Write Enable (WREN) instruction must previously have been executed. After the Write Enable (WREN) instruction has been decoded and executed, the device sets the Write Enable Latch (WEL).

The Write Status Register (WRSR) instruction is entered by driving Chip Select  $(\overline{S})$  Low, followed by the instruction code and the data byte on Serial Data Input (D).

The instruction sequence is shown in Figure 11..

The Write Status Register (WRSR) instruction has no effect on b6, b5, b4, b1 and b0 of the Status Register. b6, b5 and b4 are always read as 0.

Chip Select  $(\overline{S})$  must be driven High after the rising edge of Serial Clock (C) that latches in the eighth bit of the data byte, and before the next rising edge of Serial Clock (C). Otherwise, the Write Status Register (WRSR) instruction is not executed. As soon as Chip Select  $(\overline{S})$  is driven High, the selftimed Write Status Register cycle (whose duration is t<sub>W</sub>) is initiated. While the Write Status Register cycle is in progress, the Status Register may still be read to check the value of the Write In Progress (WIP) bit. The Write In Progress (WIP) bit is 1 during the self-timed Write Status Register cycle, and is 0 when it is completed. When the cycle is completed, the Write Enable Latch (WEL) is reset.

The Write Status Register (WRSR) instruction allows the user to change the values of the Block Protect (BP1, BP0) bits, to define the size of the area that is to be treated as read-only, as defined in Table 4.

The Write Status Register (WRSR) instruction also allows the user to set or reset the Status Register Write Disable ( $\underline{SR}WD$ ) bit in accordance with the Write Protect (W) signal. The Status Register Write Disable (SRWD) bit and Write Protect (W) signal allow the device to be put in the Hardware Protected Mode (HPM). The Write Status Register (WRSR) instruction is not executed once the Hardware Protected Mode (HPM) is entered.

The contents of the Status Register Write Disable (SRWD) and Block Protect (BP1, BP0) bits are frozen at their current values from just before the start of the execution of Write Status Register (WRSR) instruction. The new, updated, values take effect at the moment of completion of the execution of Write Status Register (WRSR) instruction.

| w      | SRWD | Mada                           | Write Protection of the                                                                                      | Memory                      | Content                               |
|--------|------|--------------------------------|--------------------------------------------------------------------------------------------------------------|-----------------------------|---------------------------------------|
| Signal | Bit  | Mode                           | Status Register                                                                                              | Protected Area <sup>1</sup> | Unprotected Area <sup>1</sup>         |
| 1      | 0    | Software<br>Protected          | Status Register is Writable                                                                                  |                             |                                       |
| 0      | 0    |                                | (if the WREN instruction<br>has set the WEL bit)                                                             | Write Protected             | Ready to accept Write<br>instructions |
| 1      | 1    | (SPM)                          | The values in the BP1 and BP0 bits can be changed                                                            |                             |                                       |
| 0      | 1    | Hardware<br>Protected<br>(HPM) | Status Register is<br>Hardware write protected<br>The values in the BP1 and<br>BP0 bits cannot be<br>changed | Write Protected             | Ready to accept Write<br>instructions |

Table 7. Protection Modes

Note: 1. As defined by the values in the Block Protect (BP1, BP0) bits of the Status Register, as shown in Table 5...

The protection features of the device are summarized in Table 5.

When the Status Register Write Disable (SRWD) bit of the Status Register is 0 (its initial delivery state), it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction, regardless of the whether Write Protect (W) is driven High or Low.

When the Status Register Write Disable (SRWD) bit of the Status Register is set to 1, two cases need to be considered, depending on the state of Write Protect (W):

- If Write Protect  $(\overline{W})$  is driven High, it is possible to write to the Status Register provided that the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction.
- If Write Protect (W) is driven Low, it is *not* possible to write to the Status Register *even* if the Write Enable Latch (WEL) bit has previously been set by a Write Enable (WREN) instruction. (Attempts to write to the Status Register are rejected, and are not accepted for execution). As a consequence, all the data bytes in the memory area that are software protected (SPM) by the Block Protect

16/42

(BP1, BP0) bits of the Status Register, are also hardware protected against data modification.

Regardless of the order of the two events, the Hardware Protected Mode (HPM) can be entered:

- by setting the Status Register Write Disable (SRWD) bit after driving Write Protect (W) Low
- or by driving Write Protect (W) Low after setting the Status Register Write Disable (SRWD) bit.

The only way to exit the Hardware Protected Mode (HPM) once entered is to pull Write Protect (W) High.



If Write Protect  $(\overline{W})$  is permanently tied High, the Hardware Protected Mode (HPM) can never be activated, and only the Software Protected Mode (SPM), using the Block Protect (BP1, BP0) bits of the Status Register, can be used.

#### Table 8. Address Range Bits

| Device       | 32 Kbit<br>Devices | 64 Kbit<br>Devices |
|--------------|--------------------|--------------------|
| Address Bits | A12-A0             | A11-A0             |

Note: b15 to b13 are Don't Care on the 64 Kbit devices. b15 to b12 are Don't Care on the 32 Kbit devices.



#### Read from Memory Array (READ)

As shown in Figure 12., to send this instruction to the device, Chip Select (S) is first driven Low. The bits of the instruction byte and address bytes are then shifted in, on Serial Data Input (D). The address is loaded into an internal address register, and the byte of data at that address is shifted out, on Serial Data Output (Q).

If Chip Select  $(\overline{S})$  continues to be driven Low, the internal address register is automatically incremented, and the byte of data at the new address is shifted out.

When the highest address is reached, the address counter rolls over to zero, allowing the Read cycle to be continued indefinitely. The whole memory can, therefore, be read with a single READ instruction.

The Read cycle is terminated by driving Chip Select (S) High. The rising edge of the Chip Select (S) signal can occur at any time during the cycle.

The first byte addressed can be any byte within any page.

The instruction is not accepted, and is not executed, if a Write cycle is currently in progress.





Note: Depending on the memory size, as shown in Table 8., the most significant address bits are Don't Care.

#### Write to Memory Array (WRITE)

As shown in Figure 13., to send this instruction to the device, Chip Select (S) is first driven Low. The bits of the instruction byte, address byte, and at least one data byte are then shifted in, on Serial Data Input (D).

The instruction is terminated by driving Chip Select (S) High at a byte boundary of the input data. In the case of Figure 13., this occurs after the eighth bit of the data byte has been latched in, indicating that the instruction is being used to write a single byte. The self-timed Write cycle starts, and continues for a period  $t_{WC}$  (as specified in Table 22. to Table 26.), at the end of which the Write in Progress (WIP) bit is reset to 0.

If, though, Chip Select  $(\overline{S})$  continues to be driven Low, as shown in Figure 14., the next byte of input data is shifted in, so that more than a single byte, starting from the given address towards the end of the same page, can be written in a single internal Write cycle.

Figure 13. Byte Write (WRITE) Sequence

Each time a new data byte is shifted in, the least significant bits of the internal address counter are incremented. If the number of data bytes sent to the device exceeds the page boundary, the internal address counter rolls over to the beginning of the page, and the previous data there are overwritten with the incoming data. (The page size of these devices is 32 bytes).

The instruction is not accepted, and is not executed, under the following conditions:

- if the Write Enable Latch (WEL) bit has not been set to 1 (by executing a Write Enable instruction just before)
- if a Write cycle is already in progress
- if the device has not been deselected, by Chip Select (S) being driven High, at a byte boundary (after the eighth bit, b0, of the last data byte that has been latched in)
- if the addressed page is in the region protected by the Block Protect (BP1 and BP0) bits.



Note: Depending on the memory size, as shown in Table 8., the most significant address bits are Don't Care.

# M95640, M95320





Note: Depending on the memory size, as shown in Table 8., the most significant address bits are Don't Care.

# **POWER-UP AND DELIVERY STATE**

# **Power-up State**

After Power-up, the device is in the following state:

- Standby Power mode
- deselected (after Power-up, a falling edge is required on Chip Select (S) before any instructions can be started).
- not in the Hold Condition
- the Write Enable Latch (WEL) is reset to 0
- Write In Progress (WIP) is reset to 0

The SRWD, BP1 and BP0 bits of the Status Register are unchanged from the previous powerdown (they are non-volatile bits).

# **INITIAL DELIVERY STATE**

The device is delivered with the memory array set at all 1s (FFh). The Status Register Write Disable (SRWD) and Block Protect (BP1 and BP0) bits are initialized to 0.



# MAXIMUM RATING

Stressing the device outside the ratings listed in Table 9. may cause permanent damage to the device. These are stress ratings only, and operation of the device at these, or any other conditions outside those indicated in the Operating sections of

this specification, is not implied. Exposure to Absolute Maximum Rating conditions for extended periods may affect device reliability. Refer also to the STMicroelectronics SURE Program and other relevant quality documents.

| Symbol            | Parameter                                                       | Min.  | Max.                 | Unit |
|-------------------|-----------------------------------------------------------------|-------|----------------------|------|
| T <sub>STG</sub>  | Storage Temperature                                             | -65   | 150                  | °C   |
| T <sub>LEAD</sub> | Lead Temperature during Soldering                               | See i | note <sup>1</sup>    | °C   |
| Vo                | Output Voltage                                                  | -0.50 | V <sub>CC</sub> +0.6 | V    |
| VI                | Input Voltage                                                   | -0.50 | 6.5                  | V    |
| V <sub>CC</sub>   | Supply Voltage                                                  | -0.50 | 6.5                  | V    |
| V <sub>ESD</sub>  | Electrostatic Discharge Voltage (Human Body model) <sup>2</sup> | -4000 | 4000                 | V    |

Note: 1. Compliant with JEDEC Std J-STD-020C (for small body, Sn-Pb or Pb assembly), the ST ECOPACK<sup>®</sup> 7191395 specification, and the European directive on Restrictions on Hazardous Substances (RoHS) 2002/95/EU

2. AEC-Q100-002 (compliant with JEDEC Std JESD22-A114A, C1=100pF, R1=1500Ω, R2=500Ω)

22/42

# DC AND AC PARAMETERS

This section summarizes the operating and measurement conditions, and the DC and AC characteristics of the device. The parameters in the DC and AC Characteristic tables that follow are derived from tests performed under the Measurement Conditions summarized in the relevant tables. Designers should check that the operating conditions in their circuit match the measurement conditions when relying on the quoted parameters.

Table 10. Operating Conditions (M95320 and M95640)

| Symbol         | Parameter                                      | Min. | Max. | Unit |
|----------------|------------------------------------------------|------|------|------|
| Vcc            | Supply Voltage                                 | 4.5  | 5.5  | V    |
| T <sub>A</sub> | Ambient Operating Temperature (Device Grade 6) | -40  | 85   | °C   |
| 'A             | Ambient Operating Temperature (Device Grade 3) | -40  | 125  | °C   |

#### Table 11. Operating Conditions (M95320-W and M95640-W)

| Symbol          | Parameter                                      | Min. | Max. | Unit |
|-----------------|------------------------------------------------|------|------|------|
| V <sub>CC</sub> | Supply Voltage                                 | 2.5  | 5.5  | V    |
| T <sub>A</sub>  | Ambient Operating Temperature (Device Grade 6) | -40  | 85   | °C   |
| ١A              | Ambient Operating Temperature (Device Grade 3) | -40  | 125  | °C   |

### Table 12. Operating Conditions (M95320-R and M95640-R)

| Symbol          | Parameter                     | Min. <sup>1</sup> | Max. <sup>1</sup> | Unit |
|-----------------|-------------------------------|-------------------|-------------------|------|
| V <sub>CC</sub> | Supply Voltage                | 1.8               | 5.5               | V    |
| T <sub>A</sub>  | Ambient Operating Temperature | -40               | 85                | °C   |

Note: 1. This product is under development. For more information, please contact your nearest ST sales office.

#### Table 13. Operating Conditions (M95320-S and M95640-S)

| Symbol         | Parameter                     | Min. <sup>1</sup> | Max. <sup>1</sup> | Unit |
|----------------|-------------------------------|-------------------|-------------------|------|
| Vcc            | Supply Voltage                | 1.65              | 5.5               | V    |
| T <sub>A</sub> | Ambient Operating Temperature | -40               | 85                | °C   |

Note: 1. This product is under development. For more information, please contact your nearest ST sales office.

#### **Table 14. AC Measurement Conditions**

| Symbol | Parameter                                  | Min.                       | Тур.                   | Max. | Unit |
|--------|--------------------------------------------|----------------------------|------------------------|------|------|
| CL     | Load Capacitance                           |                            | 30                     |      | pF   |
|        | Input Rise and Fall Times                  |                            |                        | 50   | ns   |
|        | Input Pulse Voltages                       | 0.2                        | V <sub>CC</sub> to 0.8 | /cc  | V    |
|        | Input and Output Timing Reference Voltages | $0.3V_{CC}$ to $0.7V_{CC}$ |                        | V    |      |

Note: Output Hi-Z is defined as the point where data out is no longer driven.



### Figure 15. AC Measurement I/O Waveform



# Table 15. Capacitance

| Symbol           | Parameter                      | Test Condition | Min. | Max. | Unit |
|------------------|--------------------------------|----------------|------|------|------|
| C <sub>OUT</sub> | Output Capacitance (Q)         | $V_{OUT} = 0V$ |      | 8    | pF   |
| C <sub>IN</sub>  | Input Capacitance (D)          | $V_{IN} = 0V$  |      | 8    | pF   |
|                  | Input Capacitance (other pins) | $V_{IN} = 0V$  |      | 6    | pF   |

Note: Sampled only, not 100% tested, at TA=25°C and a frequency of 5MHz.

| Symbol                       | Parameter                   | Test Condition                                                                                                                                                   | Min.                | Max.                | Unit |
|------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI                          | Input Leakage Current       | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                                                             |                     | ±2                  | μA   |
| I <sub>LO</sub>              | Output Leakage Current      | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                                                                                     |                     | ± 2                 | μA   |
|                              |                             | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at 5MHz}, \\ V_{CC} = 5 \text{V}, \ Q = \text{open}, \\ \text{Previous Product}^2 \end{array}$ |                     | 4                   | mA   |
| I <sub>CC</sub>              | Supply Current              | C = $0.1V_{CC}/0.9V_{CC}$ at 10MHz,<br>V <sub>CC</sub> = 5V, Q = open, Current Product <sup>3</sup>                                                              |                     | 5                   | mA   |
|                              |                             | C = $0.1V_{CC}/0.9V_{CC}$ at 20MHz,<br>V <sub>CC</sub> = 5V, Q = open, New Product <sup>4,5</sup>                                                                |                     | 10                  | mA   |
|                              |                             | $\overline{S} = V_{CC}, V_{CC} = 5V,$<br>$V_{IN} = V_{SS} \text{ or } V_{CC}, \text{ Previous Product}^2$                                                        |                     | 10                  | μA   |
| I <sub>CC1</sub>             | Supply Current<br>(Standby) | $\overline{S} = V_{CC}$ , $V_{CC} = 5V$ ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , Current Product <sup>3</sup>                                                        |                     | 2                   | μA   |
|                              |                             | $\overline{S} = V_{CC}, V_{CC} = 5V,$<br>$V_{IN} = V_{SS} \text{ or } V_{CC}, \text{ New Product }^{4,5}$                                                        |                     | 2                   | μΑ   |
| VIL                          | Input Low Voltage           |                                                                                                                                                                  | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>              | Input High Voltage          |                                                                                                                                                                  | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| $V_{OL}^{1}$                 | Output Low Voltage          | $I_{OL} = 2 \text{ mA}, V_{CC} = 5 \text{V}$                                                                                                                     |                     | 0.4                 | V    |
| V <sub>OH</sub> <sup>1</sup> | Output High Voltage         | $I_{OH} = -2 \text{ mA}, V_{CC} = 5 \text{V}$                                                                                                                    | 0.8 V <sub>CC</sub> |                     | V    |

Note: 1. For all 5V range devices, the device meets the output requirements for both TTL and CMOS standards.
2. Previous product version is identified by Process Identification letter 'S'.
3. Current product version is identified by Process Identification letter 'V''.
4. New product version is identified by Process Identification letter 'P'.

5. Preliminary data.

| Symbol                       | Parameter                   | Test Condition                                                                                             | Min.                | Max.                | Unit |
|------------------------------|-----------------------------|------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI                          | Input Leakage Current       | $V_{IN} = V_{SS}$ or $V_{CC}$                                                                              |                     | ± 2                 | μA   |
| I <sub>LO</sub>              | Output Leakage Current      | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                               |                     | ± 2                 | μA   |
|                              |                             | C = 0.1V <sub>CC</sub> /0.9V <sub>CC</sub> at 2MHz, $V_{CC}$ = 5V, Q = open, Previous Product <sup>2</sup> |                     | 2                   | mA   |
| I <sub>CC</sub>              | Supply Current              | C = 0.1V <sub>CC</sub> /0.9V <sub>CC</sub> at 5MHz, V <sub>CC</sub> = 5V, Q = open, Current Product $^3$   |                     | 4                   | mA   |
|                              |                             | C = $0.1V_{CC}/0.9V_{CC}$ at 20MHz,<br>V <sub>CC</sub> = 5V, Q = open, New Product <sup>4,5</sup>          |                     | 12                  | mA   |
|                              |                             | $\overline{S} = V_{CC}$ , $V_{CC} = 5V$ ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , Previous Product <sup>2</sup> |                     | 20                  | μΑ   |
| I <sub>CC1</sub>             | Supply Current<br>(Standby) | $\overline{S} = V_{CC}, V_{CC} = 5V,$<br>$V_{IN} = V_{SS} \text{ or } V_{CC}, \text{ Current Product }^3$  |                     | 5                   | μΑ   |
|                              |                             | $\overline{S} = V_{CC}$ , $V_{CC} = 5V$ ,<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , New Product <sup>4,5</sup>    |                     | 2                   | μΑ   |
| VIL                          | Input Low Voltage           |                                                                                                            | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>              | Input High Voltage          |                                                                                                            | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub> <sup>1</sup> | Output Low Voltage          | $I_{OL} = 2mA$ , $V_{CC} = 5V$                                                                             |                     | 0.4                 | V    |
| V <sub>OH</sub> <sup>1</sup> | Output High Voltage         | $I_{OH} = -2mA, V_{CC} = 5V$                                                                               | 0.8 V <sub>CC</sub> |                     | V    |

| Table 17. DC Characteristics | (M95320 and M95640. | Device Grade 3) |
|------------------------------|---------------------|-----------------|
|                              |                     |                 |

Note: 1. For all 5V range devices, the device meets the output requirements for both TTL and CMOS standards.
2. Previous product version is identified by Process Identification letter 'S'.
3. Current product version is identified by Process Identification letters 'B'.
4. New product version is identified by Process Identification letters 'P'.
5. Preliminary data.

**\_\_\_** 

### M95640, M95320

| Symbol           | Parameter                   | Test Condition                                                                                                                                                                 | Min.                | Max.                | Unit |
|------------------|-----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI              | Input Leakage Current       | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                                                                           |                     | ± 2                 | μA   |
| I <sub>LO</sub>  | Output Leakage Current      | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                                                                                                   |                     | ± 2                 | μA   |
|                  |                             | $C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at } 2 \text{MHz},$ $V_{CC} = 2.5 \text{V}, \text{ Q} = \text{open}, \text{ Previous Product}^{1}$                                         |                     | 2                   | mA   |
| I <sub>CC</sub>  | Supply Current              | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at 5MHz}, \\ V_{CC} = 2.5 V, \ Q = \text{open}, \ Current \ Product^2 \end{array}$                           |                     | 3                   | mA   |
|                  |                             | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at } 10 \text{MHz}, \\ V_{CC} = 2.5 \text{V}, \text{ Q} = \text{open}, \text{New Product}^{3,4} \end{array}$ |                     | 5                   | mA   |
|                  |                             | $\overline{S} = V_{CC}, V_{CC} = 2.5V,$<br>$V_{IN} = V_{SS} \text{ or } V_{CC}, \text{ Previous Product}^{1}$                                                                  |                     | 2                   | μΑ   |
| I <sub>CC1</sub> | Supply Current<br>(Standby) | $\overline{S} = V_{CC}, V_{CC} = 2.5V$<br>$V_{IN} = V_{SS}$ or $V_{CC}$ , Current Product <sup>2</sup>                                                                         |                     | 1                   | μΑ   |
|                  |                             | $\overline{S} = V_{CC}, V_{CC} = 2.5V$<br>$V_{IN} = V_{SS} \text{ or } V_{CC}, \text{ New Product }^{3,4}$                                                                     |                     | 1                   | μA   |
| VIL              | Input Low Voltage           |                                                                                                                                                                                | -0.45               | 0.3 V <sub>CC</sub> | V    |
| VIH              | Input High Voltage          |                                                                                                                                                                                | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>  | Output Low Voltage          | $I_{OL} = 1.5 mA, V_{CC} = 2.5 V$                                                                                                                                              |                     | 0.4                 | V    |
| V <sub>OH</sub>  | Output High Voltage         | $I_{OH} = -0.4 mA, V_{CC} = 2.5 V$                                                                                                                                             | 0.8 V <sub>CC</sub> |                     | V    |

Table 18. DC Characteristics (M95320-W and M95640-W, Device Grade 6)

Note: 1. Previous product version is identified by Process Identification letter 'S'.
2. Current product version is identified by Process Identification letter 'V''.
3. New product version is identified by Process Identification letter 'P'.

4. Preliminary data.

### Table 19. DC Characteristics (M95320-W and M95640-W, Device Grade 3)

| Symbol                         | Parameter                | Test Condition                                                                                                                                          | Min.                | Max.                | Unit |
|--------------------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| I <sub>LI</sub>                | Input Leakage Current    | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                                                    |                     | ±2                  | μA   |
| I <sub>LO</sub>                | Output Leakage Current   | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                                                                            |                     | ±2                  | μA   |
| 1                              | Supply Current           | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at 5MHz}, \\ V_{CC} = 2.5 V, \ Q = \text{open}, \ Current \ Product \ ^1 \end{array}$ |                     | 3                   | mA   |
| I <sub>CC</sub> Supply Current |                          | $C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at } 10 \text{MHz},$<br>$V_{CC} = 2.5 \text{V}, \text{ Q} = \text{open}, \text{ New Product}^2$                     |                     | 6                   | mA   |
| I <sub>CC1</sub>               | Supply Current (Standby) | $\overline{S} = V_{CC}, V_{CC} = 2.5V, V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                              |                     | 2                   | μA   |
| V <sub>IL</sub>                | Input Low Voltage        |                                                                                                                                                         | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>                | Input High Voltage       |                                                                                                                                                         | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| Vol                            | Output Low Voltage       | $I_{OL} = 1.5 mA$ , $V_{CC} = 2.5 V$                                                                                                                    |                     | 0.4                 | V    |
| V <sub>OH</sub>                | Output High Voltage      | $I_{OH} = -0.4 mA$ , $V_{CC} = 2.5 V$                                                                                                                   | 0.8 V <sub>CC</sub> |                     | V    |

Note: 1. Current product version is identified by Process Identification letter 'B'. 2. New product version is identified by Process Identification letter 'P'.

| Symbol           | Parameter                | Test Condition                                                                                                                              | Min. <sup>1,2</sup> | Max. <sup>1,2</sup> | Unit |
|------------------|--------------------------|---------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| ILI              | Input Leakage Current    | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                                        |                     | ± 1                 | μA   |
| I <sub>LO</sub>  | Output Leakage Current   | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                                                                |                     | ± 1                 | μA   |
| I <sub>CC</sub>  | Supply Current           | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at 5MHz}, \\ V_{CC} = 1.8 \text{ V}, \text{ Q} = \text{open} \end{array}$ |                     | 3                   | mA   |
| I <sub>CC1</sub> | Supply Current (Standby) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 1.8V$                                                                  |                     | 1                   | μA   |
| VIL              | Input Low Voltage        |                                                                                                                                             | -0.45               | 0.3 V <sub>CC</sub> | V    |
| VIH              | Input High Voltage       |                                                                                                                                             | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>  | Output Low Voltage       | $I_{OL} = 0.15 \text{ mA}, V_{CC} = 1.8 \text{ V}$                                                                                          |                     | 0.3                 | V    |
| V <sub>OH</sub>  | Output High Voltage      | $I_{OH} = -0.1 \text{ mA}, V_{CC} = 1.8 \text{ V}$                                                                                          | 0.8 V <sub>CC</sub> |                     | V    |

Table 20. DC Characteristics (M95320-R and M95640-R)

Note: 1. This product is under qualification. For more information, please contact your nearest ST sales office. 2. Preliminary data.

| Table 21         | . DC Characteristics (N  | /195320-S and M95640-S)                                                                                                                               |                     |                     |      |
|------------------|--------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------|---------------------|------|
| Symbol           | Parameter                | Test Condition                                                                                                                                        | Min. <sup>1,2</sup> | Max. <sup>1,2</sup> | Unit |
| ILI              | Input Leakage Current    | $V_{IN} = V_{SS} \text{ or } V_{CC}$                                                                                                                  |                     | ± 1                 | μA   |
| I <sub>LO</sub>  | Output Leakage Current   | $\overline{S} = V_{CC}, V_{OUT} = V_{SS} \text{ or } V_{CC}$                                                                                          |                     | ± 1                 | μA   |
| Icc              | Supply Current           | $\label{eq:C} \begin{array}{l} C = 0.1 V_{CC} / 0.9 V_{CC} \text{ at } 2 \text{MHz}, \\ V_{CC} = 1.65 \text{ V}, \text{ Q} = \text{open} \end{array}$ |                     | 1                   | mA   |
| I <sub>CC1</sub> | Supply Current (Standby) | $\overline{S} = V_{CC}, V_{IN} = V_{SS} \text{ or } V_{CC}, V_{CC} = 1.65 V$                                                                          |                     | 1                   | μA   |
| VIL              | Input Low Voltage        |                                                                                                                                                       | -0.45               | 0.3 V <sub>CC</sub> | V    |
| V <sub>IH</sub>  | Input High Voltage       |                                                                                                                                                       | 0.7 V <sub>CC</sub> | V <sub>CC</sub> +1  | V    |
| V <sub>OL</sub>  | Output Low Voltage       | $I_{OL} = 0.15 \text{ mA}, V_{CC} = 1.65 \text{V}$                                                                                                    |                     | 0.3                 | V    |
| V <sub>OH</sub>  | Output High Voltage      | I <sub>OH</sub> = -0.1 mA, V <sub>CC</sub> = 1.65V                                                                                                    | 0.8 V <sub>CC</sub> |                     | V    |

Table 21, DC Characteristics (M05220 S and M05640 S)

Note: 1. This product is under qualification. For more information, please contact your nearest ST sales office. 2. Preliminary data.



|                                |                   | Test conditions specified in T               | able 14. | and Tal                           | ole 10. |                                   |                                       |      |      |
|--------------------------------|-------------------|----------------------------------------------|----------|-----------------------------------|---------|-----------------------------------|---------------------------------------|------|------|
| Symbol Alt.                    |                   | Parameter                                    | Pro      | rious<br>duct<br>ion <sup>3</sup> | Pro     | rent<br>duct<br>sion <sup>4</sup> | New Product<br>Version <sup>5,6</sup> |      | Unit |
|                                |                   |                                              | Min.     | Max.                              | Min.    | Max.                              | Min.                                  | Max. |      |
| f <sub>C</sub>                 | f <sub>SCK</sub>  | Clock Frequency                              | D.C.     | 5                                 | D.C.    | 10                                | D.C.                                  | 20   | MHz  |
| tSLCH                          | t <sub>CSS1</sub> | S Active Setup Time                          | 90       |                                   | 15      |                                   | 15                                    |      | ns   |
| tshch                          | t <sub>CSS2</sub> | S Not Active Setup Time                      | 90       |                                   | 15      |                                   | 15                                    |      | ns   |
| tSHSL                          | tcs               | S Deselect Time                              | 100      |                                   | 40      |                                   | 20                                    |      | ns   |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S Active Hold Time                           | 90       |                                   | 25      |                                   | 15                                    |      | ns   |
| t <sub>CHSL</sub>              |                   | S Not Active Hold Time                       | 90       |                                   | 15      |                                   | 15                                    |      | ns   |
| t <sub>CH</sub> <sup>1</sup>   | tCLH              | Clock High Time                              | 90       |                                   | 40      |                                   | 20                                    |      | ns   |
| t <sub>CL</sub> 1              | t <sub>CLL</sub>  | Clock Low Time                               | 90       |                                   | 40      |                                   | 20                                    |      | ns   |
| t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub>   | Clock Rise Time                              |          | 1                                 |         | 1                                 |                                       | 2    | μs   |
| t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub>   | Clock Fall Time                              |          | 1                                 |         | 1                                 |                                       | 2    | μs   |
| <b>t</b> DVCH                  | t <sub>DSU</sub>  | Data In Setup Time                           | 20       |                                   | 15      |                                   | 5                                     |      | ns   |
| t <sub>CHDX</sub>              | tDH               | Data In Hold Time                            | 30       |                                   | 15      |                                   | 10                                    |      | ns   |
| tннсн                          |                   | Clock Low Hold Time after HOLD not Active    | 70       |                                   | 15      |                                   | 15                                    |      | ns   |
| thlch                          |                   | Clock Low Hold Time after HOLD Active        | 40       |                                   | 20      |                                   | 15                                    |      | ns   |
| <b>t</b> CLHL                  |                   | Clock Low Set-up Time before HOLD Active     | 0        |                                   | 0       |                                   | 0                                     |      | ns   |
| tCLHH                          |                   | Clock Low Set-up Time before HOLD not Active | 0        |                                   | 0       |                                   | 0                                     |      | ns   |
| tsHQZ <sup>2</sup>             | t <sub>DIS</sub>  | Output Disable Time                          |          | 100                               |         | 25                                |                                       | 20   | ns   |
| t <sub>CLQV</sub>              | t <sub>V</sub>    | Clock Low to Output Valid                    |          | 60                                |         | 25                                |                                       | 20   | ns   |
| tCLQX                          | t <sub>HO</sub>   | Output Hold Time                             | 0        |                                   | 0       |                                   | 0                                     |      | ns   |
| t <sub>QLQH</sub> 2            | t <sub>RO</sub>   | Output Rise Time                             |          | 50                                |         | 20                                |                                       | 20   | ns   |
| $t_{\text{QHQL}}^2$            | t <sub>FO</sub>   | Output Fall Time                             |          | 50                                |         | 20                                |                                       | 20   | ns   |
| t <sub>HHQ</sub> ∨             | t <sub>LZ</sub>   | HOLD High to Output Valid                    |          | 50                                |         | 25                                |                                       | 20   | ns   |
| t <sub>HLQZ</sub> 2            | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |          | 100                               |         | 25                                |                                       | 20   | ns   |
| t <sub>W</sub>                 | t <sub>WC</sub>   | Write Time                                   |          | 10                                |         | 5                                 |                                       | 5    | ms   |

Table 22. AC Characteristics (M95320 and M95640, Device Grade 6)

Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must never be lower than the shortest possible clock period, 1/f<sub>C</sub>(max).
2. Value guaranteed by characterization, not 100% tested in production.
3. Previous product version is identified by Process Identification letter 'S'.
4. Current product version is identified by Process Identification letter 'V''.
5. New product version is identified by Process Identification letter 'P'.
6. Preliminary Data.



|                                |                   | Test conditions specified in Tat             | ole 14. a | and Tak                           | ole 10. |                                   |      |                                  |      |
|--------------------------------|-------------------|----------------------------------------------|-----------|-----------------------------------|---------|-----------------------------------|------|----------------------------------|------|
| Symbol                         | Alt.              | Parameter                                    | Pro       | rious<br>duct<br>ion <sup>3</sup> | Pro     | rent<br>duct<br>sion <sup>4</sup> | Pro  | ew<br>duct<br>ion <sup>5,6</sup> | Unit |
|                                |                   |                                              |           | Max.                              | Min.    | Max.                              | Min. | Max.                             |      |
| f <sub>C</sub>                 | fsck              | Clock Frequency                              | D.C.      | 2                                 | D.C.    | 5                                 | D.C. | 20                               | MHz  |
| <b>t</b> SLCH                  | t <sub>CSS1</sub> | S Active Setup Time                          | 200       |                                   | 90      |                                   | 15   |                                  | ns   |
| tshch                          | t <sub>CSS2</sub> | S Not Active Setup Time                      | 200       |                                   | 90      |                                   | 15   |                                  | ns   |
| t <sub>SHSL</sub>              | tcs               | S Deselect Time                              | 200       |                                   | 100     |                                   | 20   |                                  | ns   |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S Active Hold Time                           | 200       |                                   | 90      |                                   | 15   |                                  | ns   |
| t <sub>CHSL</sub>              |                   | S Not Active Hold Time                       | 200       |                                   | 90      |                                   | 15   |                                  | ns   |
| t <sub>CH</sub> 1              | tCLH              | Clock High Time                              | 200       |                                   | 90      |                                   | 20   |                                  | ns   |
| $t_{CL}^{1}$                   | t <sub>CLL</sub>  | Clock Low Time                               | 200       |                                   | 90      |                                   | 20   |                                  | ns   |
| t <sub>CLCH</sub> 2            | t <sub>RC</sub>   | Clock Rise Time                              |           | 1                                 |         | 1                                 |      | 2                                | μs   |
| t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub>   | Clock Fall Time                              |           | 1                                 |         | 1                                 |      | 2                                | μs   |
| t <sub>DVCH</sub>              | t <sub>DSU</sub>  | Data In Setup Time                           | 40        |                                   | 20      |                                   | 5    |                                  | ns   |
| <b>t</b> CHDX                  | tDH               | Data In Hold Time                            | 50        |                                   | 30      |                                   | 10   |                                  | ns   |
| tннсн                          |                   | Clock Low Hold Time after HOLD not Active    | 140       |                                   | 70      |                                   | 15   |                                  | ns   |
| thlch                          |                   | Clock Low Hold Time after HOLD Active        | 90        |                                   | 40      |                                   | 15   |                                  | ns   |
| tCLHL                          |                   | Clock Low Set-up Time before HOLD Active     | 0         |                                   | 0       |                                   | 0    |                                  | ns   |
| tCLHH                          |                   | Clock Low Set-up Time before HOLD not Active | 0         |                                   | 0       |                                   | 0    |                                  | ns   |
| t <sub>SHQZ</sub> 2            | t <sub>DIS</sub>  | Output Disable Time                          |           | 250                               |         | 100                               |      | 20                               | ns   |
| t <sub>CLQV</sub>              | tv                | Clock Low to Output Valid                    |           | 150                               |         | 60                                |      | 20                               | ns   |
| t <sub>CLQX</sub>              | tно               | Output Hold Time                             | 0         |                                   | 0       |                                   | 0    |                                  | ns   |
| t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub>   | Output Rise Time                             |           | 100                               |         | 50                                |      | 20                               | ns   |
| t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub>   | Output Fall Time                             |           | 100                               |         | 50                                |      | 20                               | ns   |
| t <sub>HHQV</sub>              | t <sub>LZ</sub>   | HOLD High to Output Valid                    |           | 100                               |         | 50                                |      | 20                               | ns   |
| t <sub>HLQZ</sub> 2            | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |           | 250                               |         | 100                               |      | 20                               | ns   |
| t <sub>W</sub>                 | t <sub>WC</sub>   | Write Time                                   |           | 10                                |         | 5                                 |      | 5                                | ms   |

Table 23. AC Characteristics (M95320 and M95640, Device Grade 3)

Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must never be lower than the shortest possible clock period, 1/f<sub>C</sub>(max).
2. Value guaranteed by characterization, not 100% tested in production.
3. Previous product version is identified by Process Identification letter 'S'.
4. Current product version is identified by Process Identification letter 'B'.
5. New product version is identified by Process Identification letter 'P'.
6. Preliminary Data.



|                                |                   | Test conditions specified in Ta              | ble 14. a | and <mark>Tab</mark>              | le 11. |                                   |      |                                  |      |
|--------------------------------|-------------------|----------------------------------------------|-----------|-----------------------------------|--------|-----------------------------------|------|----------------------------------|------|
| Symbol                         | Alt.              | Parameter                                    | Pro       | rious<br>duct<br>ion <sup>3</sup> | Pro    | rent<br>duct<br>sion <sup>4</sup> | Pro  | ew<br>duct<br>ion <sup>5,6</sup> | Unit |
|                                |                   |                                              | Min.      | Max.                              | Min.   | Max.                              | Min. | Max.                             |      |
| f <sub>C</sub>                 | fscк              | Clock Frequency                              | D.C.      | 2                                 | D.C.   | 5                                 | D.C. | 10                               | MHz  |
| tSLCH                          | t <sub>CSS1</sub> | S Active Setup Time                          | 200       |                                   | 90     |                                   | 30   |                                  | ns   |
| t <sub>SHCH</sub>              | t <sub>CSS2</sub> | S Not Active Setup Time                      | 200       |                                   | 90     |                                   | 30   |                                  | ns   |
| tSHSL                          | t <sub>CS</sub>   | S Deselect Time                              | 200       |                                   | 100    |                                   | 40   |                                  | ns   |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S Active Hold Time                           | 200       |                                   | 90     |                                   | 30   |                                  | ns   |
| tCHSL                          |                   | S Not Active Hold Time                       | 200       |                                   | 90     |                                   | 30   |                                  | ns   |
| t <sub>CH</sub> <sup>1</sup>   | t <sub>CLH</sub>  | Clock High Time                              | 200       |                                   | 90     |                                   | 40   |                                  | ns   |
| t <sub>CL</sub> 1              | t <sub>CLL</sub>  | Clock Low Time                               | 200       |                                   | 90     |                                   | 40   |                                  | ns   |
| t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub>   | Clock Rise Time                              |           | 1                                 |        | 1                                 |      | 2                                | μs   |
| t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub>   | Clock Fall Time                              |           | 1                                 |        | 1                                 |      | 2                                | μs   |
| <b>t</b> DVCH                  | t <sub>DSU</sub>  | Data In Setup Time                           | 40        |                                   | 20     |                                   | 10   |                                  | ns   |
| t <sub>CHDX</sub>              | tDH               | Data In Hold Time                            | 50        |                                   | 30     |                                   | 10   |                                  | ns   |
| tннсн                          |                   | Clock Low Hold Time after HOLD not Active    | 140       |                                   | 70     |                                   | 30   |                                  | ns   |
| tHLCH                          |                   | Clock Low Hold Time after HOLD Active        | 90        |                                   | 40     |                                   | 30   |                                  | ns   |
| t <sub>CLHL</sub>              |                   | Clock Low Set-up Time before HOLD Active     | 0         |                                   | 0      |                                   | 0    |                                  | ns   |
| t <sub>CLHH</sub>              |                   | Clock Low Set-up Time before HOLD not Active | 0         |                                   | 0      |                                   | 0    |                                  | ns   |
| tshqz <sup>2</sup>             | t <sub>DIS</sub>  | Output Disable Time                          |           | 250                               |        | 100                               |      | 40                               | ns   |
| tCLQV                          | t <sub>V</sub>    | Clock Low to Output Valid                    |           | 150                               |        | 60                                |      | 40                               | ns   |
| t <sub>CLQX</sub>              | t <sub>HO</sub>   | Output Hold Time                             | 0         |                                   | 0      |                                   | 0    |                                  | ns   |
| t <sub>QLQH</sub> <sup>2</sup> | t <sub>RO</sub>   | Output Rise Time                             |           | 100                               |        | 50                                |      | 40                               | ns   |
| t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub>   | Output Fall Time                             |           | 100                               |        | 50                                |      | 40                               | ns   |
| t <sub>HHQV</sub>              | t <sub>LZ</sub>   | HOLD High to Output Valid                    |           | 100                               |        | 50                                |      | 40                               | ns   |
| t <sub>HLQZ</sub> <sup>2</sup> | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |           | 250                               |        | 100                               |      | 40                               | ns   |
| t <sub>W</sub>                 | t <sub>WC</sub>   | Write Time                                   |           | 10                                |        | 5                                 |      | 5                                | ms   |

### Table 24. AC Characteristics (M95320-W and M95640-W, Device Grade 6)

Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must never be lower than the shortest possible clock period, 1/f<sub>C</sub>(max).
2. Value guaranteed by characterization, not 100% tested in production.
3. Previous product version is identified by Process Identification letter 'S'.
4. Current product version is identified by Process Identification letter 'V''.
5. New product version is identified by Process Identification letter 'P'.
6. Preliminary Data.



|                                |                   | Test conditions specified in Table           | 14. and Ta | able 11.                     |                                       |      |      |
|--------------------------------|-------------------|----------------------------------------------|------------|------------------------------|---------------------------------------|------|------|
| Symbol Alt.                    |                   | Parameter                                    |            | Product<br>sion <sup>3</sup> | New Product<br>Version <sup>4,5</sup> |      | Unit |
|                                |                   |                                              |            | Max.                         | Min.                                  | Max. |      |
| f <sub>C</sub>                 | fscк              | Clock Frequency                              | D.C.       | 5                            | D.C.                                  | 10   | MHz  |
| <b>t</b> SLCH                  | t <sub>CSS1</sub> | S Active Setup Time                          | 90         |                              | 30                                    |      | ns   |
| tshch                          | t <sub>CSS2</sub> | S Not Active Setup Time                      | 90         |                              | 30                                    |      | ns   |
| t <sub>SHSL</sub>              | tcs               | S Deselect Time                              | 100        |                              | 40                                    |      | ns   |
| t <sub>CHSH</sub>              | t <sub>CSH</sub>  | S Active Hold Time                           | 90         |                              | 30                                    |      | ns   |
| tCHSL                          |                   | S Not Active Hold Time                       | 90         |                              | 30                                    |      | ns   |
| t <sub>CH</sub> <sup>1</sup>   | tCLH              | Clock High Time                              | 90         |                              | 40                                    |      | ns   |
| t <sub>CL</sub> 1              | t <sub>CLL</sub>  | Clock Low Time                               | 90         |                              | 40                                    |      | ns   |
| t <sub>CLCH</sub> <sup>2</sup> | t <sub>RC</sub>   | Clock Rise Time                              |            | 1                            |                                       | 2    | μs   |
| t <sub>CHCL</sub> <sup>2</sup> | t <sub>FC</sub>   | Clock Fall Time                              |            | 1                            |                                       | 2    | μs   |
| t <sub>DVCH</sub>              | t <sub>DSU</sub>  | Data In Setup Time                           | 20         |                              | 10                                    |      | ns   |
| t <sub>CHDX</sub>              | t <sub>DH</sub>   | Data In Hold Time                            | 30         |                              | 10                                    |      | ns   |
| tннсн                          |                   | Clock Low Hold Time after HOLD not Active    | 70         |                              | 30                                    |      | ns   |
| thlch                          |                   | Clock Low Hold Time after HOLD Active        | 40         |                              | 30                                    |      | ns   |
| t <sub>CLHL</sub>              |                   | Clock Low Set-up Time before HOLD Active     | 0          |                              | 0                                     |      | ns   |
| t <sub>CLHH</sub>              |                   | Clock Low Set-up Time before HOLD not Active | 0          |                              | 0                                     |      | ns   |
| t <sub>SHQZ</sub> 2            | t <sub>DIS</sub>  | Output Disable Time                          |            | 100                          |                                       | 40   | ns   |
| tCLQV                          | t <sub>V</sub>    | Clock Low to Output Valid                    |            | 60                           |                                       | 40   | ns   |
| t <sub>CLQX</sub>              | t <sub>HO</sub>   | Output Hold Time                             | 0          |                              | 0                                     |      | ns   |
| t <sub>QLQH</sub> 2            | t <sub>RO</sub>   | Output Rise Time                             |            | 50                           |                                       | 40   | ns   |
| t <sub>QHQL</sub> <sup>2</sup> | t <sub>FO</sub>   | Output Fall Time                             |            | 50                           |                                       | 40   | ns   |
| t <sub>HHQ</sub> ∨             | t <sub>LZ</sub>   | HOLD High to Output Valid                    |            | 50                           |                                       | 40   | ns   |
| t <sub>HLQZ</sub> 2            | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |            | 100                          |                                       | 40   | ns   |
| tw                             | t <sub>WC</sub>   | Write Time                                   |            | 5                            |                                       | 5    | ms   |

Table 25. AC Characteristics (M95320-W and M95640-W, Device Grade 3)

Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must never be lower than the shortest possible clock period, 1/f<sub>C</sub>(max).
2. Value guaranteed by characterization, not 100% tested in production.
3. Current product version is identified by Process Identification letter 'V''.
4. New product version is identified by Process Identification letter 'P'.
5. Preliminary Data.



| Test conditions specified in Table 14. and Table 12. |                   |                                              |                     |                     |      |  |  |  |
|------------------------------------------------------|-------------------|----------------------------------------------|---------------------|---------------------|------|--|--|--|
| Symbol                                               | Alt.              | Parameter                                    | Min. <sup>3,4</sup> | Max. <sup>3,4</sup> | Unit |  |  |  |
| f <sub>C</sub>                                       | f <sub>SCK</sub>  | Clock Frequency                              | D.C.                | 5                   | MHz  |  |  |  |
| t <sub>SLCH</sub>                                    | t <sub>CSS1</sub> | S Active Setup Time                          | 60                  |                     | ns   |  |  |  |
| t <sub>SHCH</sub>                                    | t <sub>CSS2</sub> | S Not Active Setup Time                      | 60                  |                     | ns   |  |  |  |
| tSHSL                                                | tcs               | S Deselect Time                              | 90                  |                     | ns   |  |  |  |
| tснян                                                | t <sub>CSH</sub>  | S Active Hold Time                           | 60                  |                     | ns   |  |  |  |
| tCHSL                                                |                   | S Not Active Hold Time                       | 60                  |                     | ns   |  |  |  |
| t <sub>CH</sub> <sup>1</sup>                         | t <sub>CLH</sub>  | Clock High Time                              | 90                  |                     | ns   |  |  |  |
| t <sub>CL</sub> 1                                    | t <sub>CLL</sub>  | Clock Low Time                               | 90                  |                     | ns   |  |  |  |
| t <sub>CLCH</sub> <sup>2</sup>                       | t <sub>RC</sub>   | Clock Rise Time                              |                     | 2                   | μs   |  |  |  |
| t <sub>CHCL</sub> <sup>2</sup>                       | t <sub>FC</sub>   | Clock Fall Time                              |                     | 2                   | μs   |  |  |  |
| t <sub>DVCH</sub>                                    | t <sub>DSU</sub>  | Data In Setup Time                           | 20                  |                     | ns   |  |  |  |
| t <sub>CHDX</sub>                                    | t <sub>DH</sub>   | Data In Hold Time                            | 20                  |                     | ns   |  |  |  |
| t <sub>ннсн</sub>                                    |                   | Clock Low Hold Time after HOLD not Active    | 60                  |                     | ns   |  |  |  |
| thlch                                                |                   | Clock Low Hold Time after HOLD Active        | 60                  |                     | ns   |  |  |  |
| tCLHL                                                |                   | Clock Low Set-up Time before HOLD Active     | 0                   |                     | 0    |  |  |  |
| t <sub>CLHH</sub>                                    |                   | Clock Low Set-up Time before HOLD not Active | 0                   |                     | 0    |  |  |  |
| t <sub>SHQZ</sub> <sup>2</sup>                       | tDIS              | Output Disable Time                          |                     | 80                  | ns   |  |  |  |
| t <sub>CLQV</sub>                                    | t <sub>V</sub>    | Clock Low to Output Valid                    |                     | 80                  | ns   |  |  |  |
| t <sub>CLQX</sub>                                    | t <sub>HO</sub>   | Output Hold Time                             | 0                   |                     | ns   |  |  |  |
| t <sub>QLQH</sub> <sup>2</sup>                       | t <sub>RO</sub>   | Output Rise Time                             |                     | 80                  | ns   |  |  |  |
| t <sub>QHQL</sub> <sup>2</sup>                       | t <sub>FO</sub>   | Output Fall Time                             |                     | 80                  | ns   |  |  |  |
| t <sub>HHQV</sub>                                    | t <sub>LZ</sub>   | HOLD High to Output Valid                    |                     | 80                  | ns   |  |  |  |
| t <sub>HLQZ</sub> 2                                  | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |                     | 80                  | ns   |  |  |  |
| t <sub>W</sub>                                       | t <sub>WC</sub>   | Write Time                                   |                     | 5                   | ms   |  |  |  |
|                                                      |                   |                                              |                     |                     |      |  |  |  |

Note: 1. t<sub>CH</sub> + t<sub>CL</sub> must never be lower than the shortest possible clock period, 1/f<sub>C</sub>(max).
2. Value guaranteed by characterization, not 100% tested in production.
3. Preliminary data: this product is under qualification. For more information, please contact your nearest ST sales office.
4. New product version is identified by Process Identification letter 'P'.

| Test conditions specified in Table 14. and Table 12. |                   |                                              |                     |                     |      |  |  |  |  |
|------------------------------------------------------|-------------------|----------------------------------------------|---------------------|---------------------|------|--|--|--|--|
| Symbol                                               | Alt.              | Parameter                                    | Min. <sup>3,4</sup> | Max. <sup>3,4</sup> | Unit |  |  |  |  |
| f <sub>C</sub>                                       | f <sub>SCK</sub>  | Clock Frequency                              | D.C.                | 2                   | MHz  |  |  |  |  |
| t <sub>SLCH</sub>                                    | t <sub>CSS1</sub> | S Active Setup Time                          | 150                 |                     | ns   |  |  |  |  |
| tshch                                                | t <sub>CSS2</sub> | S Not Active Setup Time                      | 150                 |                     | ns   |  |  |  |  |
| tSHSL                                                | t <sub>CS</sub>   | S Deselect Time                              | 200                 |                     | ns   |  |  |  |  |
| tCHSH                                                | tCSH              | S Active Hold Time                           | 150                 |                     | ns   |  |  |  |  |
| tCHSL                                                |                   | $\overline{S}$ Not Active Hold Time          | 150                 |                     | ns   |  |  |  |  |
| t <sub>CH</sub> <sup>1</sup>                         | t <sub>CLH</sub>  | Clock High Time                              | 200                 |                     | ns   |  |  |  |  |
| t <sub>CL</sub> 1                                    | tCLL              | Clock Low Time                               | 200                 |                     | ns   |  |  |  |  |
| t <sub>CLCH</sub> <sup>2</sup>                       | t <sub>RC</sub>   | Clock Rise Time                              |                     | 2                   | μs   |  |  |  |  |
| t <sub>CHCL</sub> <sup>2</sup>                       | t <sub>FC</sub>   | Clock Fall Time                              |                     | 2                   | μs   |  |  |  |  |
| t <sub>DVCH</sub>                                    | t <sub>DSU</sub>  | Data In Setup Time                           | 50                  |                     | ns   |  |  |  |  |
| t <sub>CHDX</sub>                                    | t <sub>DH</sub>   | Data In Hold Time                            | 50                  |                     | ns   |  |  |  |  |
| tннсн                                                |                   | Clock Low Hold Time after HOLD not Active    | 150                 |                     | ns   |  |  |  |  |
| thlch                                                |                   | Clock Low Hold Time after HOLD Active        | 150                 |                     | ns   |  |  |  |  |
| t <sub>CLHL</sub>                                    |                   | Clock Low Set-up Time before HOLD Active     | 0                   |                     | 0    |  |  |  |  |
| t <sub>CLHH</sub>                                    |                   | Clock Low Set-up Time before HOLD not Active | 0                   |                     | 0    |  |  |  |  |
| t <sub>SHQZ</sub> 2                                  | tDIS              | Output Disable Time                          |                     | 200                 | ns   |  |  |  |  |
| t <sub>CLQV</sub>                                    | t <sub>V</sub>    | Clock Low to Output Valid                    |                     | 200                 | ns   |  |  |  |  |
| t <sub>CLQX</sub>                                    | t <sub>HO</sub>   | Output Hold Time                             | 0                   |                     | ns   |  |  |  |  |
| t <sub>QLQH</sub> <sup>2</sup>                       | t <sub>RO</sub>   | Output Rise Time                             |                     | 200                 | ns   |  |  |  |  |
| t <sub>QHQL</sub> 2                                  | t <sub>FO</sub>   | Output Fall Time                             |                     | 200                 | ns   |  |  |  |  |
| t <sub>HHQV</sub>                                    | t <sub>LZ</sub>   | HOLD High to Output Valid                    |                     | 200                 | ns   |  |  |  |  |
| t <sub>HLQZ</sub> 2                                  | t <sub>HZ</sub>   | HOLD Low to Output High-Z                    |                     | 200                 | ns   |  |  |  |  |
| tw                                                   | t <sub>WC</sub>   | Write Time                                   |                     | 10                  | ms   |  |  |  |  |

Note: 1.  $t_{CH} + t_{CL}$  must never be lower than the shortest possible clock period,  $1/f_C(max)$ . 2. Value guaranteed by characterization, not 100% tested in production.

Preliminary data: this product is under qualification. For more information, please contact your nearest ST sales office.
 New product version is identified by Process Identification letter 'P'.



# M95640, M95320

# Figure 16. Serial Input Timing



# Figure 17. Hold Timing



34/42







# PACKAGE MECHANICAL





Note: Drawing is not to scale.

| C. mah |      | mm   |       |       | inches |       |
|--------|------|------|-------|-------|--------|-------|
| Symb.  | Тур. | Min. | Max.  | Тур.  | Min.   | Max.  |
| А      |      |      | 5.33  |       |        | 0.210 |
| A1     |      | 0.38 |       |       | 0.015  |       |
| A2     | 3.30 | 2.92 | 4.95  | 0.130 | 0.115  | 0.195 |
| b      | 0.46 | 0.36 | 0.56  | 0.018 | 0.014  | 0.022 |
| b2     | 1.52 | 1.14 | 1.78  | 0.060 | 0.045  | 0.070 |
| С      | 0.25 | 0.20 | 0.36  | 0.010 | 0.008  | 0.014 |
| D      | 9.27 | 9.02 | 10.16 | 0.365 | 0.355  | 0.400 |
| E      | 7.87 | 7.62 | 8.26  | 0.310 | 0.300  | 0.325 |
| E1     | 6.35 | 6.10 | 7.11  | 0.250 | 0.240  | 0.280 |
| е      | 2.54 | -    | -     | 0.100 | -      | -     |
| eA     | 7.62 | -    | -     | 0.300 | -      | -     |
| eB     |      |      | 10.92 |       |        | 0.430 |
| L      | 3.30 | 2.92 | 3.81  | 0.130 | 0.115  | 0.150 |





Note: Drawing is not to scale.

|       |      |      |      | -      | _     |       |
|-------|------|------|------|--------|-------|-------|
| Symb. | mm   |      |      | inches |       |       |
|       | Тур. | Min. | Max. | Тур.   | Min.  | Max.  |
| A     |      | 1.35 | 1.75 |        | 0.053 | 0.069 |
| A1    |      | 0.10 | 0.25 |        | 0.004 | 0.010 |
| В     |      | 0.33 | 0.51 |        | 0.013 | 0.020 |
| С     |      | 0.19 | 0.25 |        | 0.007 | 0.010 |
| D     |      | 4.80 | 5.00 |        | 0.189 | 0.197 |
| E     |      | 3.80 | 4.00 |        | 0.150 | 0.157 |
| е     | 1.27 | -    | -    | 0.050  | -     | -     |
| Н     |      | 5.80 | 6.20 |        | 0.228 | 0.244 |
| h     |      | 0.25 | 0.50 |        | 0.010 | 0.020 |
| L     |      | 0.40 | 0.90 |        | 0.016 | 0.035 |
| α     |      | 0°   | 8°   |        | 0°    | 8°    |
| N     |      | 8    |      |        | 8     |       |
| СР    |      |      | 0.10 |        |       | 0.004 |

# Table 29. SO8 narrow – 8 lead Plastic Small Outline, 150 mils body width, Package Mechanical Data



# Figure 21. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Outline

Note: Drawing is not to scale.

| Symbol | mm    |       |       | inches |        |        |
|--------|-------|-------|-------|--------|--------|--------|
|        | Тур.  | Min.  | Max.  | Тур.   | Min.   | Max.   |
| А      |       |       | 1.200 |        |        | 0.0472 |
| A1     |       | 0.050 | 0.150 |        | 0.0020 | 0.0059 |
| A2     | 1.000 | 0.800 | 1.050 | 0.0394 | 0.0315 | 0.0413 |
| b      |       | 0.190 | 0.300 |        | 0.0075 | 0.0118 |
| с      |       | 0.090 | 0.200 |        | 0.0035 | 0.0079 |
| СР     |       |       | 0.100 |        |        | 0.0039 |
| D      | 3.000 | 2.900 | 3.100 | 0.1181 | 0.1142 | 0.1220 |
| е      | 0.650 | -     | -     | 0.0256 | -      | -      |
| E      | 6.400 | 6.200 | 6.600 | 0.2520 | 0.2441 | 0.2598 |
| E1     | 4.400 | 4.300 | 4.500 | 0.1732 | 0.1693 | 0.1772 |
| L      | 0.600 | 0.450 | 0.750 | 0.0236 | 0.0177 | 0.0295 |
| L1     | 1.000 |       |       | 0.0394 |        |        |
| α      |       | 0°    | 8°    |        | 0°     | 8°     |

# Table 30. TSSOP8 – 8 lead Thin Shrink Small Outline, Package Mechanical Data



Figure 22. MLP8 - 8-lead Ultra thin Fine pitch Dual Flat No Lead, Package Outline

Note: Drawing is not to scale.

| Symbol - | millimeters |      |      | inches |       |       |
|----------|-------------|------|------|--------|-------|-------|
|          | Тур         | Min  | Max  | Тур    | Min   | Max   |
| А        | 0.55        | 0.50 | 0.60 | 0.022  | 0.020 | 0.024 |
| A1       |             | 0.00 | 0.05 |        | 0.000 | 0.002 |
| b        | 0.25        | 0.20 | 0.30 | 0.010  | 0.008 | 0.012 |
| D        | 2.00        |      |      | 0.079  |       |       |
| D2       |             | 1.55 | 1.65 |        | 0.061 | 0.065 |
| ddd      |             |      | 0.05 |        |       | 0.002 |
| E        | 3.00        |      |      | 0.118  |       |       |
| E2       |             | 0.15 | 0.25 |        | 0.006 | 0.010 |
| е        | 0.50        | -    | -    | 0.020  | -     | -     |
| L        | 0.45        | 0.40 | 0.50 | 0.018  | 0.016 | 0.020 |
| L1       |             |      | 0.15 |        |       | 0.006 |
| L3       |             | 0.30 |      |        | 0.012 |       |
| Ν        | 8           |      |      | 8      |       |       |

### Table 31. MLP8 - 8-lead Ultra thin Fine pitch Dual Flat No Lead, Package Mechanical Data

**A7/** 

# PART NUMBERING

### **Table 32. Ordering Information Scheme**

| Example:                                                                                                                                                                                            | M95640 | - | WMN6TP |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------|---|--------|
| Device Type<br>M95 = SPI serial access EEPROM                                                                                                                                                       |        |   |        |
| Device Function <sup>2</sup><br>640 = 64 Kbit (8192 x 8)<br>320 = 32 Kbit (4096 x 8)                                                                                                                |        |   |        |
| $\begin{tabular}{lllllllllllllllllllllllllllllllllll$                                                                                                                                               |        |   |        |
| Package<br>BN = PDIP8<br>MN = SO8 (150 mil width)<br>DW = TSSOP8 (169 mil width)<br>MB = MLP8 (2x3 mm)                                                                                              |        |   |        |
| Device Grade6 = Industrial temperature range, -40 to 85 °C.Device tested with standard test flow3 = Device tested with High Reliability Certified Flow1Automotive temperature range (-40 to 125 °C) |        |   |        |
| <b>Option</b><br>blank = Standard Packing<br>T = Tape and Reel Packing                                                                                                                              |        |   |        |
| Plating Technology<br>blank = Standard SnPb plating                                                                                                                                                 |        |   |        |

blank = Standard SnPb plating P or G = Lead-Free and RoHS compliant

- Note: 1. ST strongly recommends the use of the Automotive Grade devices for use in an automotive environment. The High Reliability Cer-
  - Statistic provide a statistic described in the quality note QNEE9801. Please ask your nearest ST sales office for a copy.
     Devices bearing the process identification letter "B" or "V" in the package marking (on the top side of the package, on the right side), guarantee more than 1 million Erase/Write cycle endurance (see Table 2.). For more information about these devices, and their device identification, please contact your nearest ST sales office, and ask for the Product Change Notice.

For a list of available options (speed, package, etc.) or for further information on any aspect of this device, please contact your nearest ST Sales Office.

# **REVISION HISTORY**

| Table 33 | Document | Revision | History |
|----------|----------|----------|---------|
|----------|----------|----------|---------|

| Date        | Rev. | Description of Revision                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |
|-------------|------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| 13-Jul-2000 | 1.2  | Human Body Model meets JEDEC std (Table 2). Minor adjustments on pp 1,11,15. New clause on p7. Addition of TSSOP8 package on pp 1, 2, Ordering Info, Mechanical Data                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 16-Mar-2001 | 1.3  | Test condition added $I_{LI}$ and $I_{LO}$ , and specification of $t_{DLDH}$ and $t_{DHDL}$ removed.<br>$t_{CLCH}$ , $t_{CHCL}$ , $t_{DLDH}$ and $t_{DHDL}$ changed to 50ns for the -V range.<br>"-V" Voltage range changed to "2.7V to 3.6V" throughout.<br>Maximum lead soldering time and temperature conditions updated.<br>Instruction sequence illustrations updated.<br>"Bus Master and Memory Devices on the SPI bus" illustration updated.<br>Package Mechanical data updated                                                                                                                                                                                                                                                      |  |  |
| 19-Jul-2001 | 1.4  | M95160 and M95080 devices removed to their own data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
| 06-Dec-2001 | 1.5  | Endurance increased to 1M write/erase cycles<br>Instruction sequence illustrations updated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |  |  |
| 18-Dec-2001 | 2.0  | Document reformatted using the new template. No parameters changed.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 08-Feb-2002 | 2.1  | Announcement made of planned upgrade to 10MHz clock for the 5V, -40 to 85°C, range. Endurance set to 100K write/erase cycles                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 18-Dec-2002 | 2.2  | 10MHz, 5MHz, 2MHz clock; 5ms, 10ms Write Time; 100K, 1M erase/write cycles distinguished on front page, and in the DC and AC Characteristics tables                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |
| 26-Mar-2003 | 2.3  | Process indentification letter corrected in footnote to AC Characteristics table for temp. range 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 26-Jun-2003 | 2.4  | -S voltage range upgraded by removing it and inserting -R voltage range in its place                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |
| 15-Oct-2003 | 3.0  | Table of contents, and Pb-free options added. $V_{\text{IL}}(\text{min})$ improved to -0.45V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 21-Nov-2003 | 3.1  | $V_{I}(min)$ and $V_{O}(min)$ corrected (improved) to -0.45V                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |
| 28-Jan-2004 | 4.0  | TSSOP8 connections added to DIP and SO connections                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |
| 24-May-2005 | 5.0  | M95320-S and M95640-S root part numbers (1.65 to 5.5V Supply) and related characteristics added.<br>20MHz Clock rate added.TSSOP14 package removed and MLP8 package added.<br>Description of Power On Reset: VCC Lock-Out Write Protect updated.<br>Product List summary table added. Absolute Maximum Ratings for $V_{IO}$ (min) and $V_{CC}$ (min) improved. Soldering temperature information clarified for RoHS compliant devices. Device Grade 3 clarified, with reference to HRCF and automotive environments. AEC-Q100-002 compliance. t <sub>CHHL</sub> (min) and t <sub>CHHH</sub> (min) is t <sub>CH</sub> for products under "S" process. t <sub>HHQX</sub> corrected to t <sub>HHQV</sub> .<br>Figure 17., Hold Timing updated. |  |  |

\_\_\_\_

**\\** 

Information furnished is believed to be accurate and reliable. However, STMicroelectronics assumes no responsibility for the consequences of use of such information nor for any infringement of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of STMicroelectronics. Specifications mentioned in this publication are subject to change without notice. This publication supersedes and replaces all information previously supplied. STMicroelectronics are not authorized for use as critical components in life support devices or systems without express written approval of STMicroelectronics.

The ST logo is a registered trademark of STMicroelectronics. All other names are the property of their respective owners

© 2005 STMicroelectronics - All rights reserved

STMicroelectronics group of companies

Australia - Belgium - Brazil - Canada - China - Czech Republic - Finland - France - Germany - Hong Kong - India - Israel - Italy - Japan -Malaysia - Malta - Morocco - Singapore - Spain - Sweden - Switzerland - United Kingdom - United States of America www.st.com

42/42

**A7**