# RENESAS

## HD151BF854

## 2.5 V PLL Clock Buffer for DDR Application

REJ03D0809-0500 (Previous: ADE-205-696D) Rev.5.00 Apr 07, 2006

### Description

The HD151BF854 is a high-performance, low-skew, low-jitter, PLL clock buffer. It is specifically designed for use with DDR (Double Data Rate) PC motherboard application.

#### Features

- Designed for DDR200/266/333/400 PC mother board clock buffering
- Supports 60 MHz to 210 MHz operation range
- Distributes one to six differential clock outputs pairs
- Spread spectrum clock compatible
- External feedback pin (FBIN) is used to synchronize the outputs to the clock input
- Supports 2.5 V analog supply voltage (AVDD), and 2.5 V VDD
- Ordering Information

| Part Name      | Package Type | Package Code<br>(Previous Code) | Package<br>Abbreviation | Taping Abbreviation<br>(Quantity) |
|----------------|--------------|---------------------------------|-------------------------|-----------------------------------|
| HD151BF854SSEL | SSOP-28 pin  | PRSP0028JA-A<br>(FP-28DSAV)     | SS                      | EL (1,000 pcs / Reel)             |

### **Key Specifications**

- Supply voltages:  $VDD = AVDD = 2.5 V \pm 0.2 V$
- Output clock cycle to cycle jitter =  $\pm 75$  ps
- Output clock pin to pin skew = 150 ps

### **Function Table**

| Inputs       |     |    | Outputs | PLL   |              |
|--------------|-----|----|---------|-------|--------------|
| AVDD         | CLK | Yn | Yn      | FBOUT |              |
| GND          | L   | L  | Н       | L     | Bypass / Off |
| GND          | н   | н  | L       | Н     | Bypass / Off |
| 2.5 V (typ.) | L   | L  | Н       | L     | Running      |
| 2.5 V (typ.) | Н   | Н  | L       | Н     | Running      |

H: High level

L: Low level



#### **Pin Arrangement**



#### **Pin Functions**

| Pin name | No.                     | Туре   | Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
|----------|-------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|--|
| AGND     | 11                      | Ground | Analog ground. AGND provides the ground reference for the analog circuitry.                                                                                                                                                                                                                                                                                                                                                                                                          |  |  |  |  |  |  |
| AVDD     | 10                      | Power  | Analog power supply. AVDD provides the power reference for the analog circuitry. In addition, AVDD can be used to bypass the PLL for test purposes. When AVDD is strapped to ground, PLL is bypassed and CLK is buffered directly to the device outputs.                                                                                                                                                                                                                             |  |  |  |  |  |  |
| CLKIN    | 8                       | Input  | Clock input. CLKIN provides the clock signal to be distributed by the<br>HD151BF854 clock buffer. CLK is used to provide the reference signal to the<br>integrated PLL that generates the clock output signals. CLK must have a<br>fixed frequency and fixed phase for the PLL to obtain phase lock. Once the<br>circuit is powered up and a valid CLK signal is applied, a stabilization time is<br>required for the PLL to phase lock the feedback signal to its reference signal. |  |  |  |  |  |  |
| FBIN     | 20                      | Input  | Feedback input. FBIN provides the feedback signal to the internal PLL. FBIN must be hard-wired to FBOUT to complete the PLL. The integrated PLL synchronizes CLKIN and FBIN so that there is nominally zero phase error between CLKIN and FBIN.                                                                                                                                                                                                                                      |  |  |  |  |  |  |
| FBOUT    | 19                      | Output | Feedback output. FBOUT is dedicated for external feedback. It switches at the same frequency as CLK. When externally wired to FBIN, FBOUT completes the feedback loop of the PLL.                                                                                                                                                                                                                                                                                                    |  |  |  |  |  |  |
| GND      | 6, 15, 28               | Ground | Ground                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |  |  |  |
| VDD      | 3, 12, 23               | Power  | Power supply                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |  |  |  |  |  |  |
| Y        | 2, 4, 13,<br>17, 24, 26 | Output | Clock outputs. (+Clock) These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                                                |  |  |  |  |  |  |
| Ÿ        | 1, 5, 14,<br>16, 25, 27 | Output | Bar clock outputs. (-Clock) These outputs provide low-skew copies of CLK.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |  |  |  |
| NC       | 7, 9, 18, 21,<br>22     | NC     | Don't connect any VDD or GND.                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |  |  |  |  |  |

Rev.5.00 Apr 07, 2006 page 2 of 7



#### Logic Diagram



#### Absolute Maximum Ratings

| Item                          | Symbol           | Ratings         | Unit | Conditions         |  |
|-------------------------------|------------------|-----------------|------|--------------------|--|
| Supply voltage                | VDD              | -0.5 to 3.6     | V    |                    |  |
| Input voltage                 | V <sub>IC</sub>  | -0.5 to 3.6     | V    | CLKIN              |  |
|                               | VI               | -0.5 to VDD+0.5 | V    |                    |  |
| Output voltage * <sup>1</sup> | Vo               | -0.5 to VDD+0.5 | V    |                    |  |
| Input clamp current           | l <sub>iK</sub>  | -50             | mA   | V <sub>1</sub> < 0 |  |
| Output clamp current          | Ι <sub>οκ</sub>  | -50             | mA   | V <sub>0</sub> < 0 |  |
| Continuous output current     | Ιo               | ±50             | mA   | $V_0 = 0$ to VDD   |  |
| Maximum power dissipation     |                  | 0.7             | W    |                    |  |
| at Ta = 55°C (in still air)   |                  |                 |      |                    |  |
| Storage temperature           | T <sub>stg</sub> | -65 to +150     | °C   |                    |  |

Notes: Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute maximum rated conditions for extended periods may affect device reliability.

1. The input and output negative voltage ratings may be exceeded if the input and output clamp current ratings are observed.

### **Recommended Operating Conditions**

| ltem                                    | Symbol          | Min     | Тур | Max     | Unit | Conditions  |
|-----------------------------------------|-----------------|---------|-----|---------|------|-------------|
| Supply voltage                          | AVDD            | 2.3     | 2.5 | 2.7     | V    |             |
| Output supply voltage                   | VDD             | 2.3     | 2.5 | 2.7     | V    |             |
| DC input signal voltage                 |                 | -0.3    | _   | VDD+0.3 | V    | All pins    |
| High level input voltage                | VIH             | 1.7     | _   | 3.6     | V    | CLKIN       |
| High level input voltage                | VIH             | 1.7     | _   | VDD+0.3 | V    | FBIN        |
| Low level input voltage                 | VIL             | -0.3    | _   | 0.7     | V    | CLKIN, FBIN |
| Output differential cross point voltage | Vox             | 0.5×VDD | _   | 0.5×VDD | V    |             |
|                                         |                 | -0.2    |     | +0.2    |      |             |
| Output current                          | I <sub>OH</sub> | _       | _   | -12     | mA   |             |
|                                         | I <sub>OL</sub> | _       | _   | 12      |      |             |
| Input clock slew rate                   | SR              | 1       | _   | _       | V/ns |             |
| Operating temperature                   | Ta              | 0       | _   | 70      | °C   |             |

Note: Unused inputs must be held high or low to prevent them from floating.

### **Electrical Characteristics**

| Item                                | Symbol          | Min     | Typ * <sup>1</sup> | Max  | Unit | Test Conditions                                                  |
|-------------------------------------|-----------------|---------|--------------------|------|------|------------------------------------------------------------------|
| Input clamp voltage<br>(All inputs) | V <sub>IK</sub> | _       | _                  | -1.2 | V    | I <sub>I</sub> = –18 mA, VDD = 2.3 V                             |
| Output voltage                      | V <sub>OH</sub> | VDD-0.2 | —                  |      | V    | $I_{OH} = -100 \ \mu A$ , VDD = 2.3 to 2.7 V                     |
|                                     |                 | 1.7     |                    | VDD  |      | I <sub>OH</sub> = –12 mA, VDD = 2.3 V                            |
|                                     | V <sub>OL</sub> |         | -                  | 0.2  |      | I <sub>OL</sub> = 100 μA, VDD = 2.3 to 2.7 V                     |
|                                     |                 | _       | 4                  | 0.6  |      | I <sub>OL</sub> = 12 mA, VDD = 2.3 V                             |
| Input current                       | lı –            | -10     | 0                  | 10   | μA   | Vı = 0 V or 2.7 V,<br>VDD = 2.7 V, CLKIN, FBIN                   |
| Analog supply current               | Alcc            | -5      | -                  | 12   | mA   | VDD = AVDD = 2.7 V,<br>170 MHz                                   |
| Dynamic supply current              | DIcc            |         | 250                | 300  | mA   | VDD = AVDD = 2.7 V, 170 MHz,<br>All Yn, $\overline{Yn}$ , = open |
| Input capacitance*2                 | C               | 2.5     | 4                  | 3.5  | pF   | CLKIN and FBIN                                                   |
| Delta input capacitance*2           | C <sub>Di</sub> | -0.25   | -                  | 0.25 | pF   |                                                                  |

Notes: 1. For conditions shown as Min or Max, use the appropriate value specified under recommended operating conditions.

2. Target of design, not 100% tested in production.



### Switching Characteristics

#### $Ta = 25^{\circ}C$ , VDD = AVDD = 2.5V

| Item                        | Symbol              | Min | Тур | Max | Unit | Test Conditions & Notes |
|-----------------------------|---------------------|-----|-----|-----|------|-------------------------|
| Period jitter               | t <sub>PER</sub>    | _   | 75  | —   | ps   | *7, 8                   |
| Half period jitter          | t <sub>HPER</sub>   | _   | 120 | —   | ps   | *8                      |
| Cycle to cycle jitter       | t <sub>CC</sub>     | _   | 75  | —   | ps   |                         |
| Static phase offset         | t <sub>sPE</sub>    | —   | 150 | —   | ps   | *4, 5                   |
| Output clock skew           | t <sub>sk</sub>     | _   | 150 | _   | ps   |                         |
| Operating clock frequency   | f <sub>CLK(O)</sub> | 60  | —   | 210 | MHz  | *1, 2                   |
| Application clock frequency | f <sub>CLK(A)</sub> | 80  | 166 | 210 | MHz  | *1, 3                   |
| Slew rate                   |                     | 1.0 | —   | 2.0 | V/ns | 20% to 80%              |
| Stabilization time          |                     | —   | —   | 0.1 | ms   | *6                      |

Notes: Target of design, not 100% tested in production.

- 1. The PLL must be able to handle spread spectrum induced skew. (the specification for this frequency modulation can be found in the latest Intel PC100 Registered DIMM specification)
- 2. Operating clock frequency indicates a range over which the PLL must be able to lock, but in which it is not required to meet the other timing parameters. (Used for low speed system debug.)
- 3. Application clock frequency indicates a range over which the PLL must meet all timing parameters.
- 4. Assumes equal wire length and loading on the clock output and feedback path.
- 5. Static phase offset does not include jitter.
- 6. Stabilization time is the time required for the integrated PLL circuit to obtain phase lock of it's feedback signal to it's reference signal after power on.
- 7. Period jitter defines the largest variation in clock period, around a nominal clock period.
- arol .cations t 8. Period jitter and half period jitter are separate specifications that must be met independently of each other.



RENESAS



Figure 1 Clock outputs test circuit







#### **Package Dimensions**





### Renesas Technology Corp. Sales Strategic Planning Div. Nippon Bldg., 2-6-2, Ohte-machi, Chiyoda-ku, Tokyo 100-0004, Japan

Keep safety first in your circuit designs! 1. Renesas Technology Corp. puts the maximum effort into making semiconductor products better and more reliable, but there is always the possibility that trouble may occur with them. Trouble with semiconductors may lead to personal injury, fire or property damage. Remember to give due consideration to safety when making your circuit designs, with appropriate measures such as (i) placement of substitutive, auxiliary circuits, (ii) use of nonflammable material or (iii) prevention against any malfunction or mishap.

#### Notes regarding these materials

- Notes regarding these materials
  1. These materials are intended as a reference to assist our customers in the selection of the Renesas Technology Corp. product best suited to the customer's application; they do not convey any license under any intellectual property rights, or any other rights, belonging to Renesas Technology Corp. or a third party.
  2. Renesas Technology Corp. assumes no responsibility for any damage, or infringement of any third-party's rights, originating in the use of any product data, diagrams, charts, programs, algorithms, or circuit application examples contained in these materials.
  3. All information contained in these materials, including product data, diagrams, charts, programs and algorithms represents information on products at the time of publication of these materials, and are subject to change by Renesas Technology Corp. without notice due to product improvements or other teasons. It is therefore recommended that customers contact Renesas Technology Corp. or an authorized Renesas Technology Corp. product distributor for the latest product information described here may contain technical inaccuracies or typographical errors. Renesas Technology Corp. Semiconductor Networks reponsibility for any damage, liability, or other loss rising from these inaccuracies or errors. Please also pay attention to information published by Renesas Technology Corp. Semiconductor home page (http://www.renesas.com).

- A second product and published by Refress Technology Corp. by Various means, including the Refress Technology Corp. semiconductor home page (http://www.renessa.com).
  When using any or all of the information contained in these materials, including product data, diagrams, charts, programs, and algorithms, please be sure to evaluate all information as a total system before making a final decision on the applicability of the information and products. Renesas Technology Corp. assumes no responsibility for any damage, liability or other loss resulting from the information contained herein.
  Renesas Technology Corp. semiconductors are not designed or manufactured for use in a device or system that is used under circumstances in which human life is potentially at stake. Please contact Renesas Technology Corp. an authorized Renesas for fransportation, vehicular, medical, aerospace, nuclear, or undersea repeater use
- product contained herein for any specific purposes, such as apparatus or systems for italisportation, venicular, ineurcar, acrospace, neuron, or analysis of specific use. 6. The prior written approval of Renesas Technology Corp. is necessary to reprint or reproduce in whole or in part these materials. 7. If these products or technologies are subject to the Japanese export control restrictions, they must be exported under a license from the Japanese government and cannot be imported into a country other than the approved destination. Any diversion or reexport contrary to the export control laws and regulations of Japan and/or the country of destination is prohibited. 8. Please contact Renesas Technology Corp. for further details on these materials or the products contained therein.



#### **RENESAS SALES OFFICES**

http://www.renesas.com

Refer to "http://www.renesas.com/en/network" for the latest and detailed information.

## Renesas Technology America, Inc. 450 Holger Way, San Jose, CA 95134-1368, U.S.A Tel: <1> (408) 382-7500, Fax: <1> (408) 382-7501

Renesas Technology Europe Limited Dukes Meadow, Millboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K. Tel: <44> (1628) 585-100, Fax: <44> (1628) 585-900

Renesas Technology (Shanghai) Co., Ltd. Unit 204, 205, AZIACenter, No.1233 Lujiazui Ring Rd, Pudong District, Shanghai, China 200120 Tel: <86> (21) 5877-1818, Fax: <86> (21) 6887-7898

Renesas Technology Hong Kong Ltd. 7th Floor, North Tower, World Finance Centre, Harbour City, 1 Canton Road, Tsimshatsui, Kowloon, Hong Kong Tel: <852> 2265-6688, Fax: <852> 2730-6071

Renesas Technology Taiwan Co., Ltd. 10th Floor, No.99, Fushing North Road, Taipei, Taiwan Tel: <886> (2) 2715-2888, Fax: <886> (2) 2713-2999

Renesas Technology Singapore Pte. Ltd. 1 Harbour Front Avenue, #06-10, Keppel Bay Tower, Singapore 098632 Tel: <65> 6213-0200, Fax: <65> 6278-8001

Renesas Technology Korea Co., Ltd. Kukje Center Bldg. 18th Fl., 191, 2-ka, Hangang-ro, Yongsan-ku, Seoul 140-702, Korea Tel: <82> (2) 796-3115, Fax: <82> (2) 796-2145

Renesas Technology Malaysia Sdn. Bhd Unit 906, Block B, Menara Amcorp, Amcorp Trade Centre, No.18, Jalan Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Tel: <603> 7955-9390, Fax: <603> 7955-9510