# 74AVC8T245 8-bit dual supply translating transceiver with configurable voltage translation; 3-state Rev. 02 — 28 April 2009 **Product data sheet** ### 1. General description The 74AVC8T245 is an 8-bit, dual supply transceiver that enables bidirectional level translation. It features two data input-output ports (An and Bn), a direction control input (DIR), a output enable input ( $\overline{\text{OE}}$ ) and dual supply pins ( $V_{\text{CC(A)}}$ ) and $V_{\text{CC(B)}}$ ). Both $V_{\text{CC(A)}}$ and $V_{\text{CC(B)}}$ can be supplied at any voltage between 0.8 V and 3.6 V making the device suitable for translating between any of the low voltage nodes (0.8 V, 1.2 V, 1.5 V, 1.8 V, 2.5 V and 3.3 V). Pins An, $\overline{\text{OE}}$ and DIR are referenced to $V_{\text{CC(A)}}$ and pins Bn are referenced to $V_{\text{CC(B)}}$ . A HIGH on DIR allows transmission from An to Bn and a LOW on DIR allows transmission from Bn to An. The output enable input ( $\overline{\text{OE}}$ ) can be used to disable the outputs so the buses are effectively isolated. The device is fully specified for partial power-down applications using $I_{OFF}$ . The $I_{OFF}$ circuitry disables the output, preventing any damaging backflow current through the device when it is powered down. In suspend mode when either $V_{CC(A)}$ or $V_{CC(B)}$ are at GND level, both An and Bn are in the high-impedance OFF-state. #### 2. Features - Wide supply voltage range: - ◆ V<sub>CC(A)</sub>: 0.8 V to 3.6 V - V<sub>CC(B)</sub>: 0.8 V to 3.6 V - Complies with JEDEC standards: - ◆ JESD8-12 (0.8 V to 1.3 V) - JESD8-11 (0.9 V to 1.65 V) - ◆ JESD8-7 (1.2 V to 1.95 V) - ◆ JESD8-5 (1.8 V to 2.7 V) - ◆ JESD8-B (2.7 V to 3.6 V) - ESD protection: - ◆ HBM JESD22-A114E Class 3B exceeds 8000 V - MM JESD22-A115-A exceeds 200 V - CDM JESD22-C101C exceeds 1000 V - Maximum data rates: - 380 Mbit/s (≥ 1.8 V to 3.3 V translation) - 260 Mbit/s (≥ 1.1 V to 3.3 V translation) - 260 Mbit/s (≥ 1.1 V to 2.5 V translation) - ◆ 210 Mbit/s (≥ 1.1 V to 1.8 V translation) - 150 Mbit/s (≥ 1.1 V to 1.5 V translation) - 100 Mbit/s (≥ 1.1 V to 1.2 V translation) 2 of 23 8-bit dual supply translating transceiver; 3-state - Suspend mode - Latch-up performance exceeds 100 mA per JESD 78 Class II - Inputs accept voltages up to 3.6 V - I<sub>OFF</sub> circuitry provides partial Power-down mode operation - Multiple package options - Specified from -40 °C to +85 °C and -40 °C to +125 °C ## **Ordering information** Table 1. **Ordering information** | Type number | Package | | | | |--------------|-------------------|----------|----------------------------------------------------------------------------------------------------------------------------------------|----------| | | Temperature range | Name | Description | Version | | 74AVC8T245PW | –40 °C to +125 °C | TSSOP24 | plastic thin shrink small outline package; 24 leads; body width 4.4 mm | SOT355-1 | | 74AVC8T245BQ | –40 °C to +125 °C | DHVQFN24 | plastic dual in-line compatible thermal enhanced very thin quad flat package; no leads; 24 terminals; body $3.5\times5.5\times0.85$ mm | SOT815-1 | ## **Functional diagram** 74AVC8T245 3 of 23 ### 8-bit dual supply translating transceiver; 3-state ## **Pinning information** ## 5.1 Pinning 4 of 23 8-bit dual supply translating transceiver; 3-state ### 5.2 Pin description Table 2. Pin description | Symbol | Pin | Description | |--------------------|--------------------------------|---------------------------------------------------------------------------------------------------| | $V_{CC(A)}$ | 1 | supply voltage A (An, $\overline{\text{OE}}$ and DIR inputs are referenced to $V_{\text{CC(A)}})$ | | DIR | 2 | direction control | | A1 to A8 | 3, 4, 5, 6, 7, 8, 9, 10 | data input or output | | GND[1] | 11 | ground (0 V) | | GND[1] | 12 | ground (0 V) | | GND[1] | 13 | ground (0 V) | | B1 to B8 | 21, 20, 19, 18, 17, 16, 15, 14 | data input or output | | ŌĒ | 22 | output enable input (active LOW) | | V <sub>CC(B)</sub> | 23 | supply voltage B (Bn inputs are referenced to $V_{\text{CC(B)}}$ ) | | $V_{CC(B)}$ | 24 | supply voltage B (Bn inputs are referenced to $V_{\text{CC(B)}}$ ) | <sup>[1]</sup> All GND pins must be connected to ground (0 V). ## **Functional description** Function table[1] Table 3. | Supply voltage | Input | | Input/output[3] | | |-----------------------------------------|-------|--------------------|-----------------|---------| | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | OE[2] | DIR <sup>[2]</sup> | An[2] | Bn | | 0.8 V to 3.6 V | L | L | An = Bn | input | | 0.8 V to 3.6 V | L | Н | input | Bn = An | | 0.8 V to 3.6 V | Н | Χ | Z | Z | | GND[3] | X | X | Z | Z | <sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; X = don't care; Z = high-impedance OFF-state. #### **Limiting values 7**. **Limiting values** In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Max | Unit | |-------------|-------------------------|--------------------------------|-----------------|-----------------|------| | $V_{CC(A)}$ | supply voltage A | | -0.5 | +4.6 | V | | $V_{CC(B)}$ | supply voltage B | | -0.5 | +4.6 | V | | $I_{IK}$ | input clamping current | $V_I < 0 V$ | -50 | - | mA | | $V_{I}$ | input voltage | | <u>[1]</u> –0.5 | +4.6 | V | | $I_{OK}$ | output clamping current | $V_O < 0 V$ | -50 | - | mA | | $V_{O}$ | output voltage | Active mode | [1][2][3] -0.5 | $V_{CCO} + 0.5$ | V | | | | Suspend or 3-state mode | <u>[1]</u> –0.5 | +4.6 | V | | Io | output current | $V_O = 0 V \text{ to } V_{CC}$ | - | ±50 | mA | | Icc | supply current | $I_{CC(A)}$ or $I_{CC(B)}$ | - | 100 | mA | 74AVC8T245\_2 © NXP B.V. 2009. All rights reserved. Rev. 02 — 28 April 2009 <sup>[2]</sup> The An, DIR and $\overline{\text{OE}}$ input circuit is referenced to $V_{\text{CC(A)}}$ ; The Bn input circuit is referenced to $V_{\text{CC(B)}}$ . <sup>[3]</sup> If at least one of $V_{CC(A)}$ or $V_{CC(B)}$ is at GND level, the device goes into suspend mode. Table 4. Limiting values ...continued In accordance with the Absolute Maximum Rating System (IEC 60134). Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter Conditions | | Min | Max | Unit | |------------------|-------------------------|----------------------------------------------------------------------|-------|------|------| | $I_{GND}$ | ground current | | -100 | - | mA | | T <sub>stg</sub> | storage temperature | | -65 | +150 | °C | | P <sub>tot</sub> | total power dissipation | $T_{amb} = -40 ^{\circ}\text{C} \text{ to } +125 ^{\circ}\text{C}$ | [4] _ | 500 | mW | <sup>[1]</sup> The minimum input voltage ratings and output voltage ratings may be exceeded if the input and output current ratings are observed. ### 8. Recommended operating conditions Table 5. Recommended operating conditions | Symbol | Parameter | Conditions | Min | Max | Unit | |---------------------|-------------------------------------|---------------------------------------------|--------------|-----------|------| | $V_{CC(A)}$ | supply voltage A | | 0.8 | 3.6 | V | | $V_{CC(B)}$ | supply voltage B | | 0.8 | 3.6 | V | | $V_{I}$ | input voltage | | 0 | 3.6 | V | | Vo | output voltage | Active mode | <u>[1]</u> 0 | $V_{CCO}$ | V | | | | Suspend or 3-state mode | 0 | 3.6 | V | | T <sub>amb</sub> | ambient temperature | | -40 | +125 | °C | | $\Delta t/\Delta V$ | input transition rise and fall rate | $V_{CCI} = 0.8 \text{ V to } 3.6 \text{ V}$ | [2] _ | 5 | ns/V | <sup>[1]</sup> $V_{CCO}$ is the supply voltage associated with the output port. ### 9. Static characteristics Table 6. Typical static characteristics at $T_{amb} = 25 \, ^{\circ}C_{amb}^{[1][2]}$ At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |----------------|---------------------------|------------------------------------------------------------------------------------------------------------------------------|-------|--------|-------|------| | $V_{OH}$ | HIGH-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | $I_{O} = -1.5 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ | - | 0.69 | - | V | | $V_{OL}$ | LOW-level output voltage | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | $I_O = 1.5 \text{ mA}; V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V}$ | - | 0.07 | - | V | | I <sub>I</sub> | input leakage current | DIR, $\overline{OE}$ input; $V_I = 0 \text{ V or } 3.6 \text{ V};$ $V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | - | ±0.025 | ±0.25 | μΑ | | $I_{OZ}$ | OFF-state output current | A or B port; $V_O = 0 \text{ V or } V_{CCO}$ ;<br>$V_{CC(A)} = V_{CC(B)} = 3.6 \text{ V}$ | [3] _ | ±0.5 | ±2.5 | μΑ | | | | suspend mode A port; $V_O = 0 \text{ V or } V_{CCO}$ ; $V_{CC(A)} = 3.6 \text{ V}$ ; $V_{CC(B)} = 0 \text{ V}$ | [3] _ | ±0.5 | ±2.5 | μΑ | | | | suspend mode B port; $V_O = 0 \text{ V or } V_{CCO}$ ; $V_{CC(A)} = 0 \text{ V}$ ; $V_{CC(B)} = 3.6 \text{ V}$ | [3] _ | ±0.5 | ±2.5 | μΑ | <sup>[2]</sup> $V_{\text{CCO}}$ is the supply voltage associated with the output port. <sup>[3]</sup> $V_{CCO}$ + 0.5 V should not exceed 4.6 V. <sup>[4]</sup> For TSSOP24 package: $P_{tot}$ derates linearly at 5.5 mW/K above 60 °C. For DHVQFN24 package: $P_{tot}$ derates linearly at 4.5 mW/K above 60 °C. <sup>[2]</sup> $V_{CCI}$ is the supply voltage associated with the input port. Table 6. Typical static characteristics at $T_{amb} = 25 \, ^{\circ}C_{amb}^{[1][2]}$ ...continued At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | Min | Тур | Max | Unit | |------------------|---------------------------|-------------------------------------------------------------------------------------------------------------|-----|------|-----|------| | I <sub>OFF</sub> | power-off leakage current | A port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(A)} = 0$ V; $V_{CC(B)} = 0.8$ V to 3.6 V | - | ±0.1 | ±1 | μΑ | | | | B port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V | - | ±0.1 | ±1 | μΑ | | C <sub>I</sub> | input capacitance | DIR, $\overline{OE}$ input; $V_I = 0 \text{ V or } 3.3 \text{ V}$ ; $V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$ | - | 1.5 | - | pF | | C <sub>I/O</sub> | input/output capacitance | A and B port; $V_O = 3.3 \text{ V or } 0 \text{ V}$ ; $V_{CC(A)} = V_{CC(B)} = 3.3 \text{ V}$ | - | 4.3 | - | pF | <sup>[1]</sup> $V_{CCO}$ is the supply voltage associated with the output port. Table 7. Static characteristics [1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | -40 °C t | o +85 °C | –40 °C to | +125 °C | Unit | |----------|---------------|------------------------------------------------|------------------------|------------------------|------------------------|------------------------|------| | | | | Min | Max | Min | Max | | | $V_{IH}$ | HIGH-level | data input | | | | | | | | input voltage | V <sub>CCI</sub> = 0.8 V | $0.70V_{CCI}$ | - | $0.70V_{CCI}$ | - | V | | | | V <sub>CCI</sub> = 1.1 V to 1.95 V | $0.65V_{CCI}$ | - | 0.65V <sub>CCI</sub> | - | V | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | 1.6 | - | 1.6 | - | V | | | | $V_{CCI} = 3.0 \text{ V to } 3.6 \text{ V}$ | 2 | - | 2 | - | V | | | | DIR, OE input | | | | | | | | | V <sub>CC(A)</sub> = 0.8 V | 0.70V <sub>CC(A)</sub> | - | 0.70V <sub>CC(A)</sub> | - | V | | | | $V_{CC(A)} = 1.1 \text{ V to } 1.95 \text{ V}$ | 0.65V <sub>CC(A)</sub> | - | 0.65V <sub>CC(A)</sub> | - | V | | | | $V_{CC(A)} = 2.3 \text{ V to } 2.7 \text{ V}$ | 1.6 | - | 1.6 | - | V | | | | $V_{CC(A)} = 3.0 \text{ V to } 3.6 \text{ V}$ | 2 | - | 2 | - | V | | $V_{IL}$ | LOW-level | data input | | | | | | | | input voltage | V <sub>CCI</sub> = 0.8 V | - | 0.30V <sub>CCI</sub> | - | $0.30V_{CCI}$ | V | | | | V <sub>CCI</sub> = 1.1 V to 1.95 V | - | $0.35V_{CCI}$ | - | 0.35V <sub>CCI</sub> | V | | | | V <sub>CCI</sub> = 2.3 V to 2.7 V | - | 0.7 | - | 0.7 | V | | | | V <sub>CCI</sub> = 3.0 V to 3.6 V | - | 0.8 | - | 0.8 | V | | | | DIR, OE input | | | | | | | | | $V_{CC(A)} = 0.8 \text{ V}$ | - | 0.30V <sub>CC(A)</sub> | - | 0.30V <sub>CC(A)</sub> | V | | | | $V_{CC(A)} = 1.1 \text{ V to } 1.95 \text{ V}$ | - | 0.35V <sub>CC(A)</sub> | - | 0.35V <sub>CC(A)</sub> | V | | | | $V_{CC(A)} = 2.3 \text{ V to } 2.7 \text{ V}$ | - | 0.7 | - | 0.7 | V | | | | $V_{CC(A)} = 3.0 \text{ V to } 3.6 \text{ V}$ | - | 0.8 | - | 0.8 | V | <sup>[2]</sup> $V_{\text{CCI}}$ is the supply voltage associated with the data input port. <sup>[3]</sup> For I/O ports, the parameter $I_{OZ}$ includes the input leakage current. **Table 7. Static characteristics** ...continued 11[2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | -40 | °C to +85 °C | -40 °C to | +125 °C | Unit | |------------------|--------------------------|------------------------------------------------------------------------------------------------------------------|--------------------|--------------|------------------------|---------|------| | | | | Mir | n Max | Min | Max | | | $V_{OH}$ | HIGH-level | $V_I = V_{IH}$ or $V_{IL}$ | | ' | | | | | | output voltage | $I_O = -100 \mu A;$<br>$V_{CC(A)} = V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | V <sub>CCO</sub> - | - 0.1 - | V <sub>CCO</sub> - 0.1 | - | V | | | | $I_O = -3 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$ | 0.8 | 5 - | 0.85 | - | V | | | | $I_O = -6 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$ | 1.0 | 5 - | 1.05 | - | V | | | | $I_O = -8 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$ | 1.2 | 2 - | 1.2 | - | V | | | | $I_O = -9 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$ | 1.7 | 5 - | 1.75 | - | V | | | | $I_O = -12 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$ | 2.3 | - | 2.3 | - | V | | $V_{OL}$ | LOW-level | $V_I = V_{IH}$ or $V_{IL}$ | | | | | | | | output voltage | $I_O = 100 \ \mu A;$ $V_{CC(A)} = V_{CC(B)} = 0.8 \ V \text{ to } 3.6 \ V$ | - | 0.1 | - | 0.1 | V | | | | $I_O = 3 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.1 \text{ V}$ | | 0.25 | - | 0.25 | V | | | | $I_O = 6 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.4 \text{ V}$ | - | 0.35 | - | 0.35 | V | | | | $I_O = 8 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 1.65 \text{ V}$ | - | 0.45 | - | 0.45 | V | | | | $I_O = 9 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 2.3 \text{ V}$ | - | 0.55 | - | 0.55 | V | | | | $I_O = 12 \text{ mA};$<br>$V_{CC(A)} = V_{CC(B)} = 3.0 \text{ V}$ | - | 0.7 | - | 0.7 | V | | I <sub>I</sub> | input leakage<br>current | DIR, $\overline{OE}$ input; $V_I = 0$ V or 3.6 V; $V_{CC(A)} = V_{CC(B)} = 0.8$ V to 3.6 V | - | ±1 | - | ±5 | μΑ | | l <sub>OZ</sub> | OFF-state output current | A or B port; $V_O = 0 \text{ V or } V_{CCO}$ ;<br>$V_{CC(A)} = V_{CC(B)} = 3.6 \text{ V}$ | [3] _ | ±5 | - | ±30 | μΑ | | | | suspend mode A port;<br>$V_O = 0 \text{ V or } V_{CCO}; V_{CC(A)} = 3.6 \text{ V};$<br>$V_{CC(B)} = 0 \text{ V}$ | [3] _ | ±5 | - | ±30 | μА | | | | suspend mode B port;<br>$V_O = 0 \text{ V or } V_{CCO}; V_{CC(A)} = 0 \text{ V};$<br>$V_{CC(B)} = 3.6 \text{ V}$ | [3] - | ±5 | - | ±30 | μΑ | | I <sub>OFF</sub> | power-off<br>leakage | A port; $V_1$ or $V_O$ = 0 V to 3.6 V; $V_{CC(A)}$ = 0 V; $V_{CC(B)}$ = 0.8 V to 3.6 V | - | ±5 | - | ±30 | μΑ | | | current | B port; $V_1$ or $V_0 = 0$ V to 3.6 V;<br>$V_{CC(B)} = 0$ V; $V_{CC(A)} = 0.8$ V to 3.6 V | - | ±5 | - | ±30 | μΑ | Table 7. Static characteristics ...continued[1][2] At recommended operating conditions; voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | –40 °C t | o +85 °C | –40 °C to | +125 °C | Unit | |-----------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------|----------|----------|-----------|---------|------| | | | | Min | Max | Min | Max | | | I <sub>CC</sub> | supply current | A port; $V_I = 0 \text{ V or } V_{CCI}$ ; $I_O = 0 \text{ A}$ | | | | | | | | | $V_{CC(A)} = 0.8 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | - | 10 | - | 55 | μΑ | | | | $V_{CC(A)} = 1.1 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$ | - | 8 | - | 50 | μΑ | | | | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$ | - | 8 | - | 50 | μΑ | | | | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$ | -2 | - | -12 | - | μΑ | | | | B port; $V_I = 0 \text{ V or } V_{CCI}$ ; $I_O = 0 \text{ A}$ | | | | | | | | | $V_{CC(A)} = 0.8 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 0.8 \text{ V to } 3.6 \text{ V}$ | - | 10 | - | 55 | μΑ | | | | $V_{CC(A)} = 1.1 \text{ V to } 3.6 \text{ V};$<br>$V_{CC(B)} = 1.1 \text{ V to } 3.6 \text{ V}$ | - | 8 | - | 50 | μΑ | | | | $V_{CC(A)} = 3.6 \text{ V}; V_{CC(B)} = 0 \text{ V}$ | -2 | - | -12 | - | μΑ | | | | $V_{CC(A)} = 0 \text{ V}; V_{CC(B)} = 3.6 \text{ V}$ | - | 8 | - | 50 | μΑ | | | | A plus B port ( $I_{CC(A)} + I_{CC(B)}$ );<br>$I_O = 0$ A; $V_I = 0$ V or $V_{CCI}$ ;<br>$V_{CC(A)} = 0.8$ V to 3.6 V;<br>$V_{CC(B)} = 0.8$ V to 3.6 V | - | 20 | - | 70 | μΑ | | | | A plus B port ( $I_{CC(A)} + I_{CC(B)}$ );<br>$I_O = 0$ A; $V_I = 0$ V or $V_{CCI}$ ;<br>$V_{CC(A)} = 1.1$ V to 3.6 V;<br>$V_{CC(B)} = 1.1$ V to 3.6 V | - | 16 | - | 65 | μΑ | <sup>[1]</sup> $V_{CCO}$ is the supply voltage associated with the output port. Table 8. Typical total supply current $(I_{CC(A)} + I_{CC(B)})$ | V <sub>CC(A)</sub> | V <sub>CC(B)</sub> | | | | | | Unit | | |--------------------|--------------------|-------|-------|-------|-------|-------|-------|----| | | 0 V | 0.8 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | | | 0 V | 0 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | μΑ | | 0.8 V | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.3 | 1.6 | μΑ | | 1.2 V | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.8 | μΑ | | 1.5 V | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.4 | μΑ | | 1.8 V | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | 0.2 | μΑ | | 2.5 V | 0.1 | 0.3 | 0.1 | 0.1 | 0.1 | 0.1 | 0.1 | μΑ | | 3.3 V | 0.1 | 1.6 | 0.8 | 0.4 | 0.2 | 0.1 | 0.1 | μΑ | <sup>[2]</sup> V<sub>CCI</sub> is the supply voltage associated with the data input port. <sup>[3]</sup> For I/O ports, the parameter $I_{\mbox{\scriptsize OZ}}$ includes the input leakage current. ## 10. Dynamic characteristics Table 9. Typical dynamic characteristics at $V_{CC(A)} = 0.8 \text{ V}$ and $T_{amb} = 25 ^{\circ}\text{C}$ [1] Voltages are referenced to GND (ground = 0 V); for test circuit see <u>Figure 7</u>; for wave forms see <u>Figure 5</u> and <u>Figure 6</u> | | | ,, | | | | | | | | |-----------------------------|-------------------|------------|--------------------|-------|-------|-------|-------|-------|----| | Symbol | Parameter | Conditions | V <sub>CC(B)</sub> | | | | | | | | | | | 0.8 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | | | t <sub>pd</sub> | propagation delay | An to Bn | 14.4 | 7.0 | 6.2 | 6.0 | 5.9 | 6.0 | ns | | | | Bn to An | 14.4 | 12.4 | 12.1 | 11.9 | 11.8 | 11.8 | ns | | t <sub>dis</sub> | disable time | OE to An | 16.2 | 16.2 | 16.2 | 16.2 | 16.2 | 16.2 | ns | | | | OE to Bn | 17.6 | 10.0 | 9.0 | 9.1 | 8.7 | 9.3 | ns | | t <sub>en</sub> enable time | enable time | OE to An | 21.9 | 21.9 | 21.9 | 21.9 | 21.9 | 21.9 | ns | | | | OE to Bn | 22.2 | 11.1 | 9.8 | 9.4 | 9.4 | 9.6 | ns | <sup>[1]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ ; $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ ; $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . Table 10. Typical dynamic characteristics at $V_{CC(B)} = 0.8 \text{ V}$ and $T_{amb} = 25 ^{\circ}\text{C}$ [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7; for wave forms see Figure 5 and Figure 6 | Symbol | Parameter | Conditions | V <sub>CC(A)</sub> | | | | | | | |-----------------------------|-------------------|------------|--------------------|-------|-------|-------|-------|-------|----| | | | | 0.8 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | | | $t_{pd}$ | propagation delay | An to Bn | 14.4 | 12.4 | 12.1 | 11.9 | 11.8 | 11.8 | ns | | | | Bn to An | 14.4 | 7.0 | 6.2 | 6.0 | 5.9 | 6.0 | ns | | t <sub>dis</sub> | disable time | OE to An | 16.2 | 5.9 | 4.4 | 4.2 | 3.1 | 3.5 | ns | | | | OE to Bn | 17.6 | 14.2 | 13.7 | 13.6 | 13.3 | 13.1 | ns | | t <sub>en</sub> enable time | OE to An | 21.9 | 6.4 | 4.4 | 3.5 | 2.6 | 2.3 | ns | | | | | OE to Bn | 22.2 | 17.7 | 17.2 | 17.0 | 16.8 | 16.7 | ns | <sup>[1]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ ; $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ ; $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . Table 11. Typical power dissipation capacitance at $V_{CC(A)} = V_{CC(B)}$ and $T_{amb} = 25 \,^{\circ}C$ [1][2] Voltages are referenced to GND (ground = 0 V). | Symbol | Parameter | Conditions | | | V <sub>CC(A)</sub> = | = V <sub>CC(B)</sub> | | | Unit | |----------|-----------------------------------------------|-----------------------------------------------|-------|-------|----------------------|----------------------|-------|-------|------| | | | | 0.8 V | 1.2 V | 1.5 V | 1.8 V | 2.5 V | 3.3 V | | | $C_{PD}$ | power dissipation capacitance | A port: (direction An to Bn); output enabled | 0.2 | 0.2 | 0.2 | 0.3 | 0.4 | 0.5 | pF | | | | A port: (direction An to Bn); output disabled | 0.2 | 0.2 | 0.2 | 0.3 | 0.4 | 0.5 | pF | | | A port: (direction Bn to An); output enabled | 9 | 9 | 10 | 10 | 11 | 13 | pF | | | | | A port: (direction Bn to An); output disabled | 0.6 | 0.6 | 0.6 | 0.7 | 0.7 | 8.0 | pF | | | | B port: (direction An to Bn); output enabled | 9 | 9 | 10 | 10 | 11 | 13 | pF | | | B port: (direction An to Bn); output disabled | 0.6 | 0.6 | 0.6 | 0.7 | 0.7 | 8.0 | pF | | | | | B port: (direction Bn to An); output enabled | 0.2 | 0.2 | 0.2 | 0.3 | 0.4 | 0.5 | pF | | | | B port: (direction Bn to An); output disabled | 0.2 | 0.2 | 0.2 | 0.3 | 0.4 | 0.5 | pF | <sup>[1]</sup> $C_{PD}$ is used to determine the dynamic power dissipation ( $P_D$ in $\mu W$ ). $P_D = C_{PD} \times V_{CC}^2 \times f_i \times N + \Sigma (C_L \times V_{CC}^2 \times f_o)$ where: $f_i$ = input frequency in MHz; $f_o = output frequency in MHz;$ $C_L$ = load capacitance in pF; V<sub>CC</sub> = supply voltage in V; N = number of inputs switching; $\Sigma(C_L \times V_{CC}{}^2 \times f_o)$ = sum of the outputs. [2] $f_i$ = 10 MHz; $V_I$ = GND to $V_{CC}$ ; $t_r$ = $t_f$ = 1 ns; $C_L$ = 0 pF; $R_L$ = $\infty$ $\Omega$ . Table 12. Dynamic characteristics for temperature range $-40~^{\circ}\text{C}$ to $+85~^{\circ}\text{C}$ [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7; for wave forms see Figure 5 and Figure 6. | | | | | , · | | | | | | | | | | |----------------------|----------------|------------|-------|---------|-------|---------|-----|--------|-------|---------|-------|---------|------| | Symbol | Parameter | Conditions | | | | | Vc | C(B) | | | | | Unit | | | | | 1.2 V | ± 0.1 V | 1.5 V | ± 0.1 V | | 0.15 V | 2.5 V | ± 0.2 V | 3.3 V | ± 0.3 V | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | V <sub>CC(A)</sub> = | 1.1 V to 1.3 V | ' | | • | | • | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 9.0 | 0.5 | 6.7 | 0.5 | 5.8 | 0.5 | 4.9 | 0.5 | 4.8 | ns | | | delay | Bn to An | 0.5 | 9.0 | 0.5 | 8.5 | 0.5 | 8.3 | 0.5 | 8.0 | 0.5 | 7.8 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 11.8 | 0.5 | 11.8 | 0.5 | 11.8 | 0.5 | 11.8 | 0.5 | 11.8 | ns | | | | OE to Bn | 0.5 | 12.3 | 0.5 | 9.5 | 0.5 | 9.4 | 0.5 | 8.0 | 0.5 | 8.9 | ns | | t <sub>en</sub> ei | enable time | OE to An | 1.1 | 14.4 | 1.1 | 14.4 | 1.1 | 14.4 | 1.1 | 14.4 | 1.1 | 14.4 | ns | | | | OE to Bn | 1.1 | 14.2 | 1.1 | 10.4 | 1.1 | 9.0 | 1.0 | 7.7 | 1.0 | 7.3 | ns | | V <sub>CC(A)</sub> = | 1.4 V to 1.6 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 8.5 | 0.5 | 5.6 | 0.5 | 4.7 | 0.5 | 4.4 | 0.5 | 4.1 | ns | | | delay | Bn to An | 0.5 | 6.7 | 0.5 | 5.6 | 0.5 | 5.3 | 0.5 | 5.2 | 0.5 | 5.0 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 8.6 | 0.5 | 8.6 | 0.5 | 8.6 | 0.5 | 8.6 | 0.5 | 8.6 | ns | | | | OE to Bn | 0.5 | 11.2 | 0.5 | 8.4 | 0.5 | 7.6 | 0.5 | 7.2 | 0.5 | 7.8 | ns | | t <sub>en</sub> | enable time | OE to An | 1.1 | 8.7 | 1.1 | 8.7 | 1.1 | 8.7 | 1.1 | 8.7 | 1.1 | 8.7 | ns | | | | OE to Bn | 1.1 | 12.8 | 1.1 | 8.1 | 1.1 | 7.1 | 1.0 | 5.6 | 1.0 | 5.2 | ns | | V <sub>CC(A)</sub> = | 1.65 V to 1.95 | V | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 8.3 | 0.5 | 5.3 | 0.5 | 4.5 | 0.5 | 3.8 | 0.5 | 3.5 | ns | | 1 . | delay | Bn to An | 0.5 | 5.8 | 0.5 | 4.7 | 0.5 | 4.5 | 0.5 | 4.3 | 0.5 | 4.1 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 7.1 | 0.5 | 7.1 | 0.5 | 7.1 | 0.5 | 7.1 | 0.5 | 7.1 | ns | | | | OE to Bn | 0.5 | 10.9 | 0.5 | 7.8 | 0.5 | 6.9 | 0.5 | 6.0 | 0.5 | 5.8 | ns | | t <sub>en</sub> | enable time | OE to An | 1.0 | 6.8 | 1.0 | 6.8 | 1.0 | 6.8 | 1.0 | 6.8 | 1.0 | 6.8 | ns | | | | OE to Bn | 1.1 | 12.4 | 1.1 | 8.2 | 1.0 | 6.7 | 0.5 | 5.1 | 0.5 | 4.5 | ns | | V <sub>CC(A)</sub> = | 2.3 V to 2.7 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 8.0 | 0.5 | 5.2 | 0.5 | 4.3 | 0.5 | 3.3 | 0.5 | 2.9 | ns | | | delay | Bn to An | 0.5 | 4.9 | 0.5 | 4.4 | 0.5 | 3.8 | 0.5 | 3.3 | 0.5 | 3.1 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 5.1 | 0.5 | 5.1 | 0.5 | 5.1 | 0.5 | 5.1 | 0.5 | 5.1 | ns | | | | OE to Bn | 0.5 | 10.4 | 0.5 | 7.1 | 0.5 | 6.3 | 0.5 | 5.1 | 0.5 | 5.2 | ns | | t <sub>en</sub> | enable time | OE to An | 0.5 | 4.8 | 0.5 | 4.8 | 0.5 | 4.8 | 0.5 | 4.8 | 0.5 | 4.8 | ns | | | | OE to Bn | 1.1 | 11.9 | 1.1 | 7.9 | 0.5 | 6.4 | 0.5 | 4.6 | 0.5 | 4.0 | ns | | V <sub>CC(A)</sub> = | 3.0 V to 3.6 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 7.8 | 0.5 | 5.0 | 0.5 | 4.1 | 0.5 | 3.1 | 0.5 | 2.7 | ns | | | delay | Bn to An | 0.5 | 4.8 | 0.5 | 4.1 | 0.5 | 3.5 | 0.5 | 2.9 | 0.5 | 2.7 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 4.9 | 0.5 | 4.9 | 0.5 | 4.9 | 0.5 | 4.9 | 0.5 | 4.9 | ns | | | | OE to Bn | 0.5 | 10.1 | 0.5 | 6.9 | 0.5 | 6.0 | 0.5 | 4.8 | 0.5 | 5.0 | ns | | t <sub>en</sub> | enable time | OE to An | 0.5 | 4.0 | 0.5 | 4.0 | 0.5 | 4.0 | 0.5 | 4.0 | 0.5 | 4.0 | ns | | | | OE to Bn | 1.1 | 11.7 | 1.1 | 7.8 | | 6.2 | 0.5 | | | 3.9 | | <sup>[1]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ ; $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ ; $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . 12 of 23 8-bit dual supply translating transceiver; 3-state Table 13. Dynamic characteristics for temperature range -40 °C to +125 °C [1] Voltages are referenced to GND (ground = 0 V); for test circuit see Figure 7; for wave forms see Figure 5 and Figure 6 | Symbol | Parameter | Conditions | V <sub>CC(B)</sub> | | | | | | | | Unit | | | |----------------------|----------------|------------|--------------------|---------|-------|---------|----------------|------|-------------------|------|-------------------|------|----| | | | | 1.2 V | ± 0.1 V | 1.5 V | ± 0.1 V | 1.8 V ± 0.15 V | | 2.5 V $\pm$ 0.2 V | | 3.3 V $\pm$ 0.3 V | | | | | | | Min | Max | Min | Max | Min | Max | Min | Max | Min | Max | | | V <sub>CC(A)</sub> = | 1.1 V to 1.3 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 9.9 | 0.5 | 7.4 | 0.5 | 6.4 | 0.5 | 5.4 | 0.5 | 5.3 | ns | | | delay | Bn to An | 0.5 | 9.9 | 0.5 | 9.4 | 0.5 | 9.2 | 0.5 | 8.8 | 0.5 | 8.6 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 13.0 | 0.5 | 13.0 | 0.5 | 13.0 | 0.5 | 13.0 | 0.5 | 13.0 | ns | | | | OE to Bn | 0.5 | 13.6 | 0.5 | 10.5 | 0.5 | 10.4 | 0.5 | 8.8 | 0.5 | 9.8 | ns | | t <sub>en</sub> | enable time | OE to An | 1.1 | 15.9 | 1.1 | 15.9 | 1.1 | 15.9 | 1.1 | 15.9 | 1.1 | 15.9 | ns | | | | OE to Bn | 1.1 | 15.7 | 1.1 | 11.5 | 1.1 | 9.9 | 1.0 | 8.5 | 1.0 | 8.1 | ns | | V <sub>CC(A)</sub> = | 1.4 V to 1.6 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 9.4 | 0.5 | 6.2 | 0.5 | 5.2 | 0.5 | 4.9 | 0.5 | 4.6 | ns | | | delay | Bn to An | 0.5 | 7.4 | 0.5 | 6.2 | 0.5 | 5.9 | 0.5 | 5.8 | 0.5 | 5.5 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 9.5 | 0.5 | 9.5 | 0.5 | 9.5 | 0.5 | 9.5 | 0.5 | 9.5 | ns | | | | OE to Bn | 0.5 | 12.4 | 0.5 | 9.3 | 0.5 | 8.4 | 0.5 | 8.0 | 0.5 | 8.6 | ns | | t <sub>en</sub> | enable time | OE to An | 1.1 | 9.6 | 1.1 | 9.6 | 1.1 | 9.6 | 1.1 | 9.6 | 1.1 | 9.6 | ns | | | | OE to Bn | 1.1 | 14.1 | 1.1 | 9.0 | 1.1 | 7.9 | 1.0 | 6.2 | 1.0 | 5.8 | ns | | V <sub>CC(A)</sub> = | 1.65 V to 1.95 | ٧ | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 9.2 | 0.5 | 5.9 | 0.5 | 5.0 | 0.5 | 4.2 | 0.5 | 3.9 | ns | | | delay | Bn to An | 0.5 | 6.4 | 0.5 | 5.2 | 0.5 | 5.0 | 0.5 | 4.8 | 0.5 | 4.6 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 7.9 | 0.5 | 7.9 | 0.5 | 7.9 | 0.5 | 7.9 | 0.5 | 7.9 | ns | | | | OE to Bn | 0.5 | 12.0 | 0.5 | 8.6 | 0.5 | 7.6 | 0.5 | 6.6 | 0.5 | 6.4 | ns | | t <sub>en</sub> | enable time | OE to An | 1.0 | 7.5 | 1.0 | 7.5 | 1.0 | 7.5 | 1.0 | 7.5 | 1.0 | 7.5 | ns | | | | OE to Bn | 1.1 | 13.7 | 1.1 | 9.1 | 1.0 | 7.4 | 0.5 | 5.7 | 0.5 | 5.0 | ns | | V <sub>CC(A)</sub> = | 2.3 V to 2.7 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 8.8 | 0.5 | 5.8 | 0.5 | 4.8 | 0.5 | 3.7 | 0.5 | 3.2 | ns | | | delay | Bn to An | 0.5 | 5.4 | 0.5 | 4.9 | 0.5 | 4.2 | 0.5 | 3.7 | 0.5 | 3.5 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 5.7 | 0.5 | 5.7 | 0.5 | 5.7 | 0.5 | 5.7 | 0.5 | 5.7 | ns | | | | OE to Bn | 0.5 | 11.5 | 0.5 | 7.9 | 0.5 | 7.0 | 0.5 | 5.7 | 0.5 | 5.8 | ns | | t <sub>en</sub> | enable time | OE to An | 0.5 | 5.3 | 0.5 | 5.3 | 0.5 | 5.3 | 0.5 | 5.3 | 0.5 | 5.3 | ns | | | | OE to Bn | 1.1 | 13.1 | 1.1 | 8.7 | 0.5 | 7.1 | 0.5 | 5.1 | 0.5 | 4.4 | ns | | V <sub>CC(A)</sub> = | 3.0 V to 3.6 V | | | | | | | | | | | | | | t <sub>pd</sub> | propagation | An to Bn | 0.5 | 8.6 | 0.5 | 5.5 | 0.5 | 4.6 | 0.5 | 3.5 | 0.5 | 3.0 | ns | | | delay | Bn to An | 0.5 | 5.3 | 0.5 | 4.6 | 0.5 | 3.9 | 0.5 | 3.2 | 0.5 | 3.0 | ns | | t <sub>dis</sub> | disable time | OE to An | 0.5 | 5.4 | 0.5 | 5.4 | 0.5 | 5.4 | 0.5 | 5.4 | 0.5 | 5.4 | ns | | | | OE to Bn | 0.5 | 11.2 | 0.5 | 7.6 | 0.5 | 6.6 | 0.5 | 5.3 | 0.5 | 5.5 | ns | | t <sub>en</sub> | enable time | OE to An | 0.5 | 4.4 | 0.5 | 4.4 | 0.5 | 4.4 | 0.5 | 4.4 | 0.5 | 4.4 | ns | | | | OE to Bn | 1.1 | 12.9 | 1.1 | 8.6 | 0.5 | 6.9 | 0.5 | 5.0 | 0.5 | 4.3 | ns | | | | | | | | | | | | | | | | <sup>[1]</sup> $t_{pd}$ is the same as $t_{PLH}$ and $t_{PHL}$ ; $t_{dis}$ is the same as $t_{PLZ}$ and $t_{PHZ}$ ; $t_{en}$ is the same as $t_{PZL}$ and $t_{PZH}$ . 74AVC8T245\_2 © NXP B.V. 2009. All rights reserved. Rev. 02 — 28 April 2009 ### 11. Waveforms Measurement points are given in Table 14. $\ensuremath{V_{OL}}$ and $\ensuremath{V_{OH}}$ are typical output voltage levels that occur with the output load. Fig 5. The data input (An, Bn) to output (Bn, An) propagation delay times Fig 6. Enable and disable times Table 14. Measurement points | Supply voltage | Input <sup>[1]</sup> | Output[2] | | | |-----------------------------------------|----------------------|---------------------|--------------------------|--------------------------| | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>M</sub> | V <sub>M</sub> | V <sub>X</sub> | V <sub>Y</sub> | | 0.8 V to 1.6 V | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.1 V | $V_{OH} - 0.1 V$ | | 1.65 V to 2.7 V | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.15 V | V <sub>OH</sub> – 0.15 V | | 3.0 V to 3.6 V | 0.5V <sub>CCI</sub> | 0.5V <sub>CCO</sub> | V <sub>OL</sub> + 0.3 V | V <sub>OH</sub> – 0.3 V | <sup>[1]</sup> $V_{\text{CCI}}$ is the supply voltage associated with the data input port. <sup>[2]</sup> $V_{\text{CCO}}$ is the supply voltage associated with the output port. Test data is given in Table 15. R<sub>L</sub> = Load resistance. C<sub>L</sub> = Load capacitance including jig and probe capacitance. $R_T$ = Termination resistance. $V_{\mathsf{EXT}}$ = External voltage for measuring switching times. Fig 7. Load circuit for switching times Table 15. Test data | Supply voltage | Input | | Load | _oad | | V <sub>EXT</sub> | | | | |-----------------------------------------|--------------------|------------|-------|--------------------|-------------------------------------|-------------------------------------|-----------------------------------------|--|--| | V <sub>CC(A)</sub> , V <sub>CC(B)</sub> | V <sub>I</sub> [1] | ∆t/∆V[2] | CL | R <sub>L</sub> | t <sub>PLH</sub> , t <sub>PHL</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> [3] | | | | 0.8 V to 1.6 V | $V_{CCI}$ | ≤1.0 ns/V | 15 pF | $2~\text{k}\Omega$ | open | GND | 2V <sub>CCO</sub> | | | | 1.65 V to 2.7 V | $V_{CCI}$ | ≤ 1.0 ns/V | 15 pF | 2 kΩ | open | GND | 2V <sub>CCO</sub> | | | | 3.0 V to 3.6 V | V <sub>CCI</sub> | ≤ 1.0 ns/V | 15 pF | 2 kΩ | open | GND | 2V <sub>CCO</sub> | | | - [1] $V_{CCI}$ is the supply voltage associated with the data input port. - [2] $dV/dt \ge 1.0 V/ns$ - [3] $V_{\text{CCO}}$ is the supply voltage associated with the output port. ## 12. Typical propagation delay characteristics - (1) $V_{CC(B)} = 0.8 \text{ V}.$ - (2) $V_{CC(B)} = 1.2 \text{ V}.$ - (3) $V_{CC(B)} = 1.5 \text{ V}.$ - (4) $V_{CC(B)} = 1.8 \text{ V}.$ - (5) $V_{CC(B)} = 2.5 \text{ V}.$ - (6) $V_{CC(B)} = 3.3 \text{ V}.$ b. Propagation delay (An to Bn); $V_{CC(B)} = 0.8 \text{ V}$ 15 of 23 - (1) $V_{CC(A)} = 0.8 \text{ V}.$ - (2) $V_{CC(A)} = 1.2 \text{ V}.$ - (3) $V_{CC(A)} = 1.5 \text{ V}.$ - (4) $V_{CC(A)} = 1.8 \text{ V}.$ - (5) $V_{CC(A)} = 2.5 \text{ V}.$ - (6) $V_{CC(A)} = 3.3 \text{ V}.$ Fig 8. Typical propagation delay versus load capacitance; T<sub>amb</sub> = 25 °C a. LOW to HIGH propagation delay (An to Bn); $V_{CC(A)} = 1.2 \text{ V}$ - c. LOW to HIGH propagation delay (An to Bn); $V_{CC(A)} = 1.5 \text{ V}$ - (1) $V_{CC(B)} = 1.2 \text{ V}.$ - (2) $V_{CC(B)} = 1.5 \text{ V}.$ - (3) $V_{CC(B)} = 1.8 \text{ V}.$ - (4) $V_{CC(B)} = 2.5 \text{ V}.$ - (5) $V_{CC(B)} = 3.3 \text{ V}.$ Fig 9. Typical propagation delay versus load capacitance; $T_{amb} = 25$ °C b. HIGH to LOW propagation delay (An to Bn); $V_{CC(A)} = 1.2 \text{ V}$ d. HIGH to LOW propagation delay (An to Bn); $V_{CC(A)} = 1.5 \text{ V}$ 74AVC8T245\_2 Rev. 02 — 28 April 2009 **Product data sheet** 16 of 23 a. LOW to HIGH propagation delay (An to Bn); $V_{CC(A)} = 1.8 \text{ V}$ - c. LOW to HIGH propagation delay (An to Bn); $V_{CC(A)} = 2.5 \text{ V}$ - (1) $V_{CC(B)} = 1.2 \text{ V}.$ - (2) $V_{CC(B)} = 1.5 \text{ V}.$ - (3) $V_{CC(B)} = 1.8 \text{ V}.$ - (4) $V_{CC(B)} = 2.5 \text{ V}.$ - (5) $V_{CC(B)} = 3.3 \text{ V}.$ - Fig 10. Typical propagation delay versus load capacitance; T<sub>amb</sub> = 25 °C b. HIGH to LOW propagation delay (An to Bn); $V_{CC(A)} = 1.8 \text{ V}$ d. HIGH to LOW propagation delay (An to Bn); $V_{CC(A)} = 2.5 \text{ V}$ 18 of 23 ### 8-bit dual supply translating transceiver; 3-state - a. LOW to HIGH propagation delay (An to Bn); $V_{CC(A)} = 3.3 \text{ V}$ - (1) $V_{CC(B)} = 1.2 \text{ V}.$ - (2) $V_{CC(B)} = 1.5 \text{ V}.$ - (3) $V_{CC(B)} = 1.8 \text{ V}.$ - (4) $V_{CC(B)} = 2.5 \text{ V}.$ - (5) $V_{CC(B)} = 3.3 \text{ V}.$ b. HIGH to LOW propagation delay (An to Bn); $V_{CC(A)} = 3.3 \text{ V}$ Fig 11. Typical propagation delay versus load capacitance; $T_{amb}$ = 25 $^{\circ}$ C ## 13. Package outline TSSOP24: plastic thin shrink small outline package; 24 leads; body width 4.4 mm SOT355-1 #### Notes - 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included. - 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included. | OUTLINE | | REFER | EUROPEAN | ISSUE DATE | | | |----------|-----|--------|----------|------------|------------|---------------------------------| | VERSION | IEC | JEDEC | JEITA | | PROJECTION | 1330E DATE | | SOT355-1 | | MO-153 | | | | <del>99-12-27</del><br>03-02-19 | | | • | | | | | | Fig 12. Package outline SOT355-1 (TSSOP24) SOT815-1 Fig 13. Package outline SOT815-1 (DHVQFN24) NXP Semiconductors 74AVC8T245 8-bit dual supply translating transceiver; 3-state ## 14. Abbreviations #### Table 16. Abbreviations | Acronym | Description | |---------|-----------------------------------------| | CDM | Charged Device Model | | CMOS | Complementary Metal Oxide Semiconductor | | DUT | Device Under Test | | ESD | ElectroStatic Discharge | | HBM | Human Body Model | | MM | Machine Model | ## 15. Revision history ### Table 17. Revision history | Document ID | Release date | Data sheet status | Change notice | Supersedes | |----------------|--------------|----------------------------------------------------|-------------------|--------------| | 74AVC8T245_2 | 20090428 | Product data sheet | - | 74AVC8T245_1 | | Modifications: | | Pinning information":<br>in names changed in pin d | escription table. | | | 74AVC8T245_1 | 20080711 | Product data sheet | - | - | NXP Semiconductors 74AVC8T245 #### 8-bit dual supply translating transceiver; 3-state ### 16. Legal information #### 16.1 Data sheet status | Document status[1][2] | Product status[3] | Definition | |--------------------------------|-------------------|---------------------------------------------------------------------------------------| | Objective [short] data sheet | Development | This document contains data from the objective specification for product development. | | Preliminary [short] data sheet | Qualification | This document contains data from the preliminary specification. | | Product [short] data sheet | Production | This document contains the product specification. | - [1] Please consult the most recently issued document before initiating or completing a design. - [2] The term 'short data sheet' is explained in section "Definitions" - [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL <a href="http://www.nxp.com">http://www.nxp.com</a>. #### 16.2 Definitions **Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information. Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail. #### 16.3 Disclaimers General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk. **Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability. Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail. **No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. **Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities. #### 16.4 Trademarks Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners. #### 17. Contact information For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a> For sales office addresses, please send an email to: salesaddresses@nxp.com NXP Semiconductors 74AVC8T245 ### 8-bit dual supply translating transceiver; 3-state ### 18. Contents | 1 | General description | |------|----------------------------------------------| | 2 | Features | | 3 | Ordering information | | 4 | Functional diagram 2 | | 5 | Pinning information | | 5.1 | Pinning | | 5.2 | Pin description 4 | | 6 | Functional description 4 | | 7 | Limiting values 4 | | 8 | Recommended operating conditions 5 | | 9 | Static characteristics 5 | | 10 | Dynamic characteristics 9 | | 11 | Waveforms | | 12 | Typical propagation delay characteristics 15 | | 13 | Package outline | | 14 | Abbreviations | | 15 | Revision history | | 16 | Legal information | | 16.1 | Data sheet status | | 16.2 | Definitions | | 16.3 | Disclaimers | | 16.4 | Trademarks22 | | 17 | Contact information 22 | | 18 | Contents | Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'. © NXP B.V. 2009. All rights reserved. For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com Date of release: 28 April 2009 Document identifier: 74AVC8T245\_2