# **74ABT623**

### Octal transceiver with dual enable; non-inverting; 3-state

Rev. 03 — 22 October 2009

**Product data sheet** 

### 1. General description

The 74ABT623 high performance BiCMOS device combines low static and dynamic power dissipation with high speed and high output drive.

The 74ABT623 is an octal transceiver featuring non-inverting 3-state bus compatible outputs in both send and receive directions. This octal bus transceiver is designed for asynchronous two-way communication between data buses.

The control function implementation allows maximum flexibility in timing. This device allows data transmission from the A bus to the B bus or from the B bus to the A bus, depending upon the logic levels at the enable inputs (pins OEAB and OEBA). The enable inputs can be used to disable the device so that the buses are effectively isolated. The dual enable function configuration gives this transceiver the capability to store data by simultaneous enabling of pins OEAB and OEBA. Each output reinforces its input in this transceiver configuration. Thus, when both control inputs are enabled and all other data sources to the two sets of the bus lines are at high-impedance OFF-state, both sets of the bus lines will remain at their last states. The 8-bit codes appearing on the two sets of buses will be identical.

#### 2. Features

- Octal bidirectional bus interface
- 3-state buffers
- Power-up 3-state
- Output capability: +64 mA and -32 mA
- data inputs are disabled during 3-state mode
- Latch-up protection exceeds 500 mA per JESD78B class II level A
- ESD protection:
  - ◆ HBM JESD22-A114F exceeds 2000 V
  - MM JESD22-A115-A exceeds 200 V



### Octal transceiver with dual enable; non-inverting; 3-state

### 3. Ordering information

Table 1. Ordering information

| Type number | Package           |         |                                                                        |          |  |  |  |  |  |  |
|-------------|-------------------|---------|------------------------------------------------------------------------|----------|--|--|--|--|--|--|
|             | Temperature range | Name    | Description                                                            | Version  |  |  |  |  |  |  |
| 74ABT623D   | –40 °C to +85 °C  | SO20    | plastic small outline package; 20 leads; body width 7.5 mm             | SOT163-1 |  |  |  |  |  |  |
| 74ABT623DB  | –40 °C to +85 °C  | SSOP20  | plastic shrink small outline package; 20 leads;<br>body width 5.3 mm   | SOT339-1 |  |  |  |  |  |  |
| 74ABT623PW  | –40 °C to +85 °C  | TSSOP20 | plastic thin shrink small outline package; 20 leads; body width 4.4 mm | SOT360-1 |  |  |  |  |  |  |

## 4. Functional diagram



Octal transceiver with dual enable; non-inverting; 3-state



Octal transceiver with dual enable; non-inverting; 3-state

### 5. Pinning information

#### 5.1 Pinning



### 5.2 Pin description

Table 2. Pin description

| Symbol          | Pin                            | Description                       |
|-----------------|--------------------------------|-----------------------------------|
| OEAB            | 1                              | output enable input (active HIGH) |
| A0 to A7        | 2, 3, 4, 5, 6, 7, 8, 9         | data input or output              |
| B0 to B7        | 18, 17, 16, 15, 14, 13, 12, 11 | data input or output              |
| GND             | 10                             | ground (0 V)                      |
| OEBA            | 19                             | output enable input (active LOW)  |
| V <sub>CC</sub> | 20                             | supply voltage                    |

### 6. Functional description

Table 3. Function table[1]

| Input |      | Input or output |         |  |  |  |  |
|-------|------|-----------------|---------|--|--|--|--|
| OEAB  | OEBA | An              | Bn      |  |  |  |  |
| L     | L    | An = Bn         | input   |  |  |  |  |
| Н     | Н    | input           | Bn = An |  |  |  |  |
| L     | Н    | Z               | Z       |  |  |  |  |
| Н     | L    | An = Bn         | input   |  |  |  |  |
| Н     | L    | input           | Bn = An |  |  |  |  |

<sup>[1]</sup> H = HIGH voltage level; L = LOW voltage level; Z = high-impedance OFF-state.

74ABT623\_3 © NXP B.V. 2009. All rights reserved.

Octal transceiver with dual enable; non-inverting; 3-state

## 7. Limiting values

Table 4. Limiting values

In accordance with the Absolute Maximum Rating System (IEC 60134).

| Symbol           | Parameter               | Conditions                                                          | Min              | Max  | Unit |
|------------------|-------------------------|---------------------------------------------------------------------|------------------|------|------|
| $V_{CC}$         | supply voltage          |                                                                     | -0.5             | +7.0 | V    |
| $V_{I}$          | input voltage           |                                                                     | [ <u>1]</u> –1.2 | +7.0 | V    |
| V <sub>O</sub>   | output voltage          | output in OFF-state or<br>HIGH-state                                | <u>[1]</u> –0.5  | +5.5 | V    |
| I <sub>IK</sub>  | input diode current     | V <sub>I</sub> < 0 V                                                | -18              | -    | mA   |
| l <sub>OK</sub>  | output diode current    | V <sub>O</sub> < 0 V                                                | -50              | -    | mA   |
| lo               | output current          | output in LOW-state                                                 | -                | 128  | mA   |
| Tj               | junction temperature    |                                                                     | [2] _            | 150  | °C   |
| T <sub>stg</sub> | storage temperature     |                                                                     | -65              | +150 | °C   |
| P <sub>tot</sub> | total power dissipation | $T_{amb} = -40  ^{\circ}\text{C} \text{ to } +85  ^{\circ}\text{C}$ | <u>[3]</u> _     | 500  | mW   |

<sup>[1]</sup> The input and output voltage ratings may be exceeded if the input and output current ratings are observed.

### 8. Recommended operating conditions

Table 5. Recommended operating conditions

| Symbol              | Parameter                          | Conditions  | Min | Тур | Max      | Unit |
|---------------------|------------------------------------|-------------|-----|-----|----------|------|
| $V_{CC}$            | supply voltage                     |             | 4.5 | -   | 5.5      | V    |
| VI                  | input voltage                      |             | 0   | -   | $V_{CC}$ | V    |
| $V_{IH}$            | HIGH-level input voltage           |             | 2.0 | -   | -        | V    |
| $V_{IL}$            | LOW-level input voltage            |             | -   | -   | 0.8      | V    |
| I <sub>OH</sub>     | HIGH-level output current          |             | -32 | -   | -        | mA   |
| I <sub>OL</sub>     | LOW-level output current           |             | -   | -   | 64       | mA   |
| $\Delta t/\Delta V$ | input transition rise or fall rate |             | 0   | -   | 10       | ns/V |
| T <sub>amb</sub>    | ambient temperature                | in free air | -40 | -   | +85      | °C   |

<sup>[2]</sup> The performance capability of a high-performance integrated circuit in conjunction with its thermal environment can create junction temperatures which are detrimental to reliability. The maximum junction temperature of this integrated circuit should not exceed 150 °C.

<sup>[3]</sup> For SO20 package: P<sub>tot</sub> derates linearly with 8 mW/K above 70 °C.
For SSOP20 and TSSOP20 package: P<sub>tot</sub> derates linearly with 5.5 mW/K above 60 °C.

#### Octal transceiver with dual enable; non-inverting; 3-state

### 9. Static characteristics

Table 6. Static characteristics

| Symbol                | Parameter                          | Conditions                                                                                                    |            |      | 25 °C |      | –40 °C t | Uni  |    |
|-----------------------|------------------------------------|---------------------------------------------------------------------------------------------------------------|------------|------|-------|------|----------|------|----|
|                       |                                    |                                                                                                               |            | Min  | Тур   | Max  | Min      | Max  |    |
| V <sub>IK</sub>       | input clamping voltage             | $V_{CC} = 4.5 \text{ V}; I_{IK} = -18 \text{ mA}$                                                             |            | -    | -0.9  | -1.2 | -        | -1.2 | V  |
| V <sub>OH</sub>       | HIGH-level output                  | $V_I = V_{IL}$ or $V_{IH}$                                                                                    |            |      |       |      |          |      |    |
|                       | voltage                            | $V_{CC} = 4.5 \text{ V}; I_{OH} = -3 \text{ mA}$                                                              |            | 2.5  | 2.9   | -    | 2.5      | -    | V  |
|                       |                                    | $V_{CC} = 5.0 \text{ V}; I_{OH} = -3 \text{ mA}$                                                              |            | 3.0  | 3.4   | -    | 3.0      | -    | V  |
|                       |                                    | $V_{CC} = 4.5 \text{ V}; I_{OH} = -32 \text{ mA}$                                                             |            | 2.0  | 2.4   | -    | 2.0      | -    | V  |
| V <sub>OL</sub>       | LOW-level output voltage           | $V_{CC}$ = 4.5 V; $I_{OL}$ = 64 mA; $V_{I}$ = $V_{IL}$ or $V_{IH}$                                            |            | -    | 0.42  | 0.55 | -        | 0.55 | V  |
| I <sub>I</sub>        | input leakage current              | $V_{CC} = 5.5 \text{ V}; V_{I} = \text{GND or } 5.5 \text{ V}$                                                |            |      |       |      |          |      |    |
|                       |                                    | OEAB, <del>OEBA</del>                                                                                         |            | -    | ±0.01 | ±1.0 | -        | ±1.0 | μΑ |
|                       |                                    | An, Bn                                                                                                        |            | -    | ±5.0  | ±100 | -        | ±100 | μΑ |
| I <sub>OFF</sub>      | power-off leakage current          | $V_{CC}$ = 0.0 V; $V_{I}$ or $V_{O} \le 4.5$ V                                                                |            | -    | ±5.0  | ±100 | -        | ±100 | μΑ |
| I <sub>O(pu/pd)</sub> | power-up/power-down output current | $V_{CC}$ = 2.0 V; $V_{O}$ = 0.5 V;<br>$V_{I}$ = GND or $V_{CC}$ ; OEAB = GND;<br>$\overline{OEBA}$ = $V_{CC}$ | <u>[1]</u> | -    | ±5.0  | ±50  | -        | ±50  | μΑ |
| l <sub>OZ</sub>       | OFF-state output                   | $V_{CC} = 5.5 \text{ V}; V_I = V_{IL} \text{ or } V_{IH}$                                                     |            |      |       |      |          |      |    |
|                       | current                            | $V_0 = 2.7 \text{ V}$                                                                                         |            | -    | 5.0   | 50   | -        | 50   | μΑ |
|                       |                                    | $V_0 = 0.5 V$                                                                                                 |            | -    | -5.0  | -50  | -        | -50  | μΑ |
| I <sub>LO</sub>       | output leakage current             | HIGH-state; $V_O = 5.5 \text{ V}$ ;<br>$V_{CC} = 5.5 \text{ V}$ ; $V_I = \text{GND or } V_{CC}$               |            | -    | 5.0   | 50   | -        | 50   | μΑ |
| I <sub>O</sub>        | output current                     | $V_{CC} = 5.5 \text{ V}; V_{O} = 2.5 \text{ V}$                                                               | [2]        | -180 | -100  | -50  | -180     | -50  | mΑ |
| I <sub>CC</sub>       | supply current                     | $V_{CC}$ = 5.5 V; $V_I$ = GND or $V_{CC}$                                                                     |            |      |       |      |          |      |    |
|                       |                                    | outputs HIGH-state                                                                                            |            | -    | 50    | 250  | -        | 250  | μΑ |
|                       |                                    | outputs LOW-state                                                                                             |            | -    | 24    | 30   | -        | 30   | mΑ |
|                       |                                    | outputs disabled                                                                                              |            | -    | 50    | 250  | -        | 250  | μΑ |
| $\Delta I_{CC}$       | additional supply current          | per input pin; $V_{CC}$ = 5.5 V; one input pin at 3.4 V, other inputs at $V_{CC}$ or GND                      | [3]        |      |       |      |          |      |    |
|                       |                                    | outputs enabled                                                                                               |            | -    | 0.5   | 1.5  | -        | 1.5  | mΑ |
|                       |                                    | outputs disabled                                                                                              |            | -    | 50    | 250  | -        | 250  | mΑ |
|                       |                                    | one enable input at 3.4 V and other inputs at $\ensuremath{\text{V}_{\text{CC}}}$ or GND; outputs disabled    |            | -    | 0.5   | 1.5  | -        | 1.5  | mA |
| Cı                    | input capacitance                  | $V_I = 0 \text{ V or } V_{CC}$                                                                                |            | -    | 4     | -    | -        | -    | рF |
| C <sub>I/O</sub>      | input/output<br>capacitance        | outputs disabled; $V_O = 0 V \text{ or } V_{CC}$                                                              |            | -    | 7     | -    | -        | -    | pF |

<sup>[1]</sup> This parameter is valid for any  $V_{CC}$  between 0 V and 2.1 V, with a transition time of up to 10 ms. From  $V_{CC}$  = 2.1 V to  $V_{CC}$  = 5 V  $\pm$  10 %, a transition time of up to 100 ms is permitted.

74ABT623\_3 © NXP B.V. 2009. All rights reserved.

<sup>[2]</sup> Not more than one output should be tested at a time, and the duration of the test should not exceed one second.

<sup>[3]</sup> This is the increase in supply current for each input at 3.4 V.

#### Octal transceiver with dual enable; non-inverting; 3-state

### 10. Dynamic characteristics

**Dynamic characteristics** GND = 0 V; for test circuit, see Figure 9.

| Symbol           | Parameter                           | Conditions                                        | 25 °C | ; V <sub>CC</sub> = | 5.0 V | -40 °C to<br>V <sub>CC</sub> = 5.0 | Unit |    |
|------------------|-------------------------------------|---------------------------------------------------|-------|---------------------|-------|------------------------------------|------|----|
|                  |                                     |                                                   | Min   | Тур                 | Max   | Min                                | Max  |    |
| t <sub>PLH</sub> | LOW to HIGH propagation delay       | An to Bn or Bn to An; see Figure 6                | 1.0   | 2.6                 | 4.1   | 1.0                                | 4.6  | ns |
| t <sub>PHL</sub> | HIGH to LOW propagation delay       | An to Bn or Bn to An; see Figure 6                | 1.0   | 2.7                 | 4.2   | 1.0                                | 4.6  | ns |
| t <sub>PZH</sub> | OFF-state to HIGH propagation delay | OEAB, OEBA to An or Bn; see Figure 7 and Figure 8 | 1.7   | 3.4                 | 6.5   | 1.7                                | 7.5  | ns |
| t <sub>PZL</sub> | OFF-state to LOW propagation delay  | OEAB, OEBA to An or Bn; see Figure 7 and Figure 8 | 1.7   | 4.8                 | 6.5   | 1.7                                | 7.5  | ns |
| t <sub>PHZ</sub> | HIGH to OFF-state propagation delay | OEAB, OEBA to An or Bn; see Figure 7 and Figure 8 | 1.7   | 3.6                 | 6.5   | 1.7                                | 7.5  | ns |
| t <sub>PLZ</sub> | LOW to OFF-state propagation delay  | OEAB, OEBA to An or Bn; see Figure 7 and Figure 8 | 1.7   | 3.1                 | 6.5   | 1.7                                | 7.5  | ns |

### 11. Waveforms



7 of 15

#### Octal transceiver with dual enable; non-inverting; 3-state





Table 8. Measurement points

| Input            |       | Output                  |                  |  |  |  |  |  |
|------------------|-------|-------------------------|------------------|--|--|--|--|--|
| ı V <sub>M</sub> |       | V <sub>X</sub>          | V <sub>Y</sub>   |  |  |  |  |  |
| 3.0 V            | 1.5 V | V <sub>OL</sub> + 0.3 V | $V_{OH} - 0.3 V$ |  |  |  |  |  |

74ABT623\_3 © NXP B.V. 2009. All rights reserved.

#### Octal transceiver with dual enable; non-inverting; 3-state



Table 9. Test data

| Input                           | Load                          |       | V <sub>EXT</sub>                    |                                     |                                     |  |  |  |  |
|---------------------------------|-------------------------------|-------|-------------------------------------|-------------------------------------|-------------------------------------|--|--|--|--|
| t <sub>r</sub> , t <sub>f</sub> | C <sub>L</sub> R <sub>L</sub> |       | t <sub>PHL</sub> , t <sub>PLH</sub> | t <sub>PZH</sub> , t <sub>PHZ</sub> | t <sub>PZL</sub> , t <sub>PLZ</sub> |  |  |  |  |
| ≤ 2.5 ns                        | 50 pF                         | 500 Ω | open                                | open                                | 7.0 V                               |  |  |  |  |

9 of 15

Octal transceiver with dual enable; non-inverting; 3-state

### 12. Package outline

#### SO20: plastic small outline package; 20 leads; body width 7.5 mm

SOT163-1

10 of 15



#### Note

1. Plastic or metal protrusions of 0.15 mm (0.006 inch) maximum per side are not included.

| OUTLINE  |        | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|--------|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC    | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT163-1 | 075E04 | MS-013 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 10. Package outline SOT163-1.

74ABT623\_3 © NXP B.V. 2009. All rights reserved. Rev. 03 — 22 October 2009

Octal transceiver with dual enable; non-inverting; 3-state

#### SSOP20: plastic shrink small outline package; 20 leads; body width 5.3 mm

SOT339-1



#### Note

1. Plastic or metal protrusions of 0.2 mm maximum per side are not included.

| OUTLINE  |     | REFER  | EUROPEAN | ISSUE DATE |            |                                 |  |
|----------|-----|--------|----------|------------|------------|---------------------------------|--|
| VERSION  | IEC | JEDEC  | JEITA    |            | PROJECTION | ISSUE DATE                      |  |
| SOT339-1 |     | MO-150 |          |            |            | <del>99-12-27</del><br>03-02-19 |  |

Fig 11. Package outline SOT339-1.

74ABT623\_3 © NXP B.V. 2009. All rights reserved.

Octal transceiver with dual enable; non-inverting; 3-state

#### TSSOP20: plastic thin shrink small outline package; 20 leads; body width 4.4 mm

SOT360-1



| UNIT | A<br>max. | A <sub>1</sub> | A <sub>2</sub> | A <sub>3</sub> | bp           | С          | D <sup>(1)</sup> | E (2)      | е    | HE         | L | Lp           | Q          | v   | w    | у   | Z <sup>(1)</sup> | θ        |  |
|------|-----------|----------------|----------------|----------------|--------------|------------|------------------|------------|------|------------|---|--------------|------------|-----|------|-----|------------------|----------|--|
| mm   | 1.1       | 0.15<br>0.05   | 0.95<br>0.80   | 0.25           | 0.30<br>0.19 | 0.2<br>0.1 | 6.6<br>6.4       | 4.5<br>4.3 | 0.65 | 6.6<br>6.2 | 1 | 0.75<br>0.50 | 0.4<br>0.3 | 0.2 | 0.13 | 0.1 | 0.5<br>0.2       | 8°<br>0° |  |

- 1. Plastic or metal protrusions of 0.15 mm maximum per side are not included.
- 2. Plastic interlead protrusions of 0.25 mm maximum per side are not included.

|  | OUTLINE<br>VERSION | REFERENCES |        |       |  | EUROPEAN   | ISSUE DATE                      |
|--|--------------------|------------|--------|-------|--|------------|---------------------------------|
|  |                    | IEC        | JEDEC  | JEITA |  | PROJECTION | ISSUE DATE                      |
|  | SOT360-1           |            | MO-153 |       |  |            | <del>99-12-27</del><br>03-02-19 |
|  |                    |            |        |       |  |            | 00 02 1                         |

Fig 12. Package outline SOT360-1.

74ABT623\_3 © NXP B.V. 2009. All rights reserved.

Octal transceiver with dual enable; non-inverting; 3-state

### 13. Abbreviations

#### Table 10. Abbreviations

| Acronym | Description                                     |  |
|---------|-------------------------------------------------|--|
| BiCMOS  | Blpolar Complementary Metal-Oxide Semiconductor |  |
| DUT     | Device Under Test                               |  |
| ESD     | ElectroStatic Discharge                         |  |
| HBM     | Human Body Model                                |  |
| MM      | Machine Model                                   |  |

## 14. Revision history

#### Table 11. Revision history

| Document ID    | Release date                                                                                 | Data sheet status                                        | Change notice         | Supersedes              |
|----------------|----------------------------------------------------------------------------------------------|----------------------------------------------------------|-----------------------|-------------------------|
| 74ABT623_3     | 20091022                                                                                     | Product data sheet                                       | -                     | 74ABT623_2              |
| Modifications: |                                                                                              | of this data sheet has been red<br>f NXP Semiconductors. | esigned to comply w   | vith the new identity   |
|                | <ul> <li>Legal texts have been adapted to the new company name where appropriate.</li> </ul> |                                                          |                       | re appropriate.         |
|                | <ul> <li>DIP20 packa<br/><u>outline</u>".</li> </ul>                                         | age removed from Section 3 "C                            | Ordering information" | and Section 12 "Package |
| 74ABT623_2     | 19980116                                                                                     | Product specification                                    | -                     | 74ABT623_1              |
| 74ABT623_1     | 19960925                                                                                     | -                                                        | -                     | -                       |

Product data sheet

13 of 15

#### Octal transceiver with dual enable; non-inverting; 3-state

### 15. Legal information

#### 15.1 Data sheet status

| Document status[1][2]          | Product status[3] | Definition                                                                            |
|--------------------------------|-------------------|---------------------------------------------------------------------------------------|
| Objective [short] data sheet   | Development       | This document contains data from the objective specification for product development. |
| Preliminary [short] data sheet | Qualification     | This document contains data from the preliminary specification.                       |
| Product [short] data sheet     | Production        | This document contains the product specification.                                     |

- [1] Please consult the most recently issued document before initiating or completing a design.
- [2] The term 'short data sheet' is explained in section "Definitions".
- [3] The product status of device(s) described in this document may have changed since this document was published and may differ in case of multiple devices. The latest product status information is available on the Internet at URL http://www.nxp.com.

#### 15.2 Definitions

**Draft** — The document is a draft version only. The content is still under internal review and subject to formal approval, which may result in modifications or additions. NXP Semiconductors does not give any representations or warranties as to the accuracy or completeness of information included herein and shall have no liability for the consequences of use of such information.

Short data sheet — A short data sheet is an extract from a full data sheet with the same product type number(s) and title. A short data sheet is intended for quick reference only and should not be relied upon to contain detailed and full information. For detailed and full information see the relevant full data sheet, which is available on request via the local NXP Semiconductors sales office. In case of any inconsistency or conflict with the short data sheet, the full data sheet shall prevail.

#### 15.3 Disclaimers

General — Information in this document is believed to be accurate and reliable. However, NXP Semiconductors does not give any representations or warranties, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information.

Right to make changes — NXP Semiconductors reserves the right to make changes to information published in this document, including without limitation specifications and product descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication bereof

Suitability for use — NXP Semiconductors products are not designed, authorized or warranted to be suitable for use in medical, military, aircraft, space or life support equipment, nor in applications where failure or malfunction of an NXP Semiconductors product can reasonably be expected to result in personal injury, death or severe property or environmental

damage. NXP Semiconductors accepts no liability for inclusion and/or use of NXP Semiconductors products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.

Limiting values — Stress above one or more limiting values (as defined in the Absolute Maximum Ratings System of IEC 60134) may cause permanent damage to the device. Limiting values are stress ratings only and operation of the device at these or any other conditions above those given in the Characteristics sections of this document is not implied. Exposure to limiting values for extended periods may affect device reliability.

**Applications** — Applications that are described herein for any of these products are for illustrative purposes only. NXP Semiconductors makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification.

Terms and conditions of sale — NXP Semiconductors products are sold subject to the general terms and conditions of commercial sale, as published at <a href="http://www.nxp.com/profile/terms">http://www.nxp.com/profile/terms</a>, including those pertaining to warranty, intellectual property rights infringement and limitation of liability, unless explicitly otherwise agreed to in writing by NXP Semiconductors. In case of any inconsistency or conflict between information in this document and such terms and conditions, the latter will prevail.

**No offer to sell or license** — Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights.

**Export control** — This document as well as the item(s) described herein may be subject to export control regulations. Export might require a prior authorization from national authorities.

#### 15.4 Trademarks

Notice: All referenced brands, product names, service names and trademarks are the property of their respective owners.

#### 16. Contact information

For more information, please visit: <a href="http://www.nxp.com">http://www.nxp.com</a>

For sales office addresses, please send an email to: salesaddresses@nxp.com

(4ABT623\_3 ® NXP B.V. 2009. All rights reserved.

#### Octal transceiver with dual enable; non-inverting; 3-state

### 17. Contents

| 1    | General description              |
|------|----------------------------------|
| 2    | Features 1                       |
| 3    | Ordering information             |
| 4    | Functional diagram               |
| 5    | Pinning information              |
| 5.1  | Pinning                          |
| 5.2  | Pin description                  |
| 6    | Functional description           |
| 7    | Limiting values                  |
| 8    | Recommended operating conditions |
| 9    | Static characteristics           |
| 10   | Dynamic characteristics          |
| 11   | Waveforms 7                      |
| 12   | Package outline                  |
| 13   | Abbreviations                    |
| 14   | Revision history                 |
| 15   | Legal information                |
| 15.1 | Data sheet status                |
| 15.2 | Definitions                      |
| 15.3 | Disclaimers                      |
| 15.4 | Trademarks14                     |
| 16   | Contact information              |
| 17   | Contents                         |

Please be aware that important notices concerning this document and the product(s) described herein, have been included in section 'Legal information'.

© NXP B.V. 2009.

All rights reserved.

For more information, please visit: http://www.nxp.com For sales office addresses, please send an email to: salesaddresses@nxp.com

Date of release: 22 October 2009 Document identifier: 74ABT623\_3

