Data Sheet

#### July 26, 2004

# FN7010.1

# Sync Separator with Horizontal Output



intersil

The EL1883 video sync separator is manufactured using Elantec's high performance analog CMOS process.

This device extracts sync timing information from both standard and non-standard video input and also in the presence of Macrovision pulses. It provides composite sync, vertical sync, burst/back porch timing, and horizontal outputs. Fixed 70mV sync tip slicing provides sync edge detection when the video input level is between 0.5VP-P and 2V<sub>P-P</sub> (sync tip amplitude 143mV to 572mV). A single external resistor sets all internal timing to adjust for various video standards. The composite sync output follows video in sync pulses and a vertical sync pulse is output on the rising edge of the first vertical serration following the vertical preequalizing string. For non-standard vertical inputs, a default vertical pulse is output when the vertical signal stays low for longer than the vertical sync default delay time. The horizontal output gives horizontal timing with pre/post equalizing pulses.

The EL1883 is available in an 8-pin SO package and is specified for operation over the full -40 $^{\circ}$ C to +85 $^{\circ}$ C temperature range.

| PART<br>NUMBER               | PACKAGE               | TAPE & REEL | PKG. DWG. # |
|------------------------------|-----------------------|-------------|-------------|
| EL1883IS                     | 8-Pin SO              | -           | MDP0027     |
| EL1883IS-T7                  | 8-Pin SO              | 7"          | MDP0027     |
| EL1883IS-T13                 | 8-Pin SO              | 13"         | MDP0027     |
| EL1883ISZ<br>(See Note)      | 8-Pin SO<br>(Pb-free) | -           | MDP0027     |
| EL1883ISZ-T7<br>(See Note)   | 8-Pin SO<br>(Pb-free) | 7"          | MDP0027     |
| EL1883ISZ-<br>T13 (See Note) | 8-Pin SO<br>(Pb-free) | 13"         | MDP0027     |

#### **Ordering Information**

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and 100% matte tin plate termination finish, which is compatible with both SnPb and Pb-free soldering operations. Intersil Pb-free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J Std-020B.

#### Features

- NTSC, PAL, SECAM, non-standard video sync separation
- + Fixed 70mV slicing of video input levels from  $0.5V_{P\mbox{-}P}$  to  $2V_{P\mbox{-}P}$
- Low supply current 1.5mA typ.
- Single 3V to 5V supply
- · Composite sync output
- · Vertical output
- Horizontal output
- Burst/back porch output
- · Macrovision compatible
- Available in 8-pin SO package
- Pb-free available

#### Applications

- Video amplifiers
- · PCMCIA applications
- · A/D drivers
- · Line drivers
- · Portable computers
- · High speed communications
- · RGB applications
- · Broadcast equipment
- Active filtering

#### Demo Board

· A dedicated demo board is available

#### Pinout





#### Absolute Maximum Ratings (T<sub>A</sub> = 25°C)

| V <sub>CC</sub> Supply              |                               |
|-------------------------------------|-------------------------------|
| Pin Voltages                        | 0.5V to V <sub>CC</sub> +0.5V |
| Operating Ambient Temperature Range | 40°C to +85°C                 |

 Operating Junction Temperature
 150°C

 Storage Temperature
 -65°C to +150°C

 Power Dissipation
 400mW

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

NOTE: All parameters having Min/Max specifications are guaranteed. Typ values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore:  $T_J = T_C = T_A$ 

#### **DC Electrical Specifications** $V_{DD}$ = 3.3V, $T_A$ = 25°C, $R_{SET}$ = 681k $\Omega$ , Unless Otherwise Specified.

| PARAMETER                              | DESCRIPTION                       | MIN   | ТҮР   | MAX   | UNIT |
|----------------------------------------|-----------------------------------|-------|-------|-------|------|
| I <sub>DD</sub> , Quiescent            | V <sub>DD</sub> = 5V              | 0.75  | 1.5   | 3     | mA   |
| Clamp Voltage                          | Pin 2, Ι <sub>LOAD</sub> = -100μΑ | 1.35  | 1.5   | 1.65  | V    |
| Clamp Discharge Current                | Pin 2 = 2V                        | 6     | 12    | 16    | μA   |
| Clamp Charge Current                   | Pin 2 = 1V                        | -0.85 | -0.65 | -0.45 | mA   |
| R <sub>SET</sub> Pin Reference Voltage | Pin 6                             | 1.1   | 1.22  | 1.35  | V    |
| V <sub>OL</sub> Output Low Voltage     | I <sub>OL</sub> = 1.6mA           |       | 0.24  | 0.5   | V    |
| V <sub>OH</sub> Output High Voltage    | I <sub>OH</sub> = -40μA           | 3     | 3.2   |       | V    |
|                                        | I <sub>OH</sub> = -1.6mA          | 2.5   | 3.0   |       | V    |

#### **Dynamic Characteristics**

| PARAMETER DESCRIPTION                         |                                                                             | MIN | TYP | MAX | UNIT             |
|-----------------------------------------------|-----------------------------------------------------------------------------|-----|-----|-----|------------------|
| Comp Sync Prop Delay, t <sub>CS</sub>         | See Figure 13                                                               |     | 35  | 75  | ns               |
| Horizontal Sync Delay, t <sub>HS</sub>        |                                                                             |     | 40  | 80  | ns               |
| Horizontal Sync Width                         |                                                                             | 3.8 | 5.2 | 6.2 | μs               |
| Vertical Sync Width, t <sub>VS</sub>          | Normal or Default Trigger, 50%-50%                                          | 190 | 230 | 300 | μs               |
| Vertical Sync Default Delay, t <sub>VSD</sub> | See Figure 14                                                               | 35  | 62  | 85  | μs               |
| Burst/Back Porch Delay, t <sub>BD</sub>       | See Figure 13                                                               | 120 | 200 | 300 | ns               |
| Burst/Back Porch Width, tB                    | See Figure 13                                                               | 2.5 | 3.5 | 4.5 | μs               |
| Input Dynamic Range                           | Video Input Amplitude to Maintain Slice<br>Level Spec, V <sub>DD</sub> = 5V | 0.5 |     | 2   | V <sub>P-P</sub> |
| Slice Level                                   | V <sub>SLICE</sub> above V <sub>CLAMP</sub>                                 | 50  | 70  | 90  | mV               |

| Pin | Des | crip | tions |
|-----|-----|------|-------|
|-----|-----|------|-------|

| PIN NUMBER | PIN NAME                   | PIN FUNCTION                                                                                                             |  |
|------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------|--|
| 1          | Composite Sync Out         | Composite sync pulse output; sync pulses start on a falling edge and end on a rising edge                                |  |
| 2          | Composite Video In         | AC coupled composite video input; sync tip must be at the lowest potential (positive picture phase)                      |  |
| 3          | Vertical Sync Out          | Vertical sync pulse output; the falling edge of vert sync is the start of the vertical period                            |  |
| 4          | GND                        | Supply ground                                                                                                            |  |
| 5          | Burst/Back Porch<br>Output | Burst/back porch output; low during burst portion of composite video                                                     |  |
| 6          | RSET (Note)                | An external resistor to ground sets all internal timing; a 681k 1% resistor will provide correct timing for NTSC signals |  |
| 7          | Horizontal Output          | Horizontal output; falling edge active                                                                                   |  |
| 8          | VDD 5V                     | Positive supply (5V)                                                                                                     |  |

NOTE:  $R_{SET}$  must be a 1% resistor

# **Typical Performance Curves**



FIGURE 1. R<sub>SET</sub> vs HORIZONTAL FREQUENCY



FIGURE 3. HORIZONTAL SYNC WIDTH vs RSET

3



#### FIGURE 2. BURST/BACK PORCH DELAY vs R<sub>SET</sub>





intersil

### Typical Performance Curves (Continued)



FIGURE 5. VERTICAL SYNC WIDTH vs R<sub>SET</sub>



FIGURE 7. HORIZONTAL SYNC WIDTH vs TEMPERATURE



FIGURE 9. VERTICAL SYNC PULSE WIDTH vs TEMPERATURE



FIGURE 6. BURST/BACK PORCH DELAY vs TEMPERATURE





JEDEC JESD51-7 HIGH EFFECTIVE THERMAL CONDUCTIVITY TEST BOARD





4 intersil

#### Typical Performance Curves (Continued)







#### FIGURE 12. TIMING DIAGRAM

#### NOTES:

- b. The composite sync output reproduces all the video input sync pulses, with a propagation delay.
- c. Vertical sync leading edge is coincident with the first vertical serration pulse leading edge, with a propagation delay.
- d. Back porch goes low for a fixed pulse width on the trailing edge of video input sync pulses. Note that for serration pulses during vertical, the back porch starts on the rising edge of the serration pulse (with propagation delay).
- e. Horizontal sync output produces the true "H" pulses of nominal width of 5µs. It has the same delay as the composite sync.

intersil





FIGURE 14. NON-STANDARD VERTICAL TIMING

<u>intersil</u>











# Applications Information

#### Video In

A simplified block diagram is shown following page.

An AC coupled video signal is input to Video In pin 2 via C1, nominally  $0.1\mu$ F. Clamp charge current will prevent the signal on pin 2 from going any more negative than Sync Tip Ref, about 1.5V. This charge current is nominally about 1mA. A clamp discharge current of about  $10\mu$ A is always attempting to discharge C1 to Sync Tip Ref, thus charge is lost between sync pulses that must be replaced during sync pulses. The droop voltage that will occur can be calculated from IT = CV, where V is the droop voltage, I is the discharge current, T is the time between sync pulses (sync period sync tip width), and C is C1.

An NTSC video signal has a horizontal frequency of 15.73kHz, and a sync tip width of 4.7 $\mu$ s. This gives a period of 63.6 $\mu$ s and a time T = 58.9 $\mu$ s. The droop voltage will then be V = 5.9mV. This is less than 2% of a nominal sync tip amplitude of 286mV. The charge represented by this droop is replaced in a time given by T = CV/I, where I = clamp charge current = 1mA. Here T = 590ns, about 12% of the sync pulse width of 4.7 $\mu$ s. It is important to choose C1 large enough so that the droop voltage does not approach the switching threshold of the internal comparator.

#### Composite Sync

The Composite Sync output is simply a reproduction of the input signal with the active video removed. The sync tip of the Composite video signal is clamped to 1.5V at pin 2 and then slices at 70mV above the sync tip reference. The output signal is buffered out to pin 1. When loss of sync, the Composite Sync output is held low.

### Burst

A low-going burst pulse follows each rising edge of sync, and lasts approximately 3.5µs for an  $R_{SET}$  of  $681k\Omega$ . When loss of sync, the Back Porch output is held high.

#### Vertical Sync

A low-going Vertical Sync pulse is output during the start of the vertical cycle of the incoming video signal. The vertical cycle starts with a pre-equalizing phase of pulses with a duty cycle of about 93%, followed by a vertical serration phase that has a duty cycle of about 15%. Vertical Sync is clocked out of the EL1883 on the first rising edge during the vertical serration phase. In the absence of vertical serration pulses, a vertical sync pulse will be forced out after the vertical sync default delay time, approximately  $60\mu$ S after the last falling edge of the vertical equalizing phase for  $R_{SET} = 681 k\Omega$ . When loss of sync, the vertical output is held low.

### Horizontal Sync

The Horizontal circuit senses the composite sync edges and produces the true horizontal pulses of nominal width 5.2 $\mu$ s with R<sub>SET</sub> = 681k $\Omega$ . The leading edge is triggered from the

8

leading edge of the input H sync, with the same propagation delay as composite sync. The half line pulses present in the input signal during vertical blanking are removed with an internal 2H line eliminator circuit. This is a circuit that inhibits horizontal output pulses until 75% of the line time is reached, then the horizontal output operation is enabled again. Any signals present on the I/P signal after the true H sync will be ignored, thus the horizontal output will not be affected by MacroVision copy protection. When loss of sync, the Horizontal Sync output is held high.

### R<sub>SET</sub>

An external R<sub>SET</sub> resistor, connected from R<sub>SET</sub> pin 6 to ground, produces a reference current that is used internally as the timing reference for vertical sync width, vertical sync default delay, burst gate delay and burst width. Decreasing the value of R<sub>SET</sub> increases the reference current, which in turn decreases reference times and pulse widths. A higher frequency video input necessitates a lower R<sub>SET</sub> value.

#### Chroma Filter

A chroma filter is suggested to increase the S/N ratio of the incoming video signal. Use of the optional chroma filter is shown in the figure below. It can be implemented very simply and inexpensively with a series resistor of  $620\Omega$  and a parallel capacitor of 500 pF, which gives a single pole roll-off frequency of about 500 kHz. This sufficiently attenuates the 3.58 MHz (NTSC) or 4.43 MHz (PAL) color burst signal, yet passes the approximately 15 kHz sync signals without appreciable attenuation. A chroma filter will increase the propagation delay from the composite input to the outputs.



intersil

#### Simplified Block Diagram



All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

For information regarding Intersil Corporation and its products, see www.intersil.com

