National Semiconductor

# **MF10 Universal Monolithic Dual Switched Capacitor Filter**

## **General Description**

The MF10 consists of 2 independent and extremely easy to use, general purpose CMOS active filter building blocks. Each block, together with an external clock and 3 to 4 resistors, can produce various 2nd order functions. Each building block has 3 output pins. One of the outputs can be configured to perform either an allpass, highpass or a notch function; the remaining 2 output pins perform lowpass and bandpass functions. The center frequency of the lowpass and bandpass 2nd order functions can be either directly dependent on the clock frequency, or they can depend on both clock frequency and external resistor ratios. The center frequency of the notch and allpass functions is directly dependent on the clock frequency, while the highpass center frequency depends on both resistor ratio and clock. Up to 4th order functions can be performed by cascading the two 2nd order building blocks of the MF10; higher than 4th order functions can be obtained by cascading MF10 packages.

Any of the classical filter configurations (such as Butterworth, Bessel, Cauer and Chebyshev) can be formed. For pin-compatible device with improved performance refer to LMF100 datasheet.

## Features

- Easy to use
- Clock to center frequency ratio accuracy ±0.6%
- Filter cutoff frequency stability directly dependent on external clock quality
- Low sensitivity to external component variation
- Separate highpass (or notch or allpass), bandpass, lowpass outputs
- $f_{O} \times$  Q range up to 200 kHz
- Operation up to 30 kHz
- 20-pin 0.3" wide Dual-In-Line package
- 20-pin Surface Mount (SO) wide-body package



-50/100/CL TL/H/10399-4

©1995 National Semiconductor Corporation TL/H/10399 RRD-B30M115/Printed in U. S. A.

December 1994

Downloaded from Elcodis.com electronic components distributor

# Absolute Maximum Ratings (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications. Supply Voltage  $(V^+ - V^-)$  14V

| Supply Voltage ( $V^+ - V^-$ )    | 14V            |
|-----------------------------------|----------------|
| Voltage at Any Pin                | $V^{+} + 0.3V$ |
|                                   | $V^ 0.3V$      |
| Input Current at Any Pin (Note 2) | 5 mA           |
| Package Input Current (Note 2)    | 20 mA          |
| Power Dissipation (Note 3)        | 500 mW         |
| Storage Temperature               | 150°C          |
| ESD Susceptability (Note 11)      | 2000V          |
|                                   |                |

| Soldering Information                                                                                                              |       |
|------------------------------------------------------------------------------------------------------------------------------------|-------|
| N Package: 10 sec.                                                                                                                 | 260°C |
| J Package: 10 sec.                                                                                                                 | 300°C |
| SO Package: Vapor Phase (60 Sec.)                                                                                                  | 215°C |
| Infrared (15 Sec.)                                                                                                                 | 220°C |
| See AN-450 "Surface Mounting Methods and T<br>on Product Reliability" (Appendix D) for other n<br>soldering surface mount devices. |       |

## **Operating Ratings** (Note 1)

| 0 | Temperature Range  | $T_{MIN} \leq T_A \leq T_{MAX}$             |
|---|--------------------|---------------------------------------------|
| / | MF10ACN, MF10CCN   | $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$    |
|   | MF10CCWM, MF10ACWM | $0^{\circ}C \leq T_{A} \leq 70^{\circ}C$    |
|   | MF10CCJ            | $-40^{\circ}C \leq T_{A} \leq 85^{\circ}C$  |
|   | MF10AJ             | $-55^{\circ}C \leq T_{A} \leq 125^{\circ}C$ |
|   |                    |                                             |

**Electrical Characteristics**  $V^+ = +5.00V$  and  $V^- = -5.00V$  unless otherwise specified. Boldface limits apply for T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits  $T_A = T_J = 25^{\circ}C$ .

|                                    |                                     |                    |                                                                     |                                                       | ACN, MF<br>SWM, MF | 10CCN,<br>10CCWM             | MF10CCJ, MF10AJ     |                             |                              |       |     |
|------------------------------------|-------------------------------------|--------------------|---------------------------------------------------------------------|-------------------------------------------------------|--------------------|------------------------------|---------------------|-----------------------------|------------------------------|-------|-----|
| Symbol                             | Parameter                           |                    | Cond                                                                | Typical<br>(Note 8)                                   | 1 1                | Design<br>Limit<br>(Note 10) | Typical<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Units |     |
| $V^{+} - V^{-}$                    | - V <sup>-</sup> Supply Voltage Min |                    |                                                                     |                                                       |                    | 9                            |                     |                             | 9                            | V     |     |
|                                    |                                     | Max                |                                                                     |                                                       |                    | 14                           |                     |                             | 14                           | V     |     |
| IS                                 | Maximum Supply<br>Current           |                    | Clock Applied to<br>No Input Signal                                 | 8                                                     | 12                 | 12                           | 8                   | 12                          |                              | mA    |     |
| fo                                 | Center Frequency                    | Min                | $f_{ m O} 	imes Q <$ 200 k                                          | Hz                                                    | 0.1                |                              | 0.2                 | 0.1                         |                              | 0.2   | Hz  |
|                                    | Range                               | Max                |                                                                     |                                                       | 30                 |                              | 20                  | 30                          |                              | 20    | kHz |
| f <sub>CLK</sub>                   | Clock Frequency                     | Min                |                                                                     |                                                       | 5.0                |                              | 10                  | 5.0                         |                              | 10    | Hz  |
|                                    | Range                               | Max                |                                                                     |                                                       | 1.5                |                              | 1.0                 | 1.5                         |                              | 1.0   | MHz |
| f <sub>CLK</sub> /f <sub>O</sub>   | 50:1 Clock to                       |                    | Q = 10                                                              | $V_{pin12} = 5V$                                      | ±0.2               | ±0.6                         | ± 0.6               | ±0.2                        | ± 1.0                        |       | %   |
|                                    | Center Frequency<br>Ratio Deviation | MF10C              | Mode 1                                                              | $f_{CLK} = 250 \text{ kHz}$                           | ±0.2               | ±1.5                         | ± 1.5               | ±0.2                        | ± 1.5                        |       | %   |
| f <sub>CLK</sub> /f <sub>O</sub>   | /fo 100:1 Clock to MF10A C          |                    | Q = 10                                                              | V <sub>pin12</sub> = 0V<br>f <sub>CLK</sub> = 500 kHz | ±0.2               | ±0.6                         | ± 0.6               | ±0.2                        | ± 1.0                        |       | %   |
| Center Frequent<br>Ratio Deviation |                                     | MF10C              | Mode 1                                                              |                                                       | ±0.2               | ±1.5                         | ± 1.5               | ±0.2                        | ± 1.5                        |       | %   |
|                                    | Clock Feedthrough                   | 1                  | Q = 10<br>Mode 1                                                    | •                                                     | 10                 |                              |                     | 10                          |                              |       | mV  |
|                                    | Q Error (MAX)<br>(Note 4)           |                    | Q = 10<br>Mode 1                                                    | V <sub>pin12</sub> = 5V<br>f <sub>CLK</sub> = 250 kHz | ±2                 | ±6                           | ±6                  | ±2                          | ± 10                         |       | %   |
|                                    |                                     |                    |                                                                     | V <sub>pin12</sub> = 0V<br>f <sub>CLK</sub> = 500 kHz | ±2                 | ±6                           | ±6                  | ±2                          | ± 10                         |       | %   |
| HOLP                               | DC Lowpass Gain                     |                    | Mode 1 R1 = R                                                       | 2 = 10k                                               | 0                  | ±0.2                         | ± 0.2               | 0                           | ± 0.2                        |       | dB  |
| V <sub>OS1</sub>                   | DC Offset Voltage                   | (Note 5)           |                                                                     | 1                                                     | ±5.0               | ±20                          | ± 20                | ±5.0                        | ±20                          |       | mV  |
| V <sub>OS2</sub>                   | · · · · · ·                         | Offset Voltage Min | $V_{pin12} = +5V$                                                   | $S_{A/B} = V^+$                                       | -150               | - 185                        | - 185               | -150                        | - 185                        |       | mV  |
|                                    | (Note 5)                            | Max                | $(f_{CLK}/f_O = 50)$                                                |                                                       |                    | -85                          | -85                 |                             | -85                          |       |     |
|                                    |                                     | Min                | $V_{\text{pin12}} = +5V$                                            | $S_{A/B} = V^{-}$                                     | -70                |                              |                     | -70                         |                              |       | mV  |
|                                    |                                     | Max                | $(f_{CLK}^{\prime}/f_{O} = 50)$                                     |                                                       |                    |                              |                     |                             |                              |       |     |
| V <sub>OS3</sub>                   |                                     | Min                | $V_{\text{pin12}} = +5V$                                            | All Modes                                             | -70                | -100                         | - 100               | -70                         | - 100                        |       | mV  |
|                                    | (Note 5)                            | Max                | $(f_{CLK}/f_O = 50)$                                                |                                                       |                    | -20                          | -20                 |                             | -20                          |       |     |
| V <sub>OS2</sub>                   | DC Offset Voltage<br>(Note 5)       |                    | $V_{pin12} = 0V$<br>(f <sub>CLK</sub> /f <sub>O</sub> = 100)        | $S_{A/B} = V^+$                                       | -300               |                              |                     | -300                        |                              |       | mV  |
|                                    | (Note 5)                            |                    | V <sub>pin12</sub> = 0V<br>(f <sub>CLK</sub> /f <sub>O</sub> = 100) | $S_{A/B} = V^{-}$                                     | -140               |                              |                     | -140                        |                              |       | mV  |
| V <sub>OS3</sub>                   | DC Offset Voltage<br>(Note 5)       |                    | $V_{pin12} = 0V$<br>(f <sub>CLK</sub> /f <sub>O</sub> = 100)        | All Modes                                             | -140               |                              |                     | -140                        |                              |       | mV  |

|                  | Parameter                 |             |                                                              |                     | MF10ACN, MF10CCN,<br>MF10ACWM, MF10CCWM |                              |                     | MF10CCJ, MF10AJ |                              |       |
|------------------|---------------------------|-------------|--------------------------------------------------------------|---------------------|-----------------------------------------|------------------------------|---------------------|-----------------|------------------------------|-------|
| Symbol           |                           |             | Conditions                                                   | Typical<br>(Note 8) |                                         | Design<br>Limit<br>(Note 10) | Typical<br>(Note 8) | Limit           | Design<br>Limit<br>(Note 10) | Units |
| V <sub>OUT</sub> | Valla and Outline         | BP, LP Pins | R <sub>L</sub> = 5k                                          | ±4.25               | ± 3.8                                   | ± 3.8                        | ±4.25               | ± 3.8           |                              | V     |
|                  |                           | N/AP/HP Pin | R <sub>L</sub> = 3.5k                                        | ±4.25               | ± 3.8                                   | ± 3.8                        | ±4.25               | ± 3.6           |                              | V     |
| GBW              | Op Amp Gain BW Prod       | uct         |                                                              | 2.5                 |                                         |                              | 2.5                 |                 |                              | MHz   |
| SR               | Op Amp Slew Rate          |             |                                                              | 7                   |                                         |                              | 7                   |                 |                              | V/µs  |
|                  | Dynamic Range<br>(Note 6) |             | $V_{pin12} = +5V$<br>(f <sub>CLK</sub> /f <sub>O</sub> = 50) | 83                  |                                         |                              | 83                  |                 |                              | dB    |
|                  |                           |             | $V_{pin12} = 0V$<br>(f <sub>CLK</sub> /f <sub>O</sub> = 100) | 80                  |                                         |                              | 80                  |                 |                              | dB    |
| I <sub>SC</sub>  | Maximum Output Short      | Source      |                                                              | 20                  |                                         |                              | 20                  |                 |                              | mA    |
|                  | Circuit Current (Note 7)  | Sink        |                                                              | 3.0                 |                                         |                              | 3.0                 |                 |                              | mA    |

# Logic Input Characteristics Boldface limits apply for T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits $T_A = T_J = 25^{\circ}C$

|               |                 |                         | MF10ACN, MF10CCN,<br>MF10ACWM, MF10CCWM |                             |                              | MF                  |                             |                              |       |
|---------------|-----------------|-------------------------|-----------------------------------------|-----------------------------|------------------------------|---------------------|-----------------------------|------------------------------|-------|
| Parameter     |                 | Conditions              | Typical<br>(Note 8)                     | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Typical<br>(Note 8) | Tested<br>Limit<br>(Note 9) | Design<br>Limit<br>(Note 10) | Units |
| CMOS Clock    |                 | $V^+ = +5V, V^- = -5V,$ |                                         | + 3.0                       | + 3.0                        |                     | + 3.0                       |                              | V     |
| Input Voltage | Max Logical "0" | $V_{LSh} = 0V$          |                                         | -3.0                        | -3.0                         |                     | -3.0                        |                              | V     |
|               |                 | $V^+ = +10V, V^- = 0V,$ |                                         | + 8.0                       | + 8.0                        |                     | + 8.0                       |                              | V     |
|               | Max Logical "0" | $V_{LSh} = +5V$         |                                         | + 2.0                       | + 2.0                        |                     | + 2.0                       |                              | V     |
| TTL Clock     | Min Logical "1" | $V^+ = +5V, V^- = -5V,$ |                                         | + 2.0                       | + 2.0                        |                     | + 2.0                       |                              | V     |
| Input Voltage | Max Logical "0" | $V_{LSh} = 0V$          |                                         | + 0.8                       | + 0.8                        |                     | + 0.8                       |                              | V     |
|               | Min Logical "1" | $V^+ = +10V, V^- = 0V,$ |                                         | + 2.0                       | + 2.0                        |                     | + 2.0                       |                              | V     |
|               | Max Logical "0" | V <sub>LSh</sub>        |                                         | + 0.8                       | + 0.8                        |                     | + 0.8                       |                              | V     |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its specified operating conditions.

Note 2: When the input voltage  $(V_{IN})$  at any pin exceeds the power supply rails  $(V_{IN} < V^- \text{ or } V_{IN} > V^+)$  the absolute value of current at that pin should be limited to 5 mA or less. The 20 mA package input current limits the number of pins that can exceed the power supply boundaries with a 5 mA current limit to four.

Note 3: The maximum power dissipation must be derated at elevated temperatures and is dictated by  $T_{JMAX}$ ,  $\theta_{JA}$ , and the ambient temperature,  $T_A$ . The maximum allowable power dissipation at any temperature is  $P_D = (T_{JMAX} - T_A)/\theta_{JA}$  or the number given in the Absolute Maximum Ratings, whichever is lower. For this device,  $T_{JMAX} = 125^{\circ}$ C, and the typical junction-to-ambient thermal resistance of the MF10ACN/CCN when board mounted is 55°C/W. For the MF10AJ/CCJ, this number increases to 95°C/W and for the MF10ACWM/CCWM this number is 66°C/W.

Note 4: The accuracy of the Q value is a function of the center frequency (f<sub>O</sub>). This is illustrated in the curves under the heading "Typical Performance Characteristics".

Note 5: V<sub>OS1</sub>, V<sub>OS2</sub>, and V<sub>OS3</sub> refer to the internal offsets as discussed in the Applications Information Section 3.4.

Note 6: For  $\pm$ 5V supplies the dynamic range is referenced to 2.82V rms (4V peak) where the wideband noise over a 20 kHz bandwidth is typically 200  $\mu$ V rms for the MF10 with a 50:1 CLK ratio and 280  $\mu$ V rms for the MF10 with a 100:1 CLK ratio.

Note 7: The short circuit source current is measured by forcing the output that is being tested to its maximum positive voltage swing and then shorting that output to the negative supply. The short circuit sink current is measured by forcing the output that is being tested to its maximum negative voltage swing and then shorting that output to the positive supply. These are the worst case conditions.

Note 8: Typicals are at 25°C and represent most likely parametric norm.

Note 9: Tested limits are guaranteed to National's AOQL (Average Outgoing Quality Level).

Note 10: Design limits are guaranteed but not 100% tested. These limits are not used to calculate outgoing quality levels.

Note 11: Human body model, 100 pF discharged through a 1.5 k $\Omega$  resistor.





## Pin Descriptions (Continued)

| LSh(9)                | Level shift pin; it accommodates various clock levels with dual or single supply operation. With dual $\pm 5V$ supplies, the MF10 can be driven with CMOS clock levels ( $\pm 5V$ ) and the LSh pin should be tied to the system ground. If the same supplies as above are used but only TTL clock levels, derived from 0V to $\pm 5V$ supply, are available, the LSh pin should be tied to the system ground. For single supply operation (0V and $\pm 10V$ ) the V <sub>A</sub> <sup>-</sup> , V <sub>D</sub> <sup>-</sup> pins should be connected to the system ground, the AGND pin should be biased at $\pm 5V$ and the LSh pin should be biased at $\pm 5V$ and the LSh pin should be biased at $\pm 5V$ for CMOS clock levels in 10V single-supply applications. | f <sub>CLK</sub> : the frequency of the e<br>pin 10 or 11.<br>f <sub>0</sub> : center frequency of the s<br>pole pair. f <sub>0</sub> is measured at<br>MF10, and is the frequency<br>( <i>Figure 1</i> )<br>f <sub>notch</sub> : the frequency of min<br>notch outputs.<br>f <sub>z</sub> : the center frequency of tt<br>pair, if any. If f <sub>z</sub> is different fro<br>observed as the frequency o<br>( <i>Figure 10</i> )<br><b>Q</b> : "quality factor" of the 2nd<br>the bandpass outputs of the 1<br>by the $-3$ dB bandwidth of<br>( <i>Figure 1</i> ). The value of Q de<br>order filter responses as sho |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| CLKA(10),<br>CLKB(11) | Clock inputs for each switched capaci-<br>tor filter building block. They should both<br>be of the same level (TTL or CMOS).<br>The level shift (LSh) pin description dis-<br>cusses how to accommodate their lev-<br>els. The duty cycle of the clock should<br>be close to 50% especially when clock<br>frequencies above 200 kHz are used.<br>This allows the maximum time for the<br>internal op-amps to settle, which yields<br>optimum filter operation.                                                                                                                                                                                                                                                                                                           | $\mathbf{Q}_{Z}: \text{ the quality factor of the s}$<br>if any. $Q_{Z}$ is related to the s<br>written:<br>$H_{AP}(s) = \frac{H_{OAP}\left(s^{2} - \frac{s\omega_{O}}{Q_{Z}}\right)}{s^{2} + \frac{s\omega_{O}}{Q} + c}$<br>where $Q_{Z} = Q$ for an all-pase<br>$H_{OBP}$ : the gain (in V/V) of th                                                                                                                                                                                                                                                                                                                   |
| 50/100/CL(12)         | By tying this pin high a 50:1 clock-to-fil-<br>ter-center-frequency ratio is obtained.<br>Tying this pin at mid-supplies (i.e, analog<br>ground with dual supplies) allows the fil-<br>ter to operate at a 100:1 clock-to-cen-<br>ter-frequency ratio. When the pin is tied<br>low (i.e., negative supply with dual sup-<br>plies), a simple current limiting circuit is<br>triggered to limit the overall supply cur-<br>rent down to about 2.5 mA. The filtering<br>action is then aborted.                                                                                                                                                                                                                                                                            | <b>H</b> <sub>OLP</sub> : the gain (in V/V) of the ( <i>Figure 2</i> ).<br><b>H</b> <sub>OHP</sub> : the gain (in V/V) of $f_{CLK}/2$ ( <i>Figure 3</i> ).<br><b>H</b> <sub>ON</sub> : the gain (in V/V) of th and as f → $f_{CLK}/2$ , when above and below the center low-frequency gain differs frr in modes 2 and 3a ( <i>Figures</i> ) below are used in place of H                                                                                                                                                                                                                                                |
| AGND(15)              | This is the analog ground pin. This pin<br>should be connected to the system<br>ground for dual supply operation or bi-<br>ased to mid-supply for single supply op-<br>eration. For a further discussion of mid-<br>supply biasing techniques see the Appli-<br>cations Information (Section 3.2). For<br>optimum filter performance a "clean"<br>ground must be provided.                                                                                                                                                                                                                                                                                                                                                                                               | H <sub>ON1</sub> : the gain (in V/V) of the H <sub>ON2</sub> : the gain (in V/V) of the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

**1.0 Definition of Terms** 

 $f_{\textbf{CI}|\textbf{K}}$  the frequency of the external clock signal applied to

second order function complex at the bandpass outputs of the cy of maximum bandpass gain.

nimum (ideally zero) gain at the

the second order complex zero rom  $f_O$  and if  $Q_Z$  is high, it can be of a notch at the allpass output.

nd order filter. Q is measured at  $\stackrel{}{_{\rm D}}$  MF10 and is equal to  $f_{\rm O}$  divided of the 2nd order bandpass filter letermines the shape of the 2nd own in *Figure 6*.

second order complex zero pair, allpass characteristic, which is

$$H_{AP}(s) = \frac{H_{OAP}\left(s^2 - \frac{s\omega_0}{Q_Z} + \omega_0^2\right)}{s^2 + \frac{s\omega_0}{Q} + \omega_0^2}$$

ass response.

the bandpass output at  $f = f_{O}$ . he lowpass output as f  $\rightarrow$  0 Hz

the highpass output as f  $\rightarrow$ 

the notch output as f  $\rightarrow$  0 Hz the notch filter has equal gain frequency (Figure 4). When the rom the high-frequency gain, as es 11 and 8), the two quantities H<sub>ON</sub>.

the notch output as  $f \rightarrow 0$  Hz. he notch output as  $f \rightarrow f_{CLK}/2$ .





# 2.0 Modes of Operation

The MF10 is a switched capacitor (sampled data) filter. To fully describe its transfer functions, a time domain approach is appropriate. Since this is cumbersome, and since the MF10 closely approximates continuous filters, the following discussion is based on the well know frequency domain. Each MF10 can produce a full 2nd order function. See Table I for a summary of the characteristics of the various modes.

### MODE 1: Notch 1, Bandpass, Lowpass Outputs: $f_{notch} = f_0$ (See Figure 7)

= center frequency of the complex pole pair  $f_{O}$ 4

$$=\frac{I_{CLK}}{100} \text{ or } \frac{I_{CLK}}{50}$$

 $f_{notch} =$  center frequency of the imaginary zero pair =  $f_{O}$ .

$$H_{OLP} = \text{Lowpass gain (as f \rightarrow 0)} = -\frac{H^2}{R1}$$
$$H_{OBP} = \text{Bandpass gain (at f = f_0)} = -\frac{R3}{R1}$$

$$H_{ON} = Notch output gain as \begin{bmatrix} t \rightarrow 0 \\ f \rightarrow f_{CLK}/2 \end{bmatrix} = \frac{H_2}{R_1}$$

S<sub>A/B</sub>

 $= \frac{f_O}{BW} = \frac{R3}{R2}$ Q

= quality factor of the complex pole pair

BW = the -3 dB bandwidth of the bandpass output.

Circuit dynamics:

$$\begin{split} \mathsf{H}_{\mathsf{OLP}} &= \frac{\mathsf{H}_{\mathsf{OBP}}}{\mathsf{Q}} \, \mathsf{or} \, \mathsf{H}_{\mathsf{OBP}} = \mathsf{H}_{\mathsf{OLP}} \times \mathsf{Q} \\ &= \mathsf{H}_{\mathsf{ON}} \times \mathsf{Q}. \end{split}$$

 $\rm H_{OLP(peak)} \cong \, Q \, \times \, H_{OLP}$  (for high Q's) MODE 1a: Non-Inverting BP, LP (See Figure 8)

$$f_0 = \frac{f_{CLK}}{100} \text{ or } \frac{f_{CLK}}{50}$$

 $\frac{R3}{R2}$ Q

$$\begin{split} H_{OLP} &= -1; \, H_{OLP(peak)} \cong Q \times H_{OLP} \text{ (for high Q's)} \\ H_{OBP1} &= -\frac{R3}{R2} \end{split}$$

R2 H<sub>OBP2</sub>= 1 (Non-Inverting) Circuit Dynamics:  $H_{OBP1} = Q$ 

Note:  $V_{\text{IN}}$  should be driven from a low impedance (<1 k $\Omega$ ) source.

TL/H/10399-16

TL/H/10399-17



FIGURE 7. MODE 1



FIGURE 8. MODE 1a









| TABLE I. Summary of Modes. Realizable filter types (e.g. low-pass) denoted by asterisks.<br>Unless otherwise noted, gains of various filter outputs are inverting and adjustable by resistor ratios. |                                           |                                                   |    |   |    |                        |                                                              |                                                                      |  |  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------|---------------------------------------------------|----|---|----|------------------------|--------------------------------------------------------------|----------------------------------------------------------------------|--|--|
| Mode                                                                                                                                                                                                 | BP                                        | LP                                                | HP | N | AP | Number of<br>Resistors | Adjustable<br>f <sub>CLK</sub> /f <sub>O</sub>               | Notes                                                                |  |  |
| 1                                                                                                                                                                                                    | *                                         | *                                                 |    | * |    | 3                      | No                                                           |                                                                      |  |  |
| 1a                                                                                                                                                                                                   | (2)<br>$H_{OBP1} = -Q$<br>$H_{OBP2} = +1$ | H <sub>OLP</sub> + 1                              |    |   |    | 2                      | No                                                           | May need input buffer.<br>Poor dynamics for<br>high Q.               |  |  |
| 2                                                                                                                                                                                                    | *                                         | *                                                 |    | * |    | 3                      | Yes (above f <sub>CLK</sub> /50<br>or f <sub>CLK</sub> /100) |                                                                      |  |  |
| 3                                                                                                                                                                                                    | *                                         | *                                                 | *  |   |    | 4                      | Yes                                                          | Universal State-Variable<br>Filter. Best general-purpose mode.       |  |  |
| За                                                                                                                                                                                                   | *                                         | *                                                 | *  | * |    | 7                      | Yes                                                          | As above, but also includes resistor-tuneable notch.                 |  |  |
| 4                                                                                                                                                                                                    | *                                         | *                                                 |    |   | *  | 3                      | No                                                           | Gives Allpass response with $H_{OAP} = -1$ and $H_{OLP} = -2$ .      |  |  |
| 5                                                                                                                                                                                                    | *                                         | *                                                 |    |   | *  | 4                      |                                                              | Gives flatter allpass response than above if $R_1 = R_2 = 0.02R_4$ . |  |  |
| 6a                                                                                                                                                                                                   |                                           | *                                                 | *  |   |    | 3                      |                                                              | Single pole.                                                         |  |  |
| 6b                                                                                                                                                                                                   |                                           | $(2)$ $H_{OLP1} = +1$ $H_{OLP2} = \frac{-R3}{R2}$ |    |   |    | 2                      |                                                              | Single Pole.                                                         |  |  |

## **3.0 Applications Information**

The MF10 is a general-purpose dual second-order state variable filter whose center frequency is proportional to the frequency of the square wave applied to the clock input (f<sub>CLK</sub>). By connecting pin 12 to the appropriate DC voltage, the filter center frequency f<sub>O</sub> can be made equal to either f<sub>CLK</sub>/100 or f<sub>CLK</sub>/50. f<sub>O</sub> can be very accurately set (within  $\pm$ 6%) by using a crystal clock oscillator, or can be easily varied over a wide frequency range by adjusting the clock frequency. If desired, the f<sub>CLK</sub>/f<sub>O</sub> ratio can be altered by external resistors as in *Figures 9, 10, 11, 13, 14* and 15. The filter Q and gain are determined by external resistors.

All of the five second-order filter types can be built using either section of the MF10. These are illustrated in *Figures 1* through 5 along with their transfer functions and some related equations. *Figure 6* shows the effect of Q on the shapes of these curves. When filter orders greater than two are desired, two or more MF10 sections can be cascaded.

#### 3.1 DESIGN EXAMPLE

In order to design a second-order filter section using the MF10, we must define the necessary values of three parameters:  $f_0$ , the filter section's center frequency;  $H_0$ , the passband gain; and the filter's Q. These are determined by the characteristics required of the filter being designed.

As an example, let's assume that a system requires a fourth-order Chebyshev low-pass filter with 1 dB ripple, unity gain at DC, and 1000 Hz cutoff frequency. As the system order is four, it is realizable using both second-order sections of an MF10. Many filter design texts include tables that list the characteristics ( $f_O$  and Q) of each of the second-order filter sections needed to synthesize a given higher-order

filter. For the Chebyshev filter defined above, such a table yields the following characteristics:

or unity gain at DC, we also specify

 $H_{0A} = 1$ 

 $H_{0B} = 1$ 

The desired clock-to-cutoff-frequency ratio for the overall filter of this example is 100 and a 100 kHz clock signal is available. Note that the required center frequencies for the two second-order sections will not be obtainable with clock-to-center-frequency ratios of 50 or 100. It will be necessary

to adjust  $\frac{f_{CLK}}{f_0}$  externally. From Table I, we see that Mode 3

can be used to produce a low-pass filter with resistor-adjustable center frequency.

In most filter designs involving multiple second-order stages, it is best to place the stages with lower Q values ahead of stages with higher Q, especially when the higher Q is greater than 0.707. This is due to the higher relative gain at the center frequency of a higher-Q stage. Placing a stage with lower Q ahead of a higher-Q stage will provide some attenuation at the center frequency and thus help avoid clipping of signals near this frequency. For this example, stage A has the lower Q (0.785) so it will be placed ahead of the other stage.

For the first section, we begin the design by choosing a convenient value for the input resistance:  $R_{1A} = 20k$ . The absolute value of the passband gain  $H_{OLPA}$  is made equal





### 3.2 SINGLE SUPPLY OPERATION

The MF10 can also operate with a single-ended power supply. Figure 17 shows the example filter with a single-ended power supply.  $V_{\mathsf{A}}{}^+$  and  $V_{\mathsf{D}}{}^+$  are again connected to the positive power supply (8V to 14V), and  $V_A^-$  and  $V_D^-$  are connected to ground. The  $A_{\mbox{GND}}$  pin must be tied to  $V^+/2$ for single supply operation. This half-supply point should be very "clean", as any noise appearing on it will be treated as an input to the filter. It can be derived from the supply voltage with a pair of resistors and a bypass capacitor (Figure 18a), or a low-impedance half-supply voltage can be made using a three-terminal voltage regulator or an operational amplifier (Figures 18b and 18c). The passive resistor divider with a bypass capacitor is sufficient for many applications, provided that the time constant is long enough to reject any power supply noise. It is also important that the half-supply reference present a low impedance to the clock frequency, so at very low clock frequencies the regulator or op-amp approaches may be preferable because they will require smaller capacitors to filter the clock frequency. The main power supply voltage should be clean (preferably regulated) and bypassed with 0.1  $\mu$ F.

#### 3.3 DYNAMIC CONSIDERATIONS

The maximum signal handling capability of the MF10, like that of any active filter, is limited by the power supply voltages used. The amplifiers in the MF10 are able to swing to within about 1V of the supplies, so the input signals must be kept small enough that none of the outputs will exceed these limits. If the MF10 is operating on  $\pm$ 5V, for example, the outputs will clip at about 8  $V_{p-p}$ . The maximum input voltage multiplied by the filter gain should therefore be less than 8  $V_{p-p}$ .

Note that if the filter Q is high, the gain at the lowpass or highpass outputs will be much greater than the nominal filter gain (*Figure 6*). As an example, a lowpass filter with a Q of

10 will have a 20 dB peak in its amplitude response at  $f_O$ . If the nominal gain of the filter  $H_{OLP}$  is equal to 1, the gain at  $f_O$  will be 10. The maximum input signal at  $f_O$  must therefore be less than 800 mV\_{p-p} when the circuit is operated on  $\pm5V$  supplies.

Also note that one output can have a reasonable small voltage on it while another is saturated. This is most likely for a circuit such as the notch in Mode 1 (*Figure 7*). The notch output will be very small at  $f_0$ , so it might appear safe to apply a large signal to the input. However, the bandpass will have its maximum gain at  $f_0$  and can clip if overdriven. If one output clips, the performance at the other outputs will be degraded, so avoid overdriving any filter section, even ones whose outputs are not being directly used. Accompanying *Figures 7* through *15* are equations labeled "circuit dynamics", which relate the Q and the gains at the various outputs. These should be consulted to determine peak circuit gains and maximum allowable signals for a given application.

#### 3.4 OFFSET VOLTAGE

The MF10's switched capacitor integrators have a higher equivalent input offset voltage than would be found in a typical continuous-time active filter integrator. *Figure 19* shows an equivalent circuit of the MF10 from which the output DC offsets can be calculated. Typical values for these offsets with S<sub>A/B</sub> tied to V<sup>+</sup> are:

mV

$$V_{os1} = opamp offset = \pm 5$$

When  $S_{A/B}$  is tied to V<sup>-</sup>, V<sub>os2</sub> will approximately halve. The DC offset at the BP output is equal to the input offset of the lowpass integrator (V<sub>os3</sub>). The offsets at the other outputs depend on the mode of operation and the resistor ratios, as described in the following expressions.



## 3.0 Applications Information (Continued)

For most applications, the outputs are AC coupled and DC offsets are not bothersome unless large signals are applied to the filter input. However, larger offset voltages will cause clipping to occur at lower AC signal levels, and clipping at any of the outputs will cause gain nonlinearities and will change fo and Q. When operating in Mode 3, offsets can become excessively large if R2 and R4 are used to make f<sub>CLK</sub>/f<sub>O</sub> significantly higher than the nominal value, especially if Q is also high. An extreme example is a bandpass filter having unity gain, a Q of 20, and  $f_{\mbox{CLK}}/f_{\mbox{O}}$  = 250 with pin 12 tied to ground (100:1 nominal). R4/R2 will therefore be equal to 6.25 and the offset voltage at the lowpass output will be about +1V. Where necessary , the offset voltage can be adjusted by using the circuit of Figure 20. This allows adjustment of V<sub>OS1</sub>, which will have varying effects on the different outputs as described in the above equations. Some outputs cannot be adjusted this way in some modes, however ( $V_{OS(BP)}$  in modes 1a and 3, for example).

#### 3.5 SAMPLED DATA SYSTEM CONSIDERATIONS

The MF10 is a sampled data filter, and as such, differs in many ways from conventional continuous-time filters. An important characteristic of sampled-data systems is their effect on signals at frequencies greater than one-half the sampling frequency. (The MF10's sampling frequency is the same as its clock frequency.) If a signal with a frequency greater than one-half the sampling frequency is applied to the input of a sampled data system, it will be "reflected" to a frequency less than one-half the sampling frequency. Thus, an input signal whose frequency is  $f_8/2 + 100$  Hz will

was  $f_s/2 - 100$  Hz. This phenomenon is known as "aliasing", and can be reduced or eliminated by limiting the input signal spectrum to less than  $f_s/2$ . This may in some cases require the use of a bandwidth-limiting filter ahead of the MF10 to limit the input spectrum. However, since the clock frequency is much higher than the center frequency, this will often not be necessary.

Another characteristic of sampled-data circuits is that the output signal changes amplitude once every sampling period, resulting in "steps" in the output voltage which occur at the clock rate (*Figure 21*). If necessary, these can be "smoothed" with a simple R–C low-pass filter at the MF10 output.

The ratio of  $f_{CLK}$  to  $f_C$  (normally either 50:1 or 100:1) will also affect performance. A ratio of 100:1 will reduce any aliasing problems and is usually recommended for wide-band input signals. In noise sensitive applications, however, a ratio of 50:1 may be better as it will result in 3 dB lower output noise. The 50:1 ratio also results in lower DC offset voltages, as discussed in Section 3.4.

The accuracy of the f<sub>CLK</sub>/f<sub>O</sub> ratio is dependent on the value of Q. This is illustrated in the curves under the heading "Typical Performance Characteristics". As Q is changed, the true value of the ratio changes as well. Unless the Q is low, the error in f<sub>CLK</sub>/f<sub>O</sub> will be small. If the error is too large for a specific application, use a mode that allows adjustment of the ratio with external resistors.

It should also be noted that the product of Q and  $f_O$  should be limited to 300 kHz when  $f_O<5$  kHz, and to 200 kHz for  $f_O>5$  kHz.

TL/H/10399-32



FIGURE 21. The Sampled-Data Output Waveform





National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications