EL5100, EL5101, EL5300

## 200MHz Slew Enhanced VFA

The EL5100, EL5101, and EL5300 represent high-speed voltage feedback amplifiers based on the current feedback amplifier architecture. This gives the typical high slew rate benefits of a CFA family along with the stability and ease of use associated with the VFA type architecture. This family is available in single, dual, and triple versions, with 200 MHz , 400 MHz , and 700 MHz versions. This family operates on single 5 V or $\pm 5 \mathrm{~V}$ supplies from minimum supply current. The EL5100 and EL5300 also feature an output enable function, which can be used to put the output in to a high-impedance mode. This enables the outputs of multiple amplifiers to be tied together for use in multiplexing applications.

## Ordering Information

| PART NUMBER | PACKAGE | TAPE \& REEL | PKG. DWG. \# |
| :---: | :---: | :---: | :---: |
| EL5100IS | $8-\mathrm{Pin} \mathrm{SO}$ | - | MDP0027 |
| EL5100IS-T7 | 8-Pin SO | 7" | MDP0027 |
| EL5100IS-T13 | 8-Pin SO | $13 "$ | MDP0027 |
| EL5100IW-T7 | 6-Pin SOT-23 | 7" (3K pcs) | MDP0038 |
| EL5100IW-T7A | 6-Pin SOT-23 | 7" (250 pcs) | MDP0038 |
| EL5101IC-T7 | SC-70 | 7" (3K pcs) |  |
| EL5101IC-T7A | SC-70 | 7" (250 pcs) |  |
| EL5101IW-T7 | 5-Pin SOT-23 | 7" (3K pcs) | MDP0038 |
| EL5101IW-T7A | 5-Pin SOT-23 | 7" (250 pcs) | MDP0038 |
| EL5300IU | 16-Pin QSOP | - | MDP0040 |
| EL5300IU-T7 | 16-Pin QSOP | 7" | MDP0040 |
| EL5300IU-T13 | 16-Pin QSOP | $13 "$ | MDP0040 |
| EL5300IUZ <br> (See Note) | 16-Pin QSOP (Pb-free) | - | MDP0040 |
| EL5300IUZ-T7 (See Note) | 16-Pin QSOP (Pb-free) | $7 "$ | MDP0040 |
| $\begin{aligned} & \text { EL5300IUZ- } \\ & \text { T13 (See Note) } \end{aligned}$ | 16-Pin QSOP (Pb-free) | $13 "$ | MDP0040 |

NOTE: Intersil Pb-free products employ special Pb-free material sets; molding compounds/die attach materials and $100 \%$ matte tin plate termination finish, which is compatible with both SnPb and Pb -free soldering operations. Intersil Pb -free products are MSL classified at Pb-free peak reflow temperatures that meet or exceed the Pb-free requirements of IPC/JEDEC J STD-020C.

## Features

- Pb-free available as an option
- Specified for 5 V or $\pm 5 \mathrm{~V}$ applications
- Power-down to $17 \mu \mathrm{~A} /$ /amplifier
- -3 dB bandwidth $=200 \mathrm{MHz}$
- $\pm 0.1 \mathrm{~dB}$ bandwidth $=20 \mathrm{MHz}$
- Low supply current $=2.5 \mathrm{~mA}$
- Slew rate $=2200 \mathrm{~V} / \mu \mathrm{s}$
- Low offset voltage $=4 \mathrm{mV}$ max
- Output current $=100 \mathrm{~mA}$
- $\mathrm{A}_{\mathrm{VOL}}=1000$
- Diff gain $/$ phase $=0.08 \% / 0.1^{\circ}$


## Applications

- Video amplifiers
- PCMCIA applications
- A/D drivers
- Line drivers
- Portable computers
- High speed communications
- RGB applications
- Broadcast equipment
- Active filtering


## Pinouts



```
Absolute Maximum Ratings \(\left(\mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}\right)\)
```

Supply Voltage between $\mathrm{V}_{\mathrm{S}^{+}}$and GND. . . . . . . . . . . . . . . . . . . 13.2 V
Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm \mathrm{V}_{\mathrm{S}}$
Differential Input Voltage . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . $\pm 4 \mathrm{~V}$
Maximum Output Current. . . . . . . . . . . . . . . . . . . . . . . . . . . . . 80mA

CAUTION: Stresses above those listed in "Absolute Maximum Ratings" may cause permanent damage to the device. This is a stress only rating and operation of the device at these or any other conditions above those indicated in the operational sections of this specification is not implied.

IMPORTANT NOTE: All parameters having Min/Max specifications are guaranteed. Typical values are for information purposes only. Unless otherwise noted, all tests are at the specified temperature and are pulsed tests, therefore: $T_{J}=T_{C}=T_{A}$

DC Electrical Specifications $\quad \mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{GND}=0 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{CM}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{OUT}}=0 \mathrm{~V}, \mathrm{~V}_{\mathrm{ENABLE}}=\mathrm{GND}$ or OPEN , unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| $\mathrm{V}_{\mathrm{OS}}$ | Offset Voltage |  | -4 | 1 | 4 | mV |
| TCV ${ }_{\text {OS }}$ | Offset Voltage Temperature Coefficient | Measured from $\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 8 |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| IB | Input Bias Current | $\mathrm{V}_{\text {IN }}=0 \mathrm{~V}$ | -6 | 2 | 6 | $\mu \mathrm{A}$ |
| los | Input Offset Current | $\mathrm{V}_{\mathrm{IN}}=0 \mathrm{~V}$ | -2.5 | 0.5 | 2.5 | $\mu \mathrm{A}$ |
| TClos | Input Bias Current Temperature Coefficient | Measured from $T_{\text {MIN }}$ to $\mathrm{T}_{\text {MAX }}$ |  | 8 |  | $n \mathrm{~A} /{ }^{\circ} \mathrm{C}$ |
| PSRR | Power Supply Rejection Ratio |  | 70 | 90 |  | dB |
| CMRR | Common Mode Rejection Ratio | $\mathrm{V}_{\mathrm{CM}}$ from -3 V to +3 V | 60 | 75 |  | dB |
| CMIR | Common Mode Input Range | Guaranteed by CMRR test | -3 |  | +3 | V |
| $\mathrm{R}_{\text {IN }}$ | Input Resistance | $\mathrm{V}_{\text {IN }}=-3 \mathrm{~V}$ to +3 V | 0.7 | 1.2 |  | $\mathrm{M} \Omega$ |
| $\mathrm{C}_{\text {IN }}$ | Input Capacitance |  |  | 1 |  | pF |
| $\mathrm{I}_{\mathrm{S}, \mathrm{ON}}$ | Supply Current - Enabled | Per amplifier | 2.1 | 2.5 | 2.9 | mA |
| IS,OFF | Supply Current - Shut Down | $\mathrm{V}_{\mathrm{S}^{+}}$, per amplifier | -5 | 0 | 5 | $\mu \mathrm{A}$ |
|  |  | $\mathrm{V}_{\mathrm{S}^{-}}$, per amplifier | 5 | 17 | 25 | $\mu \mathrm{A}$ |
| PSOR | Power Supply Operating Range |  | 3.3 |  | 12 | V |
| AVOL | Open Loop Gain | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to $\mathrm{GND}, \mathrm{V}_{\text {OUT }}$ from -2.5 V to +2.5 V | 55 | 60 |  | dB |
| $\mathrm{V}_{\text {OP }}$ | Positive Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND | 3.2 | 3.4 |  | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND | 3.6 | 3.8 |  | V |
| $\mathrm{V}_{\mathrm{ON}}$ | Negative Output Voltage Swing | $\mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND |  | -3.4 | -3.2 | V |
|  |  | $\mathrm{R}_{\mathrm{L}}=1 \mathrm{k} \Omega$ to GND |  | -3.8 | -3.6 | V |
| lout | Output Current | $\mathrm{R}_{\mathrm{L}}=10 \Omega$ to 0 V | $\pm 60$ | $\pm 100$ |  | mA |
| $\mathrm{V}_{\mathrm{IH} \text {-EN }}$ | ENABLE pin Voltage for Power Up |  | $\mathrm{V}_{S^{+}-4}$ |  |  | V |
| $\mathrm{V}_{\text {IL-EN }}$ | ENABLE pin Voltage for Shut Down |  |  |  | $\mathrm{V}_{\mathrm{S}^{+}-1}$ | V |
| IEN | Enable Pin Current | Enabled, $\mathrm{V}_{\mathrm{EN}}=0 \mathrm{~V}$ | -1 |  | 1 | $\mu \mathrm{A}$ |
|  |  | Disabled, $\mathrm{V}_{\mathrm{EN}}=5 \mathrm{~V}$ | 5 | 17 | 25 | $\mu \mathrm{A}$ |

Closed Loop AC Electrical Specifications $V_{S}= \pm 5 \mathrm{~V}, \mathrm{~T}_{\mathrm{A}}=25^{\circ} \mathrm{C}, \mathrm{V}_{\mathrm{ENABLE}}=0 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=+1, \mathrm{R}_{\mathrm{F}}=0 \Omega, \mathrm{R}_{\mathrm{L}}=150 \Omega$ to GND , unless otherwise specified.

| PARAMETER | DESCRIPTION | CONDITIONS | MIN | TYP | MAX | UNIT |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| BW | -3 dB Bandwidth ( $\mathrm{V}_{\text {OUT }}=200 \mathrm{mV} \mathrm{V}_{\text {P-P }}$ ) | $\mathrm{V}_{S}= \pm 5 \mathrm{~V}, \mathrm{~A}_{\mathrm{V}}=1, \mathrm{R}_{\mathrm{F}}=0 \Omega$ | 150 | 200 |  | MHz |
| SR | Slew Rate | $R_{L}=100 \Omega, V_{\text {OUT }}=-3 V$ to $+3 \mathrm{~V}, A_{V}=+2$ | 1500 | 2200 | 4500 | V/us |
| $\mathrm{t}_{\mathrm{R}, \mathrm{t}_{\mathrm{F}}}$ | Rise Time, Fall Time | $\pm 0.1 \mathrm{~V}$ step |  | 2.8 |  | ns |
| OS | Overshoot | $\pm 0.1 \mathrm{~V}$ step |  | 10 |  | \% |
| tPD | Propagation Delay | $\pm 0.1 \mathrm{~V}$ step |  | 3.2 |  | ns |
| ts | 0.1\% Settling Time | $\mathrm{V}_{\mathrm{S}}= \pm 5 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=500 \Omega, \mathrm{~A}_{\mathrm{V}}=1, \mathrm{~V}_{\text {OUT }}= \pm 2.5 \mathrm{~V}$ |  | 20 |  | ns |
| dG | Differential Gain | $A_{V}=2, R_{L}=150 \Omega, V_{\text {INDC }}=-1$ to +1 V |  | 0.08 |  | \% |
| dP | Differential Phase | $A_{V}=2, R_{L}=150 \Omega, V_{\text {INDC }}=-1$ to +1 V |  | 0.1 |  | - |
| $\mathrm{e}_{\mathrm{N}}$ | Input Noise Voltage | $\mathrm{f}=10 \mathrm{kHz}$ |  | 10 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| ${ }^{\mathrm{N}} \mathrm{N}$ | Input Noise Current | $\mathrm{f}=10 \mathrm{kHz}$ |  | 7 |  | $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| tois | Disable Time |  |  | 180 |  | ns |
| ten | Enable Time |  |  | 650 |  | ns |

## Typical Performance Curves



FIGURE 1. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$


FIGURE 3. GAIN vs FREQUENCY FOR VARIOUS $\mathrm{C}_{\mathrm{IN}^{-}}$


FIGURE 2. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$


FIGURE 4. GAIN vs FREQUENCY FOR VARIOUS $\mathrm{C}_{\mathrm{IN}^{-}}$

## Typical Performance Curves (Continued)



FIGURE 5. GAIN vs FREQUENCY FOR VARIOUS $C_{I N}(-)$


FIGURE 7. GAIN vs FREQUENCY FOR VARIOUS $R_{L}$


FIGURE 9. GAIN vs FREQUENCY FOR VARIOUS $R_{L}$


FIGURE 6. GAIN vs FREQUENCY FOR VARIOUS $R_{L}$


FIGURE 8. GAIN vs FREQUENCY FOR VARIOUS $R_{L}$


FIGURE 10. EQUIVALENT INPUT VOLTAGE NOISE vs FREQUENCY

## Typical Performance Curves (Continued)



FIGURE 11. OPEN LOOP GAIN AND PHASE vs FREQUENCY


FIGURE 13. PSRR vs FREQUENCY


FIGURE 15. LARGE SIGNAL RISE TIME


FIGURE 12. ZOUT vs FREQUENCY


FIGURE 14. CMRR vs FREQUENCY


TIME (2ns/DIV)

FIGURE 16. LARGE SIGNAL FALL TIME

## Typical Performance Curves (Continued)



FIGURE 17. SMALL SIGNAL RISE TIME


FIGURE 19. SMALL SIGNAL FALL TIME


FIGURE 21. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$


FIGURE 18. SMALL SIGNAL RISE TIME


FIGURE 20. CURRENT NOISE


FIGURE 22. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$

## Typical Performance Curves (Continued)



FIGURE 23. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$


FIGURE 25. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 24. GAIN vs FREQUENCY FOR VARIOUS $C_{L}$


FIGURE 26. PACKAGE POWER DISSIPATION vs AMBIENT TEMPERATURE


FIGURE 27. DIFFERENTIAL GAIN (\%)


FIGURE 28. DIFFERENTIAL PHASE ( ${ }^{\circ}$ )

## Application Information

## Video Amplifier with Reduced Size Output Capacitance

If you have a video line driver $Z=75 \Omega$, the $D C$ decoupling capacitor could be relatively large.
$C=\frac{1}{2 \pi \times R \times f}=$
$f=10 \mathrm{~Hz}, \mathrm{R}=\mathrm{Z}=75 \Omega, \quad \mathrm{C}=132 \mu \mathrm{~F}$
By using the circuit below, $C$ could be reduced to $C 2=22 \mu \mathrm{~F}$.


FIGURE 29.


FIGURE 30. VIDEO-

The test result is shown on Figure 30.
By selecting a different value for C 1 , we could reduce the effect, created by C3 R3 and get flat response from 16 Hz
with an $1 / 5$ value, price and size output capacitor. There is another, very important issue by using high bandwidth amplifiers.

In the past when the bandwidth of the operational amplifier ended at a few hundred kHz even at few MHz , the powersupply bypass was not a very critical issue, since a $0.1 \mu \mathrm{~F}$ capacitor "did the job", but today's amplifiers could have bandwidth, what used to be reserved for microwave circuits not to long time ago.

Therefore that high bandwidth amplifiers require the same respect what we reserve for microwave circuits. Particularly the power supply bypass and the pcb-layout could very heavily influence the performance of a modern high bandwidth amplifiers. It could happen above a few MHz , but it will happen above 100 MHz , that the capacitor will behave like an inductor.

The reason for that is the very small but not zero value serial inductance of the capacitor.


FIGURE 31.

The capacitor will behave as a capacitor up to its resonance frequency, above the resonance frequency it will behave as an inductor.

Just 1 nHy inductance serial with 1 nF capacitance will have serial resonance at:
$F=\frac{1}{2 \pi \sqrt{L \times C}}$
$C=1 n F, L=1 n H y, \quad F=159 M H z$
And an other 1 nHy is very easy to get together with the inductance of traces on the pcb, and therefore you could encounter resonances from ca 50 MHz and above anywhere. So if the amplifier has a bandwidth of a few hundred MHz , the proper power supply by-pass could become a serious if not difficult task.

Intuitively, you would use capacitors value $0.1 \mu \mathrm{~F}$ parallel with a few $\mu \mathrm{F}$ tantalum, and to cure the effect of it's serial resonance put a smaller one parallel to it.

The result will surprise to you, because you will get even something worse than without the small capacitor.

What is happening there? Just look what we get:


FIGURE 32.

Above its serial resonance $\mathrm{C} 2^{*}$ the ideal capacitance of C 2 is a short, the Tantalum capacitor for high frequencies is not effective, the left over is C1 capacitor and L1 + L2 inductors, we get a parallel tank circuit, which is at it's resonance a high impedance path and do not carry any high frequency current, it does not work as bypass at all!

The impedance of a parallel tank circuit at resonance is dependent from it's Q. High Q high impedance.

The Q of a parallel tank circuit could be reduced by bypassing it with a resistor, or adding a resistor in serial to one of the reactive components. Since the bypassing would short the DC supply we do have to go to add resistor in serial to the reactive component, we will ad a resistor serial with the inductor. (See Figure 33.)


FIGURE 33.

The final power supply bypass circuit will look:


FIGURE 34.

All Intersil U.S. products are manufactured, assembled and tested utilizing ISO9000 quality systems. Intersil Corporation's quality certifications can be viewed at www.intersil.com/design/quality

[^0]For information regarding Intersil Corporation and its products, see www.intersil.com


[^0]:    Intersil products are sold by description only. Intersil Corporation reserves the right to make changes in circuit design, software and/or specifications at any time without notice. Accordingly, the reader is cautioned to verify that data sheets are current before placing orders. Information furnished by Intersil is believed to be accurate and reliable. However, no responsibility is assumed by Intersil or its subsidiaries for its use; nor for any infringements of patents or other rights of third parties which may result from its use. No license is granted by implication or otherwise under any patent or patent rights of Intersil or its subsidiaries.

