# Wideband Switched-Input OPERATIONAL AMPLIFIER 

## FEATURES

- FAST SETTLING: 11ns (1\%)
- WIDE BANDWIDTH: 200MHz
- TWO LOGIC SELECTABLE INPUTS
- LOW OFFSET VOLTAGE: $\pm 380 \mu \mathrm{~V}$
- FAST INPUT SWITCHING: 4ns
- ACCEPTS TTL/ECL SWITCHING SIGNALS
- UNITY GAIN STABLE
- 16-PIN DIP AND SO-16 PACKAGES


## DESCRIPTION

The OPA678 is a wideband monolithic operational amplifier with two independent differential inputs. Either input can be selected by an external TTL or ECL logic signal. The amplifier is externally compensated and features a very fast input selection speed, 4ns for either ECL or TTL. This amplifier features fully symmetrical differential inputs due to its "classical"

## APPLICATIONS

- VIDEO AMPLIFICATION AND SWITCHING
- FAST 2-INPUT MULTIPLEXER
- PULSE/RF AMPLIFIERS
- PROGRAMMABLE-GAIN AMPLIFIER
- ACTIVE FILTERS
- SYNCHRONOUS DEMODULATOR
- LOW COST REPLACEMENT FOR OPA675/676
operational amplifier circuit architecture. Unlike "cur-rent-feedback" amplifier designs, the OPA678 may be used in all op amp applications requiring high speed and precision.
Low distortion and crosstalk make this amplifier suitable for RF and video applications.
The OPA678 is available in plastic DIP and SO-16 packages.


International Airport Industrial Park • Mailing Address: PO Box 11400, Tucson, AZ 85734 • Street Address: 6730 S. Tucson Blvd., Tucson, AZ 85706 • Tel: (520) 746-1111 • Twx: 910-952-1111 Internet: http://www.burr-brown.com/ • FAXLine: (800) 548-6133 (US/Canada Only) • Cable: BBRCORP • Telex: 066-6491 • FAX: (520) 889-1510 • Immediate Product Info: (800) 548-6132

## SPECIFICATIONS

## ELECTRICAL

At $V_{C C}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{C}_{\mathrm{COMP}}=5 \mathrm{pF}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA678AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| INPUT NOISE ${ }^{(1)}$ $\begin{aligned} \text { Voltage: } \begin{aligned} \mathrm{f}_{\mathrm{O}} & =100 \mathrm{~Hz} \\ \mathrm{f}_{\mathrm{O}} & =1 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{O}} & =10 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{O}} & =100 \mathrm{kHz} \\ \mathrm{f}_{\mathrm{B}} & =10 \mathrm{~Hz} \text { to } 10 \mathrm{MHz} \\ \text { Current: } & \mathrm{f}_{\mathrm{O}} \end{aligned}=10 \mathrm{~Hz} \text { to } 1 \mathrm{MHz} \end{aligned}$ <br> Voltage: | $\mathrm{R}_{\mathrm{S}}=0 \Omega$ |  | $\begin{aligned} & 55 \\ & 21 \\ & 7.8 \\ & 4.9 \\ & 18 \\ & 2.1 \end{aligned}$ |  | $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mathrm{nV} / \sqrt{\mathrm{Hz}}$ <br> $\mu \mathrm{V}$ rms <br> $\mathrm{pA} / \sqrt{\mathrm{Hz}}$ |
| OFFSET VOLTAGE ${ }^{(1)}$ <br> Input Offset Voltage Offset Voltage Drift Supply Rejection | $\begin{gathered} \mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC} \\ \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ \pm \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 65 | $\begin{gathered} \pm 380 \\ \pm 3 \\ 71 \end{gathered}$ | $\begin{gathered} \pm 1.5 \mathrm{mV} \\ \pm 15 \end{gathered}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT ${ }^{(1)}$ Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 14 | 50 | $\mu \mathrm{A}$ |
| OFFSET CURRENT ${ }^{(1)}$ Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.2 | 2 | $\mu \mathrm{A}$ |
| INPUT IMPEDANCE ${ }^{(1)}$ <br> Differential <br> Common-Mode |  |  | $\begin{gathered} 25 k\|\mid 2 \\ 10^{6}\| \| 5 \end{gathered}$ |  | $\Omega \\| \mathrm{pF}$ <br> $\Omega \\| \mathrm{pF}$ |
| INPUT VOLTAGE RANGE ${ }^{(1)}$ Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\text {IN }}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}$ | $\begin{aligned} & 2.0 \\ & 75 \end{aligned}$ | $\begin{gathered} \pm 2.5 \\ 85 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN-LOOP GAIN, DC(1) Open-Loop Voltage Gain |  | 50 | 60 |  | dB |
| FREQUENCY RESPONSE <br> Closed-Loop Bandwidth <br> Crosstalk <br> Harmonic Distortion: 5MHz <br> Large Signal Response ${ }^{(4)}$ <br> Slew Rate <br> Settling Time: 1\% $0.1 \%$ $0.01 \%$ <br> Differential Gain ( 0 V to 0.7 V ) <br> Differential Phase (0V to 0.7V) | $\begin{gathered} \text { Gain }=+1 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=9 \mathrm{pF} \\ \text { Gain }=+2 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=7 \mathrm{pF} \\ \text { Gain }=+5 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=1 \mathrm{pF} \\ \text { Gain }=+1 \mathrm{~V} / \mathrm{V}, \mathrm{f}=100 \mathrm{kHz} \\ \mathrm{f}=1 \mathrm{MHz} \\ \mathrm{f}=10 \mathrm{MHz} \\ \mathrm{f}=100 \mathrm{MHz} \\ \mathrm{G}=+1 \mathrm{~V} / \mathrm{V}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{~V}_{\mathrm{O}}=0.25 \mathrm{Vp}-\mathrm{p} \\ \text { Second Harmonic } \\ \text { Third Harmonic } \\ \mathrm{V}_{\mathrm{O}}=2.5 \mathrm{Vp-p}, \text { Gain }=+1 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=+1 \mathrm{~V} / \mathrm{V} \\ \text { Gain }=-1 \mathrm{~V} / \mathrm{V}, 1 \mathrm{~V}_{\text {OUT }} \text { Step } \\ \\ 4.5 \mathrm{MHz}, \text { Gain }=+2 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=2.2 \mathrm{pF} \\ 4.5 \mathrm{MHz}, \text { Gain }=+2 \mathrm{~V} / \mathrm{C}, \mathrm{C}_{\mathrm{C}}=2.2 \mathrm{pF} \end{gathered}$ | 140 $\begin{gathered} 32 \\ 250 \end{gathered}$ | $\begin{gathered} 200 \\ 100 \\ 70 \\ -102 \\ -83 \\ -64 \\ -44 \\ \\ -71 \\ -82 \\ 45 \\ 350 \\ 11 \\ 22 \\ 30 \\ 0.02 \\ 0.02 \end{gathered}$ |  | MHz MHz MHz $\mathrm{dBC}(2)$ dBC dBC dBC $\mathrm{dBC}(3)$ dBC MHz $\mathrm{V} / \mathrm{ms}$ ns ns ns $\%$ Degrees |
| INPUT SELECTION(5) <br> Transition Time $50 \%$ In to $50 \%$ Out | ECL: Operation TTL: Operation |  | $\begin{aligned} & 4 \\ & 4 \end{aligned}$ | $\begin{aligned} & 8 \\ & 8 \end{aligned}$ | $\begin{aligned} & \mathrm{ns} \\ & \mathrm{~ns} \end{aligned}$ |
| DIGITAL INPUT <br> TTL Logic Levels: $\mathrm{V}_{\mathrm{IL}}$ $\begin{aligned} & V_{I H} \\ & I_{\mathrm{IL}} \\ & I_{\mathrm{IH}} \\ & \text { ECL Logic Levels: } \mathrm{V}_{\mathrm{IL}} \\ & \mathrm{V}_{\mathrm{IH}} \\ & I_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IH}}\end{aligned}$ | Logic "LO" <br> Logic "HI" <br> Logic "LO", $\mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V}$ <br> Logic "HI", $\mathrm{V}_{\mathrm{IH}}=+2.7 \mathrm{~V}$ <br> Logic "LO" <br> Logic "HI" <br> Logic "LO", $\mathrm{V}_{\mathrm{IL}}=-1.6 \mathrm{~V}$ <br> Logic "HI", $\mathrm{V}_{\mathrm{IH}}=-1.0 \mathrm{~V}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{gathered} -0.05 \\ 1 \\ -50 \\ -50 \end{gathered}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.2 \\ 20 \\ -1.475 \\ -0.88 \\ -100 \\ -100 \end{gathered}$ | V <br> V mA $\mu \mathrm{A}$ V V $\mu \mathrm{A}$ $\mu \mathrm{A}$ |
| RATED OUTPUT <br> Voltage Output <br> Current Output <br> Output Resistance <br> Load Capacitance Stability <br> Short Circuit Current | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=50 \Omega \end{gathered}$ <br> 1 MHz , Open-Loop, $\mathrm{C}_{\mathrm{C}}=5 \mathrm{pF}$ $\mathrm{R}_{\mathrm{F}}=100 \Omega, \text { Gain }=+1 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=10 \mathrm{pF}$ <br> Continuous to Gnd | $\begin{gathered} \pm 2.5 \\ \pm 1.7 \\ \pm 30 \end{gathered}$ | $\begin{gathered} \pm 3.75 \\ \pm 2.2 \\ \pm 44 \\ 5 \\ 17 \\ +45 \end{gathered}$ |  | V <br> V <br> mA <br> $\Omega$ <br> pF <br> mA |

SURR-BROWN®

## SPECIFICATIONS (CONT)

## ELECTRICAL

At $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{C}_{\mathrm{COMP}}=5 \mathrm{pF}$, and $\mathrm{T}_{\mathrm{A}}=+25^{\circ} \mathrm{C}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA678AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| POWER SUPPLY <br> Rated Voltage Derated Performance Current, Quiescent | $\begin{gathered} \pm \mathrm{V}_{\mathrm{CC}} \\ \pm \mathrm{V}_{\mathrm{CC}} \\ \mathrm{I}_{\mathrm{O}}=0 \mathrm{mADC} \end{gathered}$ | 4.5 | $\begin{gathered} 5 \\ 26 \end{gathered}$ | $\begin{aligned} & 5.5 \\ & 30 \end{aligned}$ | $\begin{aligned} & \text { VDC } \\ & \text { VDC } \\ & \text { mA } \end{aligned}$ |
| TEMPERATURE RANGE <br> Specification <br> Thermal Impedance <br> AP <br> AU | Ambient Temp AP, AU Junction-to-Ambient | -40 | $\begin{gathered} 90 \\ 100 \end{gathered}$ | +85 | $\begin{gathered} { }^{\circ} \mathrm{C} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \\ { }^{\circ} \mathrm{C} / \mathrm{W} \end{gathered}$ |

NOTES: (1) Specifications are for both inputs ( A and B ). (2) dBC = Level referred to carrier-input signal. (3) Harmonic distortion will typically be improved significantly in the inverting mode. (4) Large Signal Response is calculated from the formula LSBW $=\frac{\mathrm{SR}}{2 \pi \mathrm{~V}_{\text {PEAK }}}$. (5) Switching time from application of digital logic signal to
input signal selection.

## ELECTRICAL (FULL TEMPERATURE RANGE SPECIFICATIONS)

At $\mathrm{V}_{\mathrm{CC}}= \pm 5 \mathrm{VDC}, \mathrm{R}_{\mathrm{L}}=150 \Omega, \mathrm{C}_{\mathrm{COMP}}=5 \mathrm{pF}$, and $\mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }}$ to $\mathrm{T}_{\mathrm{MAX}}$, unless otherwise noted.

| PARAMETER | CONDITIONS | OPA678AP, AU |  |  | UNITS |
| :---: | :---: | :---: | :---: | :---: | :---: |
|  |  | MIN | TYP | MAX |  |
| TEMPERATURE RANGE Specification | Ambient Temp AP/AU | -40 |  | +85 | ${ }^{\circ} \mathrm{C}$ |
| OFFSET VOLTAGE Input Offset Voltage Offset Voltage Drift Supply Rejection | $\begin{gathered} \mathrm{T}_{\mathrm{A}}=\mathrm{T}_{\mathrm{MIN}} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ \mathrm{~T}_{\mathrm{A}}=\mathrm{T}_{\text {MIN }} \text { to } \mathrm{T}_{\mathrm{MAX}} \\ \pm \mathrm{V}_{\mathrm{CC}}=4.5 \mathrm{~V} \text { to } 5.5 \mathrm{~V} \end{gathered}$ | 60 | $\begin{aligned} & 600 \\ & \pm 3 \\ & 70 \end{aligned}$ | $\begin{gathered} \pm 2.4 \mathrm{mV} \\ \pm 15 \end{gathered}$ | $\begin{gathered} \mu \mathrm{V} \\ \mu \mathrm{~V} /{ }^{\circ} \mathrm{C} \\ \mathrm{~dB} \end{gathered}$ |
| BIAS CURRENT Input Bias Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 15 | 85 | $\mu \mathrm{A}$ |
| OFFSET CURRENT <br> Input Offset Current | $\mathrm{V}_{\mathrm{CM}}=0 \mathrm{VDC}$ |  | 0.5 | 5 | $\mu \mathrm{A}$ |
| INPUT VOLTAGE RANGE Common-Mode Input Range Common-Mode Rejection | $\mathrm{V}_{\mathrm{IN}}= \pm 0.5 \mathrm{VDC}, \mathrm{V}_{\mathrm{O}}= \pm 1.25 \mathrm{~V}$ | $\begin{gathered} \pm 2.0 \\ 60 \end{gathered}$ | $\begin{gathered} \pm 2.5 \\ 80 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~dB} \end{gathered}$ |
| OPEN-LOOP GAIN, DC Open-Loop Voltage Gain |  | 50 | 60 |  | dB |
| DIGITAL INPUT <br> TTL Logic Levels: $\mathrm{V}_{\mathrm{IL}}$ ECL Logic Levels: $\begin{array}{ll} & \mathrm{V}_{\mathrm{IH}} \\ \mathrm{I}_{\mathrm{IL}} \\ \mathrm{I}_{\mathrm{IH}} \\ & \mathrm{I}_{\mathrm{IL}} \\ & \mathrm{I}_{\mathrm{IH}}\end{array}$ | $\begin{gathered} \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{IL}}=0 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{IH}}=+2.7 \mathrm{~V} \\ \text { Logic "LO" } \\ \text { Logic "HI" } \\ \text { Logic "LO", } \mathrm{V}_{\mathrm{IL}}=-1.6 \mathrm{~V} \\ \text { Logic "HI", } \mathrm{V}_{\mathrm{IH}}=-1.0 \mathrm{~V} \end{gathered}$ | $\begin{gathered} 0 \\ +2.0 \\ \\ -1.81 \\ -1.15 \end{gathered}$ | $\begin{gathered} -0.08 \\ 5 \\ \\ -50 \\ -50 \end{gathered}$ | $\begin{gathered} +0.8 \\ +5 \\ -0.4 \\ 50 \\ -1.475 \\ -0.88 \end{gathered}$ | V <br> V <br> mA <br> $\mu \mathrm{A}$ <br> V <br> V <br> $\mu \mathrm{A}$ <br> $\mu \mathrm{A}$ |
| RATED OUTPUT <br> Voltage Output <br> Output Current | $\begin{gathered} \mathrm{R}_{\mathrm{L}}=150 \Omega \\ \mathrm{R}_{\mathrm{L}}=50 \Omega \end{gathered}$ | $\begin{aligned} & \pm 2.5 \\ & \pm 1.5 \end{aligned}$ | $\begin{gathered} \pm 3.75 \\ \pm 2.0 \\ 44 \end{gathered}$ |  | $\begin{gathered} \mathrm{V} \\ \mathrm{~V} \\ \mathrm{~mA} \end{gathered}$ |
| POWER SUPPLY <br> Current, Quiescent | $\mathrm{I}_{0}=0 \mathrm{mADC}$ |  | 25 | 35 | mA |

The information provided herein is believed to be reliable; however, BURR-BROWN assumes no responsibility for inaccuracies or omissions. BURR-BROWN assumes no responsibility for the use of this information, and all use of such information shall be entirely at the user's own risk. Prices and specifications are subject to change without notice. No patent rights or licenses to any of the circuits described herein are implied or granted to any third party. BURR-BROWN does not authorize or warrant any BURR-BROWN product for use in life support devices and/or systems.


## ABSOLUTE MAXIMUM RATINGS

| Supply .............................................................................. $\pm 7 \mathrm{~V}$ VC |  |
| :---: | :---: |
| Differential Input Voltage ...................................................... Total $\mathrm{V}_{\mathrm{cc}}$ |  |
| Input Voltage Range (Analog and Digital) ..................................... $\pm \mathrm{V}_{\mathrm{cc}}$ |  |
| Storage Temperature Range .................................. $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |  |
| Lead Temperature (soldering, 10s) ........................................ $+300^{\circ} \mathrm{C}$ |  |
| Output Short Circuit to Ground $\left(+25^{\circ} \mathrm{C}\right)$ Continuous to ground Junction Temperature $\qquad$ $+175^{\circ} \mathrm{C}$ |  |
|  |  |

PACKAGE INFORMATION

| PRODUCT | PACKAGE | PACKAGE DRAWING <br> NUMBER |
| :--- | :---: | :---: |
| ${ }^{(1)}$ |  |  |$|$

NOTE: (1) For detailed drawing and dimension table, please see end of data sheet, or Appendix C of Burr-Brown IC Data Book.


ORDERING INFORMATION


## ELECTROSTATIC (i) DISCHARGE SENSITIVITY

This integrated circuit can be damaged by ESD. Burr-Brown recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.
ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

## TYPICAL PERFORMANCE CURVES




DIFFERENTIAL GAIN vs CLOSED-LOOP GAIN


NOTE: For the gain of $+2 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=2.2 \mathrm{pF}$; for the gain of $+5 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=0$.




NOTE: For the gain of $+2 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=2.2 \mathrm{pF}$; for the gain of $+5 \mathrm{~V} / \mathrm{V}, \mathrm{C}_{\mathrm{C}}=0$.

## TYPICAL PERFORMANCE CURVES (CONT)








## THEORY OF OPERATION

The simplified circuit of the ECL compatible OPA678 is shown in Figure 1. It is a "classical" high-speed op amp architecture with one important exception-the amplifier has two ECL logic selectable differential input stages. An appropriate differential ECL logic signal on A and $\overline{\mathrm{A}}$ will turn on either Q5 or Q6, steering operating (tail) current to either differential input pair Q1 and Q2 or Q3 and Q4. The input pair receiving the tail current operates as a conventional op-amp input stage while the de-selected input pair receiving no tail current appears as an open circuit. The deselected inputs have only a few pF parasitic capacitance and in the off condition exhibit only a very low leakage (bias) current of about 100pA. Two feedback networks can be connected to each input separately allowing a wide range of circuit applications. The feedback network connected to the selected input operates in a normal op amp fashion while the feedback network connected to the de-selected input is totally inactive, appearing only as an additional load to the amplifier's output stage.
For TTL operation, "A select" is held to an internal reference level by tying pins 13 and 14 together. This allows " $\bar{A}$ " to become the single-ended TTL input.

Standard TTL and ECL logic levels may be applied to each input selection circuit but only 350 mV is typically required to switch between inputs. This logic input sensitivity allows simpler high-speed logic driver circuitry and it minimizes digital noise coupling into adjacent wideband analog circuitry and allows single ended ECL inputs to be used with $\mathrm{V}_{\mathrm{BB}}$ applied to the other input.
The OPA678 is designed to be frequency compensated by a single capacitor connected from pin 5 to ground. Recommended compensation is shown in the Typical Performance Curve section. A small variable capacitor may be trimmed for best bandwidth, settling time, and gain peaking. Closedloop gain/phase (Bode) plots are shown in the Typical Performance Curves.

## OFFSET TRIM

The laser trimmed input offset voltage is low enough for many video and RF applications. Independent control of input offset will require that trim adjust current be summed into one or both inputs.


FIGURE 1. OPA678 Simplified Circuit Diagram.

## APPLICATION TIPS

Wideband amplifier circuits require good layout techniques to be successful. The use of short, direct signal paths and heavy ( 2 oz copper recommended) ground planes are absolutely necessary to achieve the performance level inherent in the OPA678. Oscillation, ringing, poor bandwidth and settling, gain peaking, and instability are typical problems that plague all high-speed amplifiers when they are used in poor layouts. The OPA678 is no different in this respect-any amplifier with a gain bandwidth product of a few GHz requires some care be taken in its application.

## Points to remember:

1. Use a heavy copper ground plane on the component side of your PC board. This provides a low inductance ground and it also conducts heat from active circuit package pins into ambient air by convection.
2. Bypass power supply pins directly at the active device. The use of monoblock or tantalum capacitors with very short leads is highly recommended. A $0.1 \mu \mathrm{~F}$ in parallel with a $1.0 \mu \mathrm{~F}$ will be optimum in most applications. The $0.1 \mu \mathrm{~F}$ should be placed directly at the device's power supply leads.
3. When using the OPA678 in the unity gain voltage follower configuration it is recommended that a $100 \Omega$ resistor be connected from the output to the inverting input for optimum performance.
4. Signal paths should be short and direct. Feedback resistors, compensation capacitors, termination resistors, etc. should have lead lengths no longer than $1 / 4$ inch ( 6 cm ).
5. Surface mount components (chip resistors, capacitors, etc.) have low inductance and are therefore recommended. Parasitic inductance and capacitance should be avoided if best performance is to be achieved.
6. Resistors used in feedback networks should have values of a few hundred ohms for best performance. Shunt capacitance problems limit the acceptable range to about $1 \mathrm{k} \Omega$ or on the high resistance end and to a value that is within the amplifier's output drive limits on the low end. Metal film and carbon compensation resistors will be satisfactory.
7. Wirewound resistors (even "noninductive" types) are absolutely unacceptable in high frequency circuits.
8. Avoid overloading the output. Remember that output current must be provided by the amplifier to drive its own feedback network as well as to drive its "load." Lowest distortion is achieved with high impedance loads.
9. PC board traces for signal and power lines should be wide to reduce impedance or inductance.
10. Don't forget that these amplifiers use $\pm 5 \mathrm{~V}$ supplies. Although they will operate perfectly well with +5 V and -5.2 V , the use of $\pm 15 \mathrm{~V}$ supplies will result in destruction.
11. Standard commercial test equipment has not been designed to test devices in the OPA678 speed range. Benchtop op amp testers and ATE systems will require a special test head to successfully test these amplifiers.
12. High-speed amplifiers can drive only a limited amount of capacitance. If the load exceeds 10 to 20 pF consider using a fast buffer or a small resistor to isolate the capacitance from the amplifier's output. Capacitive loads will cause loop instability if not compensated for.
13. Terminate transmission line loads. Unterminated lines, such as coaxial cable, can appear to the amplifier to be a capacitive or inductive load. By terminating a transmission line with its characteristic impedance, the amplifier's load then appears as a purely resistive impedance.
14. For clean, fast input selection the logic input pins should be terminated with appropriate resistors. Resistors should be connected from input selection pins to ground plane with short leads. Failure to terminate long lines will result in ringing and poor high frequency switching.
15. Plug-in prototype boards and wire-wrap boards will not be satisfactory. A clean layout using RF techniques is required; there is no shortcut.


NOTES: (1) $0.1 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}$, ceramic mono-block, located at package pin. (2) 1 to 4.5 pF Johanson Thin-Trim ${ }^{\oplus}$ Capacitor.

FIGURE 2. OPA678 Settling Time Test Circuit.


FIGURE 3. OPA678 (TTL) Input Selection Transition Time Test Circuit.


FIGURE 4. OPA678 (TTL) Input Selection Time. Input A to B. Larger output voltages will have slightly slower switching times due to more slewing of the op amp.


FIGURE 5. OPA678 (ECL) Input Selection Time. Input A to B. Larger output voltages will have slightly slower switching times due to more slewing of the op amp.


FIGURE 6. Channel Select Switching Transient Test Schematic.


FIGURE 7. OPA678 Switching Transient. The switching transient levels will be lower for switching signals with slower rising edges.


FIGURE 8. OPA678 used as Conventional Op Amp. A wideband video amplifier with $75 \Omega$ input and output impedance.


FIGURE 9. Two Input Multiplexer with Gain. This circuit can be used to multiplex I \& Q signals into one sampling ADC.


NOTE: (1) $0.1 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}$, ceramic mono-block, located at package pin.

FIGURE 10. Differential Input Multiplexer with Gain of $+2 \mathrm{~V} / \mathrm{V}$.


FIGURE 11. Receiver Noise Blanker: A Wideband Gated Video Amplifier.


FIGURE 12. Synchronous Modulator/Demodulator (with Gain).


NOTE: (1) $0.1 \mu \mathrm{~F}$ to $1.0 \mu \mathrm{~F}$, ceramic mono-block, located at package pin.
FIGURE 13. Very Fast Programmable Gain Amplifier with Voltage Gains of $+1 \mathrm{~V} / \mathrm{V}$ and $+2 \mathrm{~V} / \mathrm{V}(0 \mathrm{~dB}$ and 6 dB$)$.


FIGURE 14. High Input Impedance Differential Input Multiplexer with Gain of 5V/V (14dB).

