3.3 GHz Ultralow Distortion RF/IF Differential Amplifier

## FEATURES

-3 dB bandwidth of $3.3 \mathrm{GHz}\left(\mathrm{A}_{v}=6 \mathrm{~dB}\right)$
Pin-strappable gain adjust: $6 \mathrm{~dB}, 12 \mathrm{~dB}, 15.5 \mathrm{~dB}$
Differential or single-ended input to differential output
Low noise input stage: $\mathbf{2 . 1} \mathbf{n V} / \sqrt{ } \mathrm{Hz}$ RTI @ $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$
Low broadband distortion ( $\mathrm{Av}=6 \mathrm{~dB}$ )
10 MHz - $\mathbf{9 1}$ dBc HD2, -98 dBc HD3
70 MHz: -102 dBc HD2, -90 dBc HD3
140 MHz: -104 dBc HD2, -87 dBc HD3
250 MHz: -80 dBc HD2, -94 dBc HD3
IMD3s of $\mathbf{- 9 4} \mathbf{~ d B c}$ at $\mathbf{2 5 0} \mathbf{~ M H z}$ center
Slew rate: $9.8 \mathrm{~V} / \mathrm{ns}$
Fast settling of $\mathbf{2} \mathbf{n s}$ and overdrive recovery of 3 ns
Single-supply operation: 3 V to 3.6 V
Power-down control
Fabricated using the high speed XFCB3 SiGe process

## APPLICATIONS

## Differential ADC drivers

Single-ended to differential conversion

## RF/IF gain blocks

SAW filter interfacing

## GENERAL DESCRIPTION

The ADL5562 is a high performance differential amplifier optimized for RF and IF applications. The amplifier offers low noise of $2.1 \mathrm{nV} / \sqrt{ } \mathrm{Hz}$ and excellent distortion performance over a wide frequency range, making it an ideal driver for high speed 8-bit to 16-bit ADCs.

The ADL5562 provides three gain levels of $6 \mathrm{~dB}, 12 \mathrm{~dB}$, and 15.5 dB through a pin-strappable configuration. For the singleended input configuration, the gains are reduced to 5.6 dB , 11.1 dB , and 14.1 dB . Using an external series input resistor expands the amplifier gain flexibility and allows for any gain selection from 0 dB to 15.5 dB .

The quiescent current of the ADL5562 is typically 80 mA and, when disabled, consumes less than 3 mA , offering excellent input-to-output isolation.

FUNCTIONAL BLOCK DIAGRAM


Figure 1.

The device is optimized for wideband, low distortion performance. These attributes, together with its adjustable gain capability, make this device the amplifier of choice for general-purpose IF and broadband applications where low distortion, noise, and power are critical. This device is optimized for the best combination of slew speed, bandwidth, and broadband distortion. These attributes allow it to drive a wide variety of ADCs and make it ideally suited for driving mixers, pin diode attenuators, SAW filters, and multielement discrete devices.

Fabricated on an Analog Devices, Inc., high speed SiGe process, the ADL5562 is supplied in a compact $3 \mathrm{~mm} \times 3 \mathrm{~mm}$, 16-lead LFCSP package and operates over the temperature range of $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$.

Rev. A
Information furnished by Analog Devices is believed to be accurate and reliable. However, no responsibility is assumed by Analog Devices for its use, nor for any infringements of patents or other rights of third parties that may result from its use. Specifications subject to change without notice. No license is granted by implication or otherwise under any patent or patent rights of Analog Devices. Trademarks and registered trademarks are the property of their respective owners.

## ADL5562

## TABLE OF CONTENTS

Features ..... 1
Applications ..... 1
Functional Block Diagram .....  1
General Description .....  1
Revision History ..... 2
Specifications ..... 3
Absolute Maximum Ratings ..... 6
ESD Caution ..... 6
Pin Configuration and Function Descriptions ..... 7
Typical Performance Characteristics ..... 8
Circuit Description ..... 13
Basic Structure . ..... 13
REVISION HISTORY
9/09—Rev. 0 to Rev. A
Changes to Features Section .....  1
Changes to Table 1 ..... 3
Changes to Figure 5 ..... 8
Changes to Figure 9 and Figure 10 ..... 9
Changes to Figure 32, Equation 1, and Figure 34 ..... 15
Changes to Equation 2 ..... 16
Changes to Figure 38, Figure 39, Figure 40, and Table 9 ..... 17
Changes to Figure 43 ..... 19
Moved Table 14 to ..... 19
Applications Information ..... 14
Basic Connections ..... 14
Input and Output Interfacing ..... 15
Gain Adjustment and Interfacing ..... 16
ADC Interfacing ..... 16
Layout Considerations ..... 18
Soldering Information ..... 19
Evaluation Board ..... 19
Outline Dimensions ..... 21
Ordering Guide ..... 21

5/09—Revision 0: Initial Version

## SPECIFICATIONS

$\mathrm{VCC}=3.3 \mathrm{~V}, \mathrm{VCOM}=1.65 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=200 \Omega$ differential, $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}, \mathrm{C}_{\mathrm{L}}=1 \mathrm{pF}$ differential, $\mathrm{f}=140 \mathrm{MHz}, \mathrm{T}_{\mathrm{A}}=25^{\circ} \mathrm{C}$.
Table 1.

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| DYNAMIC PERFORMANCE |  |  |  |  |  |
| -3 dB Bandwidth | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}, \mathrm{~V}_{\text {Out }} \leq 1.0 \mathrm{~V}$ p-p | 3300 |  |  | MHz |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}, \mathrm{~V}_{\text {OUT }} \leq 1.0 \mathrm{Vp-p}$ | 3900 |  |  | MHz |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{~V}_{\text {out }} \leq 1.0 \mathrm{Vp-p}$ | 1900 |  |  | MHz |
| Bandwidth for 0.1 dB Flatness | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}, \mathrm{~V}_{\text {OUT }} \leq 1.0 \mathrm{~V}$ p-p | 220 |  |  | MHz |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$, $\mathrm{V}_{\text {out }} \leq 1.0 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | 270 |  |  | MHz |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}, \mathrm{~V}_{\text {out }} \leq 1.0 \mathrm{~V} \mathrm{p}-\mathrm{p}$ | 270 |  |  | MHz |
| Gain Accuracy | $A_{V}=6 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=$ open | 0.17 |  |  | dB |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=$ open | 0.05 |  |  | dB |
|  | $\mathrm{A}_{V}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=$ open | 0.06 |  |  | dB |
| Gain Supply Sensitivity | VCC $\pm 5 \%$ | -0.005 |  |  | dB/V |
| Gain Temperature Sensitivity | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}, \mathrm{A}_{v}=15.5 \mathrm{~dB}$ | 0.32 |  |  | $\mathrm{mdB} /{ }^{\circ} \mathrm{C}$ |
| Slew Rate | Rise, $A_{V}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, Vout $=2 \mathrm{~V}$ step | 9.8 |  |  | $\mathrm{V} / \mathrm{ns}$ |
|  | Fall, $A_{v}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ step | 10.1 |  |  | V/ns |
| Settling Time | 2 V step to 1\% | 2 |  |  | ns |
| Overdrive Recovery Time | $\mathrm{V}_{\text {IN }}=4 \mathrm{~V}$ to 0 V step, $\mathrm{V}_{\text {Out }} \leq \pm 10 \mathrm{mV}$ | 3 |  |  | ns |
| Reverse Isolation (S12) |  | 60 |  |  | dB |
| INPUT/OUTPUT CHARACTERISTICS |  |  |  |  |  |
| Output Common Mode |  | VCC/2 |  |  | V |
| Voltage Adjustment Range |  | 1.4 to 1.8 |  |  | V |
| Maximum Output Voltage Swing | 1 dB compressed | 4.9 |  |  | $\checkmark \mathrm{p}$-p |
| Output Common-Mode Offset | Referenced to VCC/2 | 60 |  |  | mV |
| Output Common-Mode Drift | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 285 |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Output Differential Offset Voltage |  | 1 |  |  | mV |
| CMRR |  | 65 |  |  | dB |
| Output Differential Offset Drift | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 15 |  |  | $\mu \mathrm{V} /{ }^{\circ} \mathrm{C}$ |
| Input Bias Current |  | 3 |  |  | $\mu \mathrm{A}$ |
| Input Resistance (Differential) | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}$ | 400 |  |  | $\Omega$ |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ | 200 |  |  | $\Omega$ |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}$ | 133 |  |  | $\Omega$ |
| Input Resistance (Single-Ended) ${ }^{1}$ | $\mathrm{A}_{v}=5.6 \mathrm{~dB}, \mathrm{R}_{s}=50 \Omega$ | 307 |  |  | $\Omega$ |
|  | $\mathrm{A}_{\mathrm{v}}=11.1 \mathrm{~dB}, \mathrm{R}_{5}=50 \Omega$ | 179 |  |  | $\Omega$ |
|  | $A_{v}=14.1 \mathrm{~dB}, \mathrm{R}_{\mathrm{s}}=50 \Omega$ | 132 |  |  | $\Omega$ |
| Input Capacitance (Single-Ended) |  | 0.3 |  |  | pF |
| Output Resistance (Differential) |  | 12 |  |  | $\Omega$ |
| POWER INTERFACE |  |  |  |  |  |
| Supply Voltage |  | 3 | 3.3 | 3.6 | V |
| ENBL Threshold | Device disabled, ENBL low | 0.61.3 |  |  | V |
|  | Device enabled, ENBL high |  |  |  | V |
| ENBL Input Bias Current | ENBL high | -27 |  |  | $\mu \mathrm{A}$ |
|  | ENBL low |  | -300 |  | $\mu \mathrm{A}$ |
| Quiescent Current | ENBL high | 75.5 | 80 | 84.5 | mA |
|  | ENBL low |  | 3.5 |  | mA |

## ADL5562

| Parameter | Conditions | Min | Typ | Max | Unit |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $10 \mathrm{MHz} \mathrm{NOISE/HARMONIC} \mathrm{PERFORMANCE}$ |  |  |  |  |  |
| Second/Third Harmonic Distortion | $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}$ |  | -91/-98 |  | dBc |
|  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ p-p |  | -95/-98 |  | dBC |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V} \mathrm{p}-\mathrm{p}$ |  | -96/-92 |  | dBC |
| Output Third-Order Intercept/Third-Order Intermodulation Distortion | $A_{V}=6 \mathrm{~dB}, R_{L}=200 \Omega, V_{\text {OUT }}=2 \mathrm{~V}$ p-p composite ( 2 MHz spacing) |  | +42/-97 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, $\mathrm{V}_{\text {OUT }}=2 \mathrm{~V}$ p-p composite ( 2 MHz spacing) |  | +43/-93 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +43/-91 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
| Noise Spectral Density (RTI) | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}$ |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 2.1 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}$ |  | 1.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| 1 dB Compression Point (RTO) | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}$ |  | 19.7 |  | dBm |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 19.6 |  | dBm |
|  | $\mathrm{A}_{V}=15.5 \mathrm{~dB}$ |  | 18.2 |  | dBm |
| $70 \mathrm{MHz} \mathrm{NOISE/HARMONIC} \mathrm{PERFORMANCE}$ |  |  |  |  |  |
| Second/Third Harmonic Distortion | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {Out }}=2 \mathrm{Vp}-\mathrm{p}$ |  | -102/-90 |  | dBC |
|  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ p-p |  | -97/-85 |  | dBC |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp-p}$ |  | -93/-83 |  | dBc |
| Output Third-Order Intercept/Third-Order Intermodulation Distortion | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +46/-96 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, Vout $=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +44/-93 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +43/-91 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
| Noise Spectral Density (RTI) | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}$ |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 2.1 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}$ |  | 1.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| 1 dB Compression Point (RTO) | $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}$ |  | 19.6 |  | dBm |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 19.6 |  | dBm |
|  | $\mathrm{A}_{V}=15.5 \mathrm{~dB}$ |  | 18.2 |  | dBm |
| 140 MHz NOISE/HARMONIC PERFORMANCE |  |  |  |  |  |
| Second/Third Harmonic Distortion | $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{Vp}-\mathrm{p}$ |  | -104/-87 |  | dBC |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {out }}=2 \mathrm{~V}$ p-p |  | -82/-81 |  | dBC |
|  | $\mathrm{A}_{\mathrm{V}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega, \mathrm{~V}_{\text {OUT }}=2 \mathrm{~V}$ p-p |  | -80/-80 |  | dBc |
| Output Third-Order Intercept/Third-Order Intermodulation Distortion | $A_{V}=6 \mathrm{~dB}, R_{L}=200 \Omega, V_{\text {OUT }}=2 \mathrm{~V}$ p-p composite ( 2 MHz spacing) |  | +47/-100 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{V}}=12 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, $\mathrm{V}_{\text {out }}=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +45/-95 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}, \mathrm{R}_{\mathrm{L}}=200 \Omega$, Vout $=2 \mathrm{~V}$ p-p composite (2 MHz spacing) |  | +43/-92 |  | $\mathrm{dBm} / \mathrm{dBc}$ |
| Noise Spectral Density (RTI) | $\mathrm{A}_{\mathrm{v}}=6 \mathrm{~dB}$ |  | 3 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 2.1 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
|  | $\mathrm{A}_{\mathrm{v}}=15.5 \mathrm{~dB}$ |  | 1.6 |  | $\mathrm{nV} / \sqrt{ } \mathrm{Hz}$ |
| 1 dB Compression Point (RTO) | $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}$ |  | 19.6 |  | dBm |
|  | $\mathrm{A}_{\mathrm{v}}=12 \mathrm{~dB}$ |  | 19.4 |  | dBm |
|  | $\mathrm{A}_{v}=15.5 \mathrm{~dB}$ |  | 18.1 |  | dBm |



[^0]
## ADL5562

## ABSOLUTE MAXIMUM RATINGS

Table 2.

| Parameter | Rating |
| :--- | :--- |
| Supply Voltage (VCC) | 3.6 V |
| VIP1, VIP2, VIN1, VIN2 | VCC +0.5 V |
| Internal Power Dissipation | 310 mW |
| $\theta_{\mathrm{JA}}$ | $98.3^{\circ} \mathrm{C} / \mathrm{W}$ |
| Maximum Junction Temperature | $125^{\circ} \mathrm{C}$ |
| Operating Temperature Range | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ |
| Storage Temperature Range | $-65^{\circ} \mathrm{C}$ to $+150^{\circ} \mathrm{C}$ |

Stresses above those listed under Absolute Maximum Ratings may cause permanent damage to the device. This is a stress rating only; functional operation of the device at these or any other conditions above those indicated in the operational section of this specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

## ESD CAUTION

|  | ESD (electrostatic discharge) sensitive device. <br> Charged devices and circuit boards can discharge <br> without detection. Although this product features <br> patented or proprietary protection circuitry, damage <br> may occur on devices subjected to high energy ESD. <br> Therefore, proper ESD precautions should be taken to <br> avoid performance degradation or loss of functionality. |
| :--- | :--- |

## PIN CONFIGURATION AND FUNCTION DESCRIPTIONS



Table 3. Pin Function Descriptions

| Pin No. | Mnemonic | Description |
| :---: | :---: | :---: |
| 1 | VIP2 | Balanced Differential Input. Biased to VCOM, typically ac-coupled. Input for $\mathrm{A}_{v}=12 \mathrm{~dB}$ gain, strapped to VIP1 for $\mathrm{A}_{v}=15.5 \mathrm{~dB}$. |
| 2 | VIP1 | Balanced Differential Input. Biased to VCOM, typically ac-coupled. Input for $A_{v}=6 \mathrm{~dB}$ gain, strapped to VIP2 for $\mathrm{A}_{v}=15.5 \mathrm{~dB}$. |
| 3 | VIN1 | Balanced Differential Input. Biased to VCOM, typically ac-coupled. Input for $A_{v}=6 \mathrm{~dB}$ gain, strapped to VIN2 for $A_{v}=15.5 \mathrm{~dB}$. |
| 4 | VIN2 | Balanced Differential Input. Biased to VCOM, typically ac-coupled. Input for $A_{V}=12 \mathrm{~dB}$ gain, strapped to VIN1 for $A_{v}=15.5 \mathrm{~dB}$. |
| 5, 6, 7, 8 | VCC | Positive Supply. |
| 9 | VCOM | Common-Mode Voltage. A voltage applied to this pin sets the common-mode voltage of the input and output. Typically decoupled to ground with a $0.1 \mu \mathrm{~F}$ capacitor. With no reference applied, input and output common mode floats to midsupply (VCC/2). |
| 10 | VON | Balanced Differential Output. Biased to VCOM, typically ac-coupled. |
| 11 | VOP | Balanced Differential Output. Biased to VCOM, typically ac-coupled. |
| 12 | ENBL | Enable. Apply positive voltage ( 1.0 V < ENBL < VCC) to activate device. |
| 13, 14, 15, 16 | GND | Ground. Connect to low impedance ground. |
|  | EP | Exposed Pad. Connect to a low impedance thermal and electrical ground plane. |

## ADL5562

## TYPICAL PERFORMANCE CHARACTERISTICS

$\mathrm{VCC}=3.3 \mathrm{~V}, \mathrm{VCOM}=1.65 \mathrm{~V}, \mathrm{R}_{\mathrm{L}}=200 \Omega$ differential, $\mathrm{A}_{\mathrm{V}}=6 \mathrm{~dB}, \mathrm{C}_{\mathrm{L}}=1 \mathrm{pF}$ differential, $\mathrm{f}=140 \mathrm{MHz}, \mathrm{T}=25^{\circ} \mathrm{C}$.


Figure 3. Gain vs. Frequency Response for $200 \Omega$ Differential Load, $A_{v}=6 \mathrm{~dB}, A_{v}=12 \mathrm{~dB}$, and $A_{v}=15.5 \mathrm{~dB}$ over Temperature


Figure 4. Gain vs. Frequency Response for $1 \mathrm{k} \Omega$ Differential Load, $A_{v}=6 \mathrm{~dB}, A_{v}=12 \mathrm{~dB}$, and $A_{v}=15.5 \mathrm{~dB}$ over Temperature


Figure 5. Noise Figure vs. Frequency at $A_{v}=6 \mathrm{~dB}, A_{v}=12 \mathrm{~dB}$, and $A_{v}=15.5 \mathrm{~dB}$


Figure 6. Output P1dB (OP1dB) vs. Frequency at $A_{v}=6 d B, A_{v}=12 d B$, and $A_{v}=15.5 \mathrm{~dB}$ over Temperature, $200 \Omega$ Differential Load


Figure 7. Output P1dB (OP1dB) vs. Frequency at $A_{v}=6 d B, A_{v}=12 d B$, and $A_{v}=15.5 \mathrm{~dB}$ over Temperature, $1 \mathrm{k} \Omega$ Differential Load


Figure 8. Noise Spectral Density vs. Frequency at $A_{v}=6 \mathrm{~dB}, A_{v}=12 \mathrm{~dB}$, and $A_{v}=15.5 \mathrm{~dB}$


Figure 9. Output Third-Order Intercept at Three Gains, Output Level at 2 V p-p Composite, $R_{L}=200 \Omega$


Figure 10. Output Third-Order Intercept vs. Frequency, Over Temperature, Output Level at $2 \mathrm{~V} p$-p Composite, $R_{L}=200 \Omega$


Figure 11. OIP3 vs. Frequency (Single-Ended Input)


Figure 12. Two-Tone Output IMD vs. Frequency, Output Level at 2 V p-p Composite, $R_{L}=200 \Omega$ and $R_{L}=1 \mathrm{k} \Omega$


Figure 13. Output Third-Order Intercept (OIP3) vs. Power (Pout), Frequency $140 \mathrm{MHz}, A_{v}=15.5 \mathrm{~dB}$


Figure 14. IMD vs. Frequency (Single-Ended Input)

## ADL5562



Figure 15. Harmonic Distortion (HD2/HD3) vs. Frequency at $A_{v}=6 d B$, $A_{V}=12 \mathrm{~dB}$, and $A_{V}=15.5 \mathrm{~dB}$, Output Level at $2 \mathrm{~V} p-p, R_{L}=200 \Omega$


Figure 16. Harmonic Distortion (HD2/HD3) vs. Frequency, Three Temperatures, Output Level at $2 \mathrm{~V} p-p, R_{L}=200 \Omega$


Figure 17. Harmonic Distortion (HD2/HD3) vs. Frequency, Over Temperature, Output Level at $2 \mathrm{~V} p-p, R_{L}=1 \mathrm{k} \Omega$


Figure 18. Harmonic Distortion (HD2/HD3) vs. Frequency at $A_{v}=6 \mathrm{~dB}$, $A_{v}=12 \mathrm{~dB}$, and $A_{v}=15.5 \mathrm{~dB}$, Output Level at $2 \mathrm{Vp}-p, R_{L}=1 \mathrm{k} \Omega$


Figure 19. Harmonic Distortion (HD2/HD3) vs. Power (Pout),
Frequency $140 \mathrm{MHz}, A_{v}=15.5 \mathrm{~dB}$


Figure 20. Harmonic Distortion (HD2/HD3) vs. Frequency (Single-Ended Input)


Figure 21. Harmonic Distortion (HD2/HD3) vs. RLOAD


TIME (2.5ns/DIV)

Figure 22. ENBL Time Domain Response


Figure 23. Large Signal Pulse Response, $A_{v}=15.5 \mathrm{~dB}$


Figure 24. Harmonic Distortion (HD2/HD3) vs. VCOM


Figure 25. Group Delay and Phase vs. Frequency


Figure 26. Common-Mode Rejection Ratio (CMRR) vs. Frequency

## ADL5562



Figure 27. Reverse Isolation (S12) vs. Frequency


Figure 28. Input Impedance vs. Frequency


Figure 29. Output Impedance vs. Frequency

## CIRCUIT DESCRIPTION

## BASIC STRUCTURE

The ADL5562 is a low noise, fully differential amplifier/ADC driver that uses a 3.3 V supply. It provides three gain options $(6 \mathrm{~dB}, 12 \mathrm{~dB}$, and 15.5 dB$)$ without the need for external resistors and has wide bandwidths of 2.6 GHz for $6 \mathrm{~dB}, 2.3 \mathrm{GHz}$ for 12 dB , and 2.1 GHz for 15.5 dB . Differential input impedance is $400 \Omega$ for $6 \mathrm{~dB}, 200 \Omega$ for 12 dB , and $133 \Omega$ for 15.5 dB . It has a differential output impedance of $10 \Omega$ and a common-mode adjust voltage of 1.25 V to 1.85 V .


The ADL5562 is composed of a fully differential amplifier with on-chip feedback and feed-forward resistors. The two feed-forward resistors on each input set this pin-strappable amplifier in three different gain configurations of $6 \mathrm{~dB}, 12 \mathrm{~dB}$, and 15.5 dB . The amplifier is designed to provide high differential open-loop gain and an output common-mode circuit that enables the user to change the common-mode voltage from a VCOM pin. The amplifier is designed to provide superior low distortion at frequencies up to and beyond 300 MHz with low noise and low power consumption. The low distortion and noise are realized with a 3.3 V power supply at 80 mA .
The ADL5562 is very flexible in terms of I/O coupling. It can be ac-coupled or dc-coupled at the inputs and/or the outputs within the specified input and output common-mode levels. The input of the device can be configured as single-ended or differential with similar distortion performance. Due to the internal connections between the inputs and outputs, keep the output common-mode voltage between 1.25 V and 1.85 V for the best distortion. For a dc-coupled input, the input common mode should be between 1 V and 2.3 V for the best distortion. The device has been characterized using 2 V p-p into $200 \Omega$. If the inputs are ac-coupled, the input and output common-mode voltages are set by VCC/2 when no external circuitry is used. The ADL5562 provides an output common-mode voltage set by VCOM, which allows driving an ADC directly without external components, such as a transformer or ac coupling capacitors, provided the VCOM of the amplifier is within the VCOM of the ADC. For dc-coupled requirements, the input VCM must be set by the VCOM pin in all three gain settings.

## ADL5562

## APPLICATIONS INFORMATION

## basic connections

Figure 31 shows the basic connections for operating the ADL5562. VCC should be 3.3 V with each supply pin decoupled with at least one low inductance surface-mount ceramic capacitor of $0.1 \mu \mathrm{~F}$ placed as close as possible to the device. The VCOM pin (Pin 9) should also be decoupled using a $0.1 \mu \mathrm{~F}$ capacitor.
The gain of the part is determined by the pin-strappable input configuration. When Input A is applied to VIP1 and Input B is applied to VIN1, the gain is 6 dB (minimum gain, see Equation 1 and Equation 2). When Input $A$ is applied to VIP2 and Input B is applied to VIN2, the gain is 12 dB (middle gain). When Input A is applied to VIP1 and VIP2 and Input B is applied to VIN1 and VIN2, the gain is 15.5 dB (maximum gain).

Pin 1 to Pin 4, Pin 10, and Pin 11 are biased at $1 / 2$ VCC above ground and can be dc-coupled (if within the specified input or output common-mode voltage levels) or ac-coupled as shown in Figure 31.
To enable the ADL5562, the ENBL pin must be pulled high. Pulling the ENBL pin low puts the ADL5562 in sleep mode, reducing the current consumption to 3 mA at ambient.


## INPUT AND OUTPUT INTERFACING

The ADL5562 can be configured as a differential-input to differential-output driver, as shown in Figure 32. The differential broadband input is provided by the ETC1-1-13 balun transformer, and the two $34.8 \Omega$ resistors provide a $50 \Omega$ input match for the three input impedances that change with the variable gain strapping. The input and output $0.1 \mu \mathrm{~F}$ capacitors isolate the $\mathrm{VCC} / 2$ bias from the source and balanced load. The load should equal $200 \Omega$ to provide the expected ac performance (see the Specifications section and the Typical Performance Characteristics section).


NOTES

1. FOR 6dB GAIN $\left(A_{V}=2\right)$, CONNECT INPUT A TO VIP1 AND INPUT B TO VIN1.
2. FOR 12dB GAIN ( $A_{v}=4$ ), CONNECT INPUT A TO VIP2 AND INPUT B TO VIN2. ㅇㅇㅇ
3. FOR 15.5dB GAIN ( $A_{v}=6$ ), CONNECT INPUT A TO BOTH VIP1 AND VIP2 AND INPUT B TO BOTH VIN1 AND VIN2.

Figure 32. Differential-Input to Differential-Output Configuration
Table 4. Differential Termination Values for Figure 32

| Gain (dB) | R1 $(\mathbf{\Omega})$ | R2 $(\mathbf{\Omega})$ |
| :--- | :--- | :--- |
| 6 | 28.7 | 28.7 |
| 12 | 33.2 | 33.2 |
| 15.5 | 40.2 | 40.2 |

The differential gain of the ADL5562 is dependent on the source impedance and load, as shown in Figure 33.


Figure 33. Differential Input Loading Circuit
The differential gain can be determined using the following formula. The values of $\mathrm{R}_{\mathrm{IN}}$ for each gain configuration are shown in Table 5.

$$
\begin{equation*}
A_{V}=\frac{400}{R_{I N}} \times \frac{R_{L}}{10+R_{L}} \tag{1}
\end{equation*}
$$

Table 5. Values of $\mathrm{R}_{\text {IN }}$ for Differential Gain

| Gain (dB) | $\mathbf{R}_{\text {IN }}(\mathbf{\Omega})$ |
| :--- | :--- |
| 6 | 200 |
| 12 | 100 |
| 15.5 | 66.7 |

## Single-Ended Input to Differential Output

The ADL5562 can also be configured in a single-ended input to differential output driver, as shown in Figure 34. In this configuration, the gain of the part is reduced due to the application of the signal to only one side of the amplifier. The strappable gain values are listed in Table 6 with the required terminations to match to a $50 \Omega$ source using R1 and R2. Note that R1 must equal the parallel value of the source and R2. The input and output $0.1 \mu \mathrm{~F}$ capacitors isolate the VCC/2 bias from the source and the balanced load. The performance for this configuration is shown in Figure 11, Figure 14, and Figure 20.


NOTES

1. FOR 5.6dB GAIN ( $A_{v}=1.9$ ), CONNECT INPUT A TO VIP1 AND INPUT B TO VIN1.
2. FOR 11.1dB GAIN $\left(A_{V}=3.6\right)$, CONNECT INPUT A TO VIP2 AND INPUT B TO VIN2.
3. FOR 14.1dB GAIN ( $A_{V}=5.1$ ), CONNECT INPUT A TO BOTH VIP1 AND VIP2 AND INPUT B TO BOTH VIN1 AND VIN2.
Figure 34. Single-Ended Input to Differential Output Configuration
Table 6. Single-Ended Termination Values for Figure 34

| Gain (dB) | R1 $(\mathbf{\Omega})$ | R2 $(\mathbf{\Omega})$ |
| :--- | :--- | :--- |
| 5.6 | 27 | 60 |
| 11.1 | 29 | 69 |
| 14.1 | 30 | 77 |

The single-ended gain configuration of the ADL5562 is dependent on the source impedance and load, as shown in Figure 35.


Figure 35. Single-Ended Input Loading Circuit

## ADL5562

The single-ended gain can be determined using the following formula. The values of $\mathrm{R}_{\mathbb{N}}$ and $\mathrm{R}_{\mathrm{X}}$ for each gain configuration are shown in Table 7.

$$
\begin{equation*}
A_{V 1}=\frac{400}{R_{I N}+\left(\frac{R_{S} \times R 2}{R_{S}+R 2}\right)} \times \frac{R 2}{R_{S}+R 2} \times \frac{R_{X}+R_{S}}{R_{X}} \times \frac{R_{L}}{10+R_{L}} \tag{2}
\end{equation*}
$$

Table 7. Values of $R_{I N}$ and $R_{X}$ for Single-Ended Gain

| Gain (dB) | RIN ( $\mathbf{\Omega}$ ) | $\mathrm{RX}_{\mathrm{x}}(\mathbf{\Omega})$ |
| :---: | :---: | :---: |
| 5.6 | 200 | R2 \|| 307 ${ }^{1}$ |
| 11.1 | 100 | R2 \|| $179^{1}$ |
| 14.1 | 66.7 | R2 \|| $132^{1}$ |

${ }^{1}$ These values based on a $50 \Omega$ input match.

## GAIN ADJUSTMENT AND INTERFACING

The effective gain of the ADL5562 can be reduced using a number of techniques. A matched attenuator network can reduce the effective gain; however, this requires the addition of a separate component that can be prohibitive in size and cost. Instead, a simple voltage divider can be implemented using the combination of additional series resistors at the amplifier input and the input impedance of the ADL5562, as shown in Figure 36. A shunt resistor is used to match to the impedance of the previous stage.


Figure 36. Gain Adjustment Using a Series Resistor
Figure 36 shows a typical implementation of the divider concept that effectively reduces the gain by adding attenuation at the input. For frequencies less than 100 MHz , the input impedance of the ADL5562 can be modeled as a real $133 \Omega, 200 \Omega$, or $400 \Omega$ resistance (differential) for maximum, middle, and minimum gains, respectively. Assuming that the frequency is low enough to ignore the shunt reactance of the input and high enough so that the reactance of moderately sized ac coupling capacitors can be considered negligible, the insertion loss, Il, due to the shunt divider can be expressed as

$$
\begin{equation*}
I l(d B)=20 \log \left(\frac{R_{I N}}{R_{\text {SERIES }}+R_{I N}}\right) \tag{3}
\end{equation*}
$$

The necessary shunt component, $\mathrm{R}_{\text {shunt }}$, to match to the source impedance, R s, can be expressed as

$$
\begin{equation*}
R_{\text {SHUNT }}=\frac{1}{\frac{1}{R_{S}}-\frac{1}{R_{\text {SERIES }}+R_{\text {IN }}}} \tag{4}
\end{equation*}
$$

The insertion loss and the resultant power gain for multiple shunt resistor values are summarized in Table 8. The source resistance and input impedance need careful attention when using Equation 3 and Equation 4. The reactance of the input impedance of the ADL5562 and the ac coupling capacitors must be considered before assuming that they make a negligible contribution.

Table 8. Gain Adjustment Using Series Resistor

| II (dB) | $\mathbf{R I N}_{\mathbf{I N}} \mathbf{( \Omega )}$ | $\mathbf{R}_{\mathbf{S}} \mathbf{( \mathbf { \Omega } )}$ | $\mathbf{R}_{\text {SERIES }} \mathbf{( \mathbf { \Omega } )}$ | $\mathbf{R}_{\text {SHUNT }} \mathbf{( \Omega )}$ |
| :--- | :--- | :--- | :--- | :--- |
| 2 | 400 | 50 | 105 | 54.9 |
| 4 | 400 | 50 | 232 | 54.9 |
| 2 | 200 | 50 | 51.1 | 61.9 |
| 4 | 200 | 50 | 115 | 59 |
| 2 | 133 | 50 | 34.8 | 71.5 |
| 2 | 400 | 200 | 102 | 332 |
| 4 | 400 | 200 | 232 | 294 |
| 2 | 200 | 200 | 51.1 | 976 |
| 4 | 200 | 200 | 115 | 549 |
| 2 | 400 | 50 | 105 | 54.9 |
| 4 | 400 | 50 | 232 | 54.9 |
| 2 | 200 | 50 | 51.1 | 61.9 |

## ADC INTERFACING

The ADL5562 is a high output linearity amplifier that is optimized for ADC interfacing. There are several options available to the designer when using the ADL5562. Figure 37 shows a simplified wideband interface with the ADL5562 driving the AD9445. The AD9445 is a 14-bit, 125 MSPS ADC with a buffered wideband input.
For optimum performance, the ADL5562 should be driven differentially using an input balun. Figure 37 uses a wideband 1:1 transmission line balun followed by two $34.8 \Omega$ resistors in parallel with the three input impedances (which change with the gain selection of the AD55L62) to provide a $50 \Omega$ differential input impedance. This provides a wideband match to a $50 \Omega$ source. The ADL5562 is ac-coupled from the AD9445 to avoid commonmode dc loading. The $33 \Omega$ series resistors help to improve the isolation between the ADL5562 and any switching currents present at the analog-to-digital sample-and-hold input circuitry. The AD9445 input presents a $2 \mathrm{k} \Omega$ differential load impedance and requires a 2 V p-p differential input swing to reach full scale $(\mathrm{VREF}=1 \mathrm{~V})$.


Figure 37. Wideband ADC Interfacing Example Featuring the AD9445

This circuit provides variable gain, isolation, and source matching for the AD9445. Using this circuit with the ADL5562 in a gain of 6 dB , an SFDR performance of 87 dBc is achieved at 140 MHz , and a -3 dB bandwidth of 760 MHz , as indicated in Figure 38 and Figure 39.


The wideband frequency response is an advantage in broadband applications, such as predistortion receiver designs and instrumentation applications. However, by designing for a wide analog input frequency range, the cascaded SNR performance is somewhat degraded due to high frequency noise aliasing into the wanted Nyquist zone.

An alternative narrow-band approach is presented in Figure 40. By designing a narrow band-pass antialiasing filter between the ADL5562 and the target ADC, the output noise of the ADL5562 outside of the intended Nyquist zone can be attenuated, helping to preserve the available SNR of the ADC. In general, the SNR improves several decibels when including a reasonable order antialiasing filter. In this example, a low loss 1:1 input transformer is used to match the ADL5562 balanced input to a $50 \Omega$ unbalanced source, resulting in minimum insertion loss at the input.
Figure 40 is optimized for driving some of the Analog Devices popular unbuffered ADCs, such as the AD9246, AD9640, and AD6655. Table 9 includes antialiasing filter component recommendations for popular IF sampling center frequencies. Inductor L5 works in parallel with the on-chip ADC input capacitance and a portion of the capacitance presented by C 4 to form a resonant tank circuit. The resonant tank helps to ensure that the ADC input looks like a real resistance at the target center frequency. The L5 inductor shorts the ADC inputs at dc, which introduces a zero into the transfer function. In addition, the ac coupling capacitors introduce additional zeros into the transfer function. The final overall frequency response takes on a bandpass characteristic, helping to reject noise outside of the intended Nyquist zone. Table 9 provides initial suggestions for prototyping purposes. Some empirical optimization may be needed to help compensate for actual PCB parasitics.

Figure 39. Measured Frequency Response of the Wideband ADC Interface Depicted in Figure 37


Figure 40. Narrow-Band IF Sampling Solution for an Unbuffered ADC Application

Table 9. Interface Filter Recommendations for Various IF Sampling Frequencies

| Center Frequency (MHz) | $\mathbf{1 ~ d B}$ Bandwidth $(\mathbf{M H z})$ | $\mathbf{L 1}(\mathbf{n H})$ | $\mathbf{C 2} \mathbf{( p F})$ | $\mathbf{L 3}(\mathbf{n H})$ | $\mathbf{C 4}(\mathbf{p F})$ | $\mathbf{\text { L5 }}(\mathbf{n H})$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 96 | 30 | 3.3 | 47 | 27 | 75 | 100 |
| 140 | 33 | 3.3 | 47 | 27 | 33 | 120 |
| 170 | 32 | 3.3 | 56 | 27 | 22 | 110 |
| 211 | 33 | 3.3 | 47 | 27 | 18 | 56 |

## ADL5562

## LAYOUT CONSIDERATIONS

High-Q inductive drives and loads, as well as stray transmission line capacitance in combination with package parasitics, can potentially form a resonant circuit at high frequencies, resulting in excessive gain peaking or possible oscillation. If RF transmission lines connecting the input or output are used, they should be designed such that stray capacitance at the input/output pins is
minimized. In many board designs, the signal trace widths should be minimal where the driver/receiver is more than oneeighth of the wavelength from the amplifier. This nontransmission line configuration requires that underlying and adjacent ground and low impedance planes be dropped from the signal lines


Figure 41. General Purpose Characterization Circuit

Table 10. Gain Setting and Input Termination Components for Figure 41

| $\left.\mathbf{A}_{\mathbf{v}} \mathbf{( d B}\right)$ | $\mathbf{R 1}(\mathbf{\Omega})$ | $\mathbf{R 2} \mathbf{( \Omega )}$ | $\mathbf{R 3} \mathbf{( \Omega )}$ | $\mathbf{R 4} \mathbf{( \Omega )}$ | $\mathbf{R 5} \mathbf{( \Omega )}$ | R6 $\mathbf{( \Omega )}$ |
| :--- | :--- | :--- | :--- | :--- | :--- | :--- |
| 6 | 29 | 29 | Open | 0 | 0 | Open |
| 12 | 33 | 33 | 0 | Open | Open | 0 |
| 15.5 | 40.2 | 40.2 | 0 | 0 | 0 | 0 |

Table 11. Output Matching Network for Figure 41

| $\mathbf{R L}_{\mathbf{L}} \mathbf{\Omega} \mathbf{\Omega}$ | $\mathbf{R 7}(\mathbf{\Omega})$ | $\mathbf{R 8} \mathbf{(} \mathbf{\Omega})$ | $\mathbf{R 9} \boldsymbol{(} \mathbf{\Omega})$ | $\mathbf{R 1 0}(\mathbf{\Omega})$ |
| :--- | :--- | :--- | :--- | :--- |
| 200 | 84.5 | 84.5 | 34.8 | 34.8 |
| 1 k | 487 | 487 | 25 | 25 |



Figure 42. Differential Characterization Circuit Using Agilent E8357A 4-Port PNA

Table 12. Gain Setting and Input Termination Components for Figure 42

| Av (dB) | R1 ( $\mathbf{)}$ ) | R2 ( $\mathbf{)}$ ) | R3 ( $\mathbf{)}$ ) | R4 ( $\Omega$ ) | R5 ( $\mathbf{\Omega}$ ) | R6 ( $\mathbf{\Omega}$ ) |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| 6 | 67 | 67 | Open | 0 | 0 | Open |
| 12 | 100 | 100 | 0 | Open | Open | 0 |
| 15.5 | 200 | 200 | 0 | 0 | 0 | 0 |

Table 13. Output Matching Network for Figure 42

| $\mathbf{R}_{\mathbf{L}}(\mathbf{\Omega})$ | $\mathbf{R 7}(\boldsymbol{\Omega})$ | $\mathbf{R 8} \boldsymbol{(} \mathbf{\Omega})$ | $\mathbf{R 9}(\mathbf{\Omega})$ | $\mathbf{R 1 0}(\mathbf{\Omega})$ |
| :--- | :--- | :--- | :--- | :--- |
| 200 | 50 | 50 | Open | Open |
| 1 k | 475 | 475 | 61.9 | 61.9 |

## SOLDERING INFORMATION

On the underside of the chip scale package, there is an exposed compressed paddle. This paddle is internally connected to the ground of the chip. Solder the paddle to the low impedance ground plane on the PCB to ensure the specified electrical performance and to provide thermal relief. To further reduce thermal impedance, it is recommended that the ground planes on all layers under the paddle be stitched together with vias.

## EVALUATION BOARD

Figure 43 shows the schematic of the ADL5562 evaluation board. The board is powered by a single supply in the 3 V to 3.6 V range. The power supply is decoupled by $10 \mu \mathrm{~F}$ and $0.1 \mu \mathrm{~F}$ capacitors.

Table 14 details the various configuration options of the evaluation board. Figure 44 and Figure 45 show the component and circuit layouts of the evaluation board.

To realize the minimum gain ( 6 dB into a $200 \Omega$ load), Input 1 (VIN1 and VIP1) must be used by installing $0 \Omega$ resistors at R3 and R4, leaving R5 and R6 open. R1 and R2 must be $33 \Omega$ for a $50 \Omega$ input impedance.

Likewise, driving Input 2 (VIN2 and VIP2) realizes the middle gain ( 12 dB into a $200 \Omega$ load) by installing $0 \Omega$ at R5 and R6 and leaving R3 and R4 open. R1 and R2 must be $29 \Omega$ for a $50 \Omega$ input impedance.
For the maximum gain ( 15.5 dB into a $200 \Omega$ load), both inputs are driven by installing $0 \Omega$ resistors at R3, R4, R5, and R6. R1 and R2 must be $40.2 \Omega$ for a $50 \Omega$ input impedance.

The balanced input and output interfaces are converted to single ended with a pair of baluns (M/A-COM ETC1-1-13). The balun at the input, T1, provides a $50 \Omega$ single-ended-todifferential transformation. The output balun, T 2 , and the matching components are configured to provide a $200 \Omega$ to $50 \Omega$ impedance transformation with an insertion loss of about 17 dB .


Table 14. Evaluation Board Configuration Options

| Component | Description | Default Condition |
| :---: | :---: | :---: |
| VPOS, GND | Ground and supply vector pins. | VPOS, GND = installed |
| $\begin{aligned} & \text { C3, C4, C5, } \\ & \text { C6, C7, C11 } \end{aligned}$ | Power supply decoupling. The supply decoupling consists of a $10 \mu \mathrm{~F}$ capacitor (C3) to ground. C4 to C7 are bypass capacitors. C11 ac couples VREF to ground. | $\begin{aligned} & C 3=10 \mu F(\text { Size D), } \\ & C 4, C 5, C 6, C 7, C 11=0.1 \mu F(\text { Size 0402) } \end{aligned}$ |
| J1, R1, R2, R3, R4, R5, R6, C1, C2, C12, T1 | Input interface. The SMA labeled J 1 is the input. T1 is a 1-to- 1 impedance ratio balun to transform a single-ended input into a balanced differential signal. C1 and C2 provide ac coupling. C12 is a bypass capacitor. R1 and R2 provide a differential $50 \Omega$ input termination. R3 to R6 are used to select the input for the pin-strappable gain. Maximum gain: R3, R4, R5, R6 $=0 \Omega$; and R1, $22=40.2 \Omega$. Middle gain: R5, R6 $=0 \Omega$; and R3, $R 4=$ open; $\mathrm{R} 1, \mathrm{R} 2=33 \Omega$. Minimum gain: $\mathrm{R} 3, \mathrm{R} 4=0 \Omega$; and $\mathrm{R} 5, \mathrm{R} 6=$ open; $\mathrm{R} 1, \mathrm{R} 2=29 \Omega$. | J1 = installed, <br> R1, R2 = $40.2 \Omega$ (Size 0402), <br> R3, R4, R5, R6 $=0 \Omega$ (Size 0402), <br> C1, C2 $=0.01 \mu \mathrm{~F}$ (Size 0402), <br> $\mathrm{C} 12=0.1 \mu \mathrm{~F}$ (Size 0402) <br> T1 = ETC1-1-13 (M/A-COM) |
| J3, R7, R8, R9, R10, R11, C9, C10, C13, T2 | Output interface. The SMA labeled J3 is the output. T2 is a 1-to-1 impedance ratio balun to transform a balanced differential signal to a single-ended signal. C13 is a bypass capacitor. R7, R8, R9, and R10 are provided for generic placement of matching components. The evaluation board is configured to provide a $200 \Omega$ to $50 \Omega$ impedance transformation with an insertion loss of 17 dB . C9 and C10 provide ac coupling. | $\begin{aligned} & \text { J3 = installed, } \\ & \text { R7, R8 }=84.5 \Omega \text { (Size 0402), } \\ & \text { R9, R10 }=34.8 \Omega \text { (Size 0402), } \\ & \text { R11 = open (Size 0402), } \\ & \text { C9, C10 }=0.01 \mu \text { F (Size 0402), } \\ & \text { C13 = 0.1 } \mu \text { F (Size 0402) } \\ & \text { T2 }=\text { ETC1-1-13 (M/A-COM) } \end{aligned}$ |
| ENBL, P1, C8 | Device enable. C8 is a bypass capacitor. When the P1 jumper is set toward the VPOS label, the ENBL pin is connected to the supply, enabling the device. In the opposite direction, toward the GND label, the ENBL pin is grounded, putting the device in power-down mode. | ENBL, P1 = installed, C8 $=0.1 \mu \mathrm{~F}$ (Size 0402) |

## ADL5562



Figure 44. Layout of Evaluation Board, Component Side


Figure 45. Layout of Evaluation Board, Circuit Side

## OUTLINE DIMENSIONS



COMPLIANT TOJEDEC STANDARDS MO-220-VHHC
1
Figure 46. 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ]
$3 \mathrm{~mm} \times 3 \mathrm{~mm}$ Body, Very Thin Quad
(CP-16-2)
Dimensions shown in millimeters

## ORDERING GUIDE

| Model | Temperature Range | Package Description | Package Option | Branding | Ordering Quantity |
| :---: | :---: | :---: | :---: | :---: | :---: |
| ADL5562ACPZ-R7 ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], 7"Reel | CP-16-2 | Q1Q | 1,500 |
| ADL5562ACPZ-WP ${ }^{1}$ ADL5562-EVALZ ${ }^{1}$ | $-40^{\circ} \mathrm{C}$ to $+85^{\circ} \mathrm{C}$ | 16-Lead Lead Frame Chip Scale Package [LFCSP_VQ], Waffle Pack Evaluation Board | CP-16-2 | Q1Q | 64 |

${ }^{1} Z=$ RoHS Compliant Part.

## ADL5562

NOTES

NOTES

## ADL5562

## NOTES


[^0]:    ${ }^{1}$ See the Applications Information section for a discussion of single-ended input, dc-coupled operation.

