

May 1998

## LM6121/LM6221/LM6321 High Speed Buffer

## **General Description**

These high speed unity gain buffers slew at 800 V/ $\mu$ s and have a small signal bandwidth of 50 MHz while driving a 50 $\Omega$  load. They can drive  $\pm 300$  mA peak and do not oscillate while driving large capacitive loads. The LM6121 family are monolithic ICs which offer performance similar to the LH0002 with the additional features of current limit and thermal shutdown.

These buffers are built with National's VIP™ (Vertically Integrated PNP) process which provides fast PNP transistors that are true complements to the already fast NPN devices. This advanced junction-isolated process delivers high speed performance without the need for complex and expensive dielectric isolation.

#### **Features**

■ High slew rate: 800 V/µs■ Wide bandwidth: 50 MHz

■ Slew rate and bandwidth 100% tested

Peak output current: ±300 mAHigh input impedance: 5 MΩ

■ LH0002H pin compatible

■ No oscillations with capacitive loads

■ 5V to ±15V operation guaranteed

■ Current and thermal limiting

■ Fully specified to drive  $50\Omega$  lines

#### **Applications**

- Line Driving
- Radar
- Sonar

## **Simplified Schematic**



Numbers in ( ) are for 8-pin N DIP.

VIP™ is a trademark of National Semiconductor Corporation.

© 1999 National Semiconductor Corporation

## **Connection Diagrams**

#### Plastic DIP



\*Heat-sinking pins. See Application section on heat sinking requirements.

Order Number LM6221N, LM6321N or LM6121J/883 See NS Package Number J08A or N08E

#### **Metal Can**



Note: Pin 6 connected to case.

**Top View** Order Number LM6221H or LM6121H/883 See NS Package Number H08C

#### Plastic SO



Order Number LM6321M See NS Package Number M14A

<sup>\*</sup>Pin 3 must be connected to the negative supply. \*\*Heat-sinking pins. See Application section on heat-sinking requirements. These pins are at  $V^-$  potential.

## **Absolute Maximum Ratings** (Note 1)

If Military/Aerospace specified devices are required, please contact the National Semiconductor Sales Office/Distributors for availability and specifications.

 Supply Voltage
 36V (±18)

 Input to Output Voltage (Note 2)
 ±7V

 Input Voltage
 ±Vsupply

 Output Short-Circuit to GND
 Continuous

(Note 3)

Storage Temperature Range

Lead Temperature

(Soldering, 10 seconds)
Power Dissipation

ESD Tolerance (Note 8)

260°C (Note 10)

-65°C to +150°C

(Note 10) ±2000V Junction Temperature (T<sub>J(max)</sub>)

150°C

## **Operating Ratings**

Operating Temperature Range

 LM6121H/883
 -55°C to +125°C

 LM6221
 -40°C to +85°C

 LM6321
 0°C to +70°C

 Operating Supply Range
 4.75 to ±16V

Thermal Resistance ( $\theta_{JA}$ ), (Note 4)

H Package 150°C/W N Package 47°C/W M Package 69°C/W Thermal Resistance ( $\theta_{JC}$ ), H Package 17°C/W

#### **DC Electrical Characteristics**

The following specifications apply for Supply Voltage =  $\pm 15$ V, V<sub>CM</sub> = 0, R<sub>L</sub>  $\geq 100$  k $\Omega$  and R<sub>S</sub> =  $50\Omega$  unless otherwise noted. **Boldface** limits apply for T<sub>A</sub> = T<sub>J</sub> = T<sub>MIN</sub> to T<sub>MAX</sub>; all other limits T<sub>A</sub> = T<sub>J</sub> = 25°C.

| Symbol          | Parameter          | Conditions                                          | Тур   | LM6121       | LM6221   | LM6321   | Units           |
|-----------------|--------------------|-----------------------------------------------------|-------|--------------|----------|----------|-----------------|
|                 |                    |                                                     |       | Limit        | Limit    | Limit    |                 |
|                 |                    |                                                     |       | (Notes 5, 9) | (Note 5) | (Note 5) |                 |
| A <sub>V1</sub> | Voltage Gain 1     | $R_L = 1 \text{ k}\Omega, V_{IN} = \pm 10 \text{V}$ | 0.990 | 0.980        | 0.980    | 0.970    |                 |
|                 |                    |                                                     |       | 0.970        | 0.950    | 0.950    |                 |
| A <sub>V2</sub> | Voltage Gain 2     | $R_L = 50\Omega$ , $V_{IN} = \pm 10V$               | 0.900 | 0.860        | 0.860    | 0.850    | V/V             |
|                 |                    |                                                     |       | 0.800        | 0.820    | 0.820    | Min             |
| A <sub>V3</sub> | Voltage Gain 3     | $R_L = 50\Omega, V^+ = 5V$                          | 0.840 | 0.780        | 0.780    | 0.750    |                 |
|                 | (Note 6)           | $V_{IN} = 2 V_{pp} $ (1.5 $V_{pp}$ )                |       | 0.750        | 0.700    | 0.700    |                 |
| Vos             | Offset Voltage     | $R_L = 1 k\Omega$                                   | 15    | 30           | 30       | 50       | mV              |
|                 |                    |                                                     |       | 50           | 60       | 100      | Max             |
| I <sub>B</sub>  | Input Bias Current | $R_L = 1 \text{ k}\Omega, R_S = 10 \text{ k}\Omega$ | 1     | 4            | 4        | 5        | μA              |
|                 |                    |                                                     |       | 7            | 7        | 7        | Max             |
| R <sub>IN</sub> | Input Resistance   | $R_L = 50\Omega$                                    | 5     |              |          |          | МΩ              |
| C <sub>IN</sub> | Input Capacitance  |                                                     | 3.5   |              |          |          | pF              |
| Ro              | Output Resistance  | I <sub>OUT</sub> = ±10 mA                           | 3     | 5            | 5        | 5        | Ω               |
|                 |                    |                                                     |       | 10           | 10       | 6        | Max             |
| I <sub>S1</sub> | Supply Current 1   | R <sub>L</sub> = ∞                                  | 15    | 18           | 18       | 20       | mA              |
|                 |                    |                                                     |       | 20           | 20       | 22       | Max             |
| I <sub>S2</sub> | Supply Current 2   | R <sub>L</sub> = ∞, V <sup>+</sup> = 5V             | 14    | 16           | 16       | 18       |                 |
|                 |                    |                                                     |       | 18           | 18       | 20       |                 |
| V <sub>O1</sub> | Output Swing 1     | R <sub>L</sub> = 1k                                 | 13.5  | 13.3         | 13.3     | 13.2     |                 |
|                 |                    |                                                     |       | 13           | 13       | 13       |                 |
| V <sub>O2</sub> | Output Swing 2     | $R_L = 100\Omega$                                   | 12.7  | 11.5         | 11.5     | 11       | ±٧              |
|                 |                    |                                                     |       | 10           | 10       | 10       | Min             |
| V <sub>O3</sub> | Output Swing 3     | $R_L = 50\Omega$                                    | 12    | 11           | 11       | 10       |                 |
|                 |                    |                                                     |       | 9            | 9        | 9        |                 |
| V <sub>O4</sub> | Output Swing 4     | $R_L = 50\Omega, V^+ = 5V$                          | 1.8   | 1.6          | 1.6      | 1.6      | V <sub>PP</sub> |
|                 |                    | (Note 6)                                            |       | 1.3          | 1.4      | 1.5      | Min             |
| PSSR            | Power Supply       | V <sup>±</sup> = ±5V to ±15V                        | 70    | 60           | 60       | 60       | dB              |
|                 | Rejection Ratio    |                                                     |       | 55           | 50       | 50       | Min             |

#### **AC Electrical Characteristics**

The following specifications apply for Supply Voltage =  $\pm 15$ V,  $V_{CM}$  = 0,  $R_L \ge 100~k\Omega$  and  $R_S = 50\Omega$  unless otherwise noted. **Boldface** limits apply for  $T_A = T_J = T_{MIN}$  to  $T_{MAX}$ ; all other limits  $T_A = T_J = 25$ °C.

| Symbol                          | Parameter       | Conditions                                         | Тур  | LM6121   | LM6221   | LM6321   | Units |
|---------------------------------|-----------------|----------------------------------------------------|------|----------|----------|----------|-------|
|                                 |                 |                                                    |      | Limit    | Limit    | Limit    | 1     |
|                                 |                 |                                                    |      | (Note 5) | (Note 5) | (Note 5) |       |
| SR <sub>1</sub>                 | Slew Rate 1     | $V_{IN}$ = ±11V, $R_L$ = 1 k $\Omega$              | 1200 | 550      | 550      | 550      | V/µs  |
| SR <sub>2</sub>                 | Slew Rate 2     | $V_{IN} = \pm 11V, R_{L} = 50\Omega$               | 800  | 550      | 550      | 550      | Min   |
|                                 |                 | (Note 7)                                           |      |          |          |          |       |
| SR <sub>3</sub>                 | Slew Rate 3     | $V_{IN} = 2 V_{PP}, R_L = 50\Omega$                | 50   | 550      | 550      | 550      | 1     |
|                                 |                 | V <sup>+</sup> = 5V (Note 6)                       |      |          |          |          |       |
| BW                              | -3 dB Bandwidth | $V_{IN} = \pm 100 \text{ mV}_{PP}, R_L = 50\Omega$ | 50   | 30       | 30       | 30       | MHz   |
|                                 |                 | C <sub>L</sub> ≤ 10 pF                             |      |          |          |          | Min   |
| t <sub>r</sub> , t <sub>f</sub> | Rise Time       | $R_L = 50\Omega$ , $C_L \le 10 pF$                 | 7.0  |          |          |          | ns    |
|                                 | Fall Time       | $V_O = 100 \text{ mV}_{PP}$                        |      |          |          |          |       |
| t <sub>pd</sub>                 | Propagation     | $R_L = 50\Omega, C_L \le 10 \text{ pF}$            | 4.0  |          |          |          | ns    |
|                                 | Delay Time      | $V_O = 100 \text{ mV}_{PP}$                        |      |          |          |          |       |
| Os                              | Overshoot       | $R_L = 50\Omega$ , $C_L \le 10 pF$                 | 10   |          |          |          | %     |
|                                 |                 | $V_O = 100 \text{ mV}_{PP}$                        |      |          |          |          |       |

Note 1: Absolute Maximum Ratings indicate limits beyond which damage to the device may occur. DC and AC electrical specifications do not apply when operating the device beyond its rated operating conditions.

Note 2: During current limit or thermal limit, the input current will increase if the input to output differential voltage exceeds 8V. For input to output differential voltages in excess of 8V the input current should be limited to ±20 mA.

Note 3: The LM6121 series buffers contain current limit and thermal shutdown to protect against fault conditions.

Note 4: The thermal resistance  $\theta_{JA}$  of the device in the N package is measured when soldered directly to a printed circuit board, and the heat-sinking pins (pins 1, 4, 5 and 8) are connected to 2 square inches of 2 oz. copper. When installed in a socket, the thermal resistance  $\theta_{JA}$  of the N package is 84°C/W. The thermal resistance  $\theta_{JA}$  of the device in the M package is measured when soldered directly to a printed circuit board, and the heat-sinking pins (pins 1, 2, 6, 7, 8, 9, 13, 14) are connected to 1 square inch of 2 oz. copper.

Note 5: Limits are guaranteed by testing or correlation.

Note 6: The input is biased to 2.5V and V<sub>IN</sub> swings V<sub>pp</sub> about this value. The input swing is 2 V<sub>pp</sub> at all temperatures except for the A<sub>V</sub> 3 test at -55°C where it is reduced to 1.5 V<sub>np</sub>.

Note 7: Slew rate is measured with a  $\pm$ 11V input pulse and  $50\Omega$  source impedance at 25°C. Since voltage gain is typically 0.9 driving a  $50\Omega$  load, the output swing will be approximately  $\pm$ 10V. Slew rate is calculated for transitions between  $\pm$ 5V levels on both rising and falling edges. A high speed measurement is done to minimize device heating. For slew rate versus junction temperature see typical performance curves. The input pulse amplitude should be reduced to  $\pm$ 10V for measurements at temperature extremes. For accurate measurements, the input slew rate should be at least 1700 V/ys.

Note 8: The test circuit consists of the human body model of 120 pF in series with 1500 $\Omega$ .

Note 9: For specification limits over the full Military Temperature Range, see RETS6121X.

Note 10: The maximum power dissipation is a function of  $T_{J(max)}$ ,  $\theta_{JA}$ , and  $T_{A}$ . The maximum allowable power dissipation at any ambient temperature is  $P_D = (T_{J(max)} - T_A)/\theta_{JA}$ .

#### Typical Performance Characteristics T<sub>J</sub> = 25°C, unless otherwise specified

# Frequency Response



#### Frequency Response



#### Slew Rate vs Temperature



# Typical Performance Characteristics $T_J = 25^{\circ}C$ , unless otherwise specified (Continued) Overshoot vs Capacitive Load Large Signal Response $R_L = 1 \text{ k}\Omega$ $R_L = 50\Omega$























## Application Hints

#### POWER SUPPLY DECOUPLING

The method of supply bypassing is not critical for stability of the LM6121 series buffers. However, their high current output combined with high slew rate can result in significant voltage transients on the power supply lines if much inductance is present. For example, a slew rate of 900 V/µs into a  $50\Omega$  load produces a di/dt of 18 A/µs. Multiplying this by a wiring inductance of 50 nH (which corresponds to approximately  $11/\!\!\!/2^n$  of 22 gauge wire) result in a 0.9V transient. To minimize this problem use high quality decoupling very close to the device. Suggested values are a 0.1 µF ceramic in parallel with one or two 2.2 µF tantalums. A ground plane is recommended

#### LOAD IMPEDANCE

The LM6121 is stable to any load when driven by a  $50\Omega$  source. As shown in the *Overshoot vs Capacitive Load* graph, worst case is a purely capacitive load of about 1000 pF. Shunting the load capacitance with a resistor will reduce overshoot.

#### SOURCE INDUCTANCE

Like any high frequency buffer, the LM6121 can oscillate at high values of source inductance. The worst case condition occurs at a purely capacitive load of 50 pF where up to 100 nH of source inductance can be tolerated. With a  $50\Omega$  load, this goes up to 200 nH. This sensitivity may be reduced at the expense of a slight reduction in bandwidth by adding a resistor in series with the buffer input. A  $100\Omega$  resistor will ensure stability with source inductances up to 400 nH with any load

#### **OVERVOLTAGE PROTECTION**

The LM6121 may be severely damaged or destroyed if the Absolute Maximum Rating of 7V between input and output pins is exceeded.

If the buffer's input-to-output differential voltage is allowed to exceed 7V, a base-emitter junction will be in reverse-breakdown, and will be in series with a forward-biased base-emitter junction. Referring to the LM6121 simplified schematic, the transistors involved are Q1 and Q3 for positive inputs, and Q2 and Q4 for negative inputs. If any current is allowed to flow through these junctions, localized heating of the reverse-biased junction will occur, potentially causing damage. The effect of the damage is typically increased offset voltage, increased bias current, and/or degraded AC performance. Furthermore, this will defeat the short-circuit and over-temperature protection circuitry. Exceeding  $\pm 7V$  input with a shorted output will destroy the device.

The device is best protected by the insertion of the parallel combination of a 100 k $\Omega$  resistor (R1) and a small capacitor (C1) in series with the buffer input, and a 100 k $\Omega$  resistor (R2) from input to output of the buffer (see *Figure 1*). This network normally has no effect on the buffer output. However, if the buffer's current limit or shutdown is activated, and the output has a ground-referred load of significantly less

than 100 k $\Omega$ , a large input-to-output voltage may be present. R1 and R2 then form a voltage divider, keeping the input-output differential below the 7V Maximum Rating for input voltages up to 14V. This protection network should be sufficient to protect the LM6121 from the output of nearly any op amp which is operated on supply voltages of  $\pm 15V$  or lower



FIGURE 1. LM6121 with Overvoltage Protection

## **Application Hints**

#### HEATSINK REQUIREMENTS

A heatsink may be required with the LM6321 depending on the maximum power dissipation and maximum ambient temperature of the application. Under all possible operating conditions, the junction temperature must be within the range specified under Absolute Maximum Ratings.

To determine if a heatsink is required, the maximum power dissipated by the buffer, P(max), must be calculated. The formula for calculating the maximum allowable power dissipation in any application is  $P_D = (T_J(max) - T_A)/\theta_{JA}.$  For the simple case of a buffer driving a resistive load as in Figure 2, the maximum DC power dissipation occurs when the output is at half the supply. Assuming equal supplies, the formula is  $P_D = I_S \ (2V^+) + V^{+2}/2 \ R_L.$ 



FIGURE 2.

The next parameter which must be calculated is the maximum allowable temperature rise,  $T_R(max)$ . This is calculated by using the formula:

$$T_R(max) = T_J(max) - T_A(max)$$

where:  $T_J(max)$  is the maximum allowable junction temperature

T<sub>A</sub>(max) is the maximum ambient temperature

Using the calculated values for  $T_R(max)$  and P(max), the required value for junction-to-ambient thermal resistance,  $\theta_{(J-A)}$ , can now be found:

$$\theta_{(J-A)} = T_R(max)/P(max)$$

## Application Hints (Continued)

The heatsink for the LM6321 is made using the PC board copper. The heat is conducted from the die, through the lead frame (inside the part), and out the pins which are soldered to the PC board. The pins used for heat conduction are:

TABLE 1.

| Part    | Package   | Pins           |
|---------|-----------|----------------|
| LM6321N | 8-Pin DIP | 1, 4, 5, 8     |
| LM6321M | 14-Pin SO | 1, 2, 3, 6, 7, |
|         |           | 8, 9, 13, 14   |

Figure 3 shows copper patterns which may be used to dissipate heat from the LM6321.





\*For best results, use L = 2H

FIGURE 3. Copper Heatsink Patterns TABLE 2.

| Package   | L (in.) | H (in.) | θ <sub>J-A</sub> (°C/W) |
|-----------|---------|---------|-------------------------|
| 8-Pin DIP | 2       | 0.5     | 47                      |
| 14-Pin SO | 1       | 0.5     | 69                      |
|           | 2       | 1       | 57                      |

Table 2 shows some values of junction-to-ambient thermal resistance  $(\theta_{J-A})$  for values of L and W for 2 oz. copper:





#### **Notes**

#### LIFE SUPPORT POLICY

NATIONAL'S PRODUCTS ARE NOT AUTHORIZED FOR USE AS CRITICAL COMPONENTS IN LIFE SUPPORT DEVICES OR SYSTEMS WITHOUT THE EXPRESS WRITTEN APPROVAL OF THE PRESIDENT OF NATIONAL SEMICONDUCTOR CORPORATION. As used herein:

- 1. Life support devices or systems are devices or systems which, (a) are intended for surgical implant into the body, or (b) support or sustain life, and whose failure to perform when properly used in accordance with instructions for use provided in the labeling, can be reasonably expected to result in a significant injury to the user.
- 2. A critical component is any component of a life support device or system whose failure to perform can be reasonably expected to cause the failure of the life support device or system, or to affect its safety or effectiveness.



National Semiconductor Corporation

Tel: 1-800-272-9959 Fax: 1-800-737-7018 Email: support@nsc.com

www.national.com

National Semiconductor Europe

Europe Fax: +49 (0) 1 80-530 85 86 Email: europe.support@nsc.com
Deutsch Tel: +49 (0) 1 80-530 85 85 English Tel: +49 (0) 1 80-532 78 32 Français Tel: +49 (0) 1 80-532 93 58 Italiano Tel: +49 (0) 1 80-534 16 80

National Semiconductor Asia Pacific Customer Response Group Tel: 65-2544466 Fax: 65-2504466 Email: sea.support@nsc.com

National Semiconductor Japan Ltd. Tel: 81-3-5639-7560 Fax: 81-3-5639-7507

National does not assume any responsibility for use of any circuitry described, no circuit patent licenses are implied and National reserves the right at any time without notice to change said circuitry and specifications.